2 * Copyright (c) 2011 Chelsio Communications, Inc.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
30 #ifndef __CHELSIO_COMMON_H
31 #define __CHELSIO_COMMON_H
35 #define GLBL_INTR_MASK (F_CIM | F_MPS | F_PL | F_PCIE | F_MC0 | F_EDC0 | \
36 F_EDC1 | F_LE | F_TP | F_MA | F_PM_TX | F_PM_RX | F_ULP_RX | \
37 F_CPL_SWITCH | F_SGE | F_ULP_TX)
40 MAX_NPORTS = 4, /* max # of ports */
41 SERNUM_LEN = 24, /* Serial # length */
42 EC_LEN = 16, /* E/C length */
43 ID_LEN = 16, /* ID length */
44 PN_LEN = 16, /* Part Number length */
45 MACADDR_LEN = 12, /* MAC Address length */
49 T4_REGMAP_SIZE = (160 * 1024),
50 T5_REGMAP_SIZE = (332 * 1024),
53 enum { MEM_EDC0, MEM_EDC1, MEM_MC, MEM_MC0 = MEM_MC, MEM_MC1 };
55 enum dev_master { MASTER_CANT, MASTER_MAY, MASTER_MUST };
57 enum dev_state { DEV_STATE_UNINIT, DEV_STATE_INIT, DEV_STATE_ERR };
62 PAUSE_AUTONEG = 1 << 2
66 u64 tx_octets; /* total # of octets in good frames */
67 u64 tx_frames; /* all good frames */
68 u64 tx_bcast_frames; /* all broadcast frames */
69 u64 tx_mcast_frames; /* all multicast frames */
70 u64 tx_ucast_frames; /* all unicast frames */
71 u64 tx_error_frames; /* all error frames */
73 u64 tx_frames_64; /* # of Tx frames in a particular range */
75 u64 tx_frames_128_255;
76 u64 tx_frames_256_511;
77 u64 tx_frames_512_1023;
78 u64 tx_frames_1024_1518;
79 u64 tx_frames_1519_max;
81 u64 tx_drop; /* # of dropped Tx frames */
82 u64 tx_pause; /* # of transmitted pause frames */
83 u64 tx_ppp0; /* # of transmitted PPP prio 0 frames */
84 u64 tx_ppp1; /* # of transmitted PPP prio 1 frames */
85 u64 tx_ppp2; /* # of transmitted PPP prio 2 frames */
86 u64 tx_ppp3; /* # of transmitted PPP prio 3 frames */
87 u64 tx_ppp4; /* # of transmitted PPP prio 4 frames */
88 u64 tx_ppp5; /* # of transmitted PPP prio 5 frames */
89 u64 tx_ppp6; /* # of transmitted PPP prio 6 frames */
90 u64 tx_ppp7; /* # of transmitted PPP prio 7 frames */
92 u64 rx_octets; /* total # of octets in good frames */
93 u64 rx_frames; /* all good frames */
94 u64 rx_bcast_frames; /* all broadcast frames */
95 u64 rx_mcast_frames; /* all multicast frames */
96 u64 rx_ucast_frames; /* all unicast frames */
97 u64 rx_too_long; /* # of frames exceeding MTU */
98 u64 rx_jabber; /* # of jabber frames */
99 u64 rx_fcs_err; /* # of received frames with bad FCS */
100 u64 rx_len_err; /* # of received frames with length error */
101 u64 rx_symbol_err; /* symbol errors */
102 u64 rx_runt; /* # of short frames */
104 u64 rx_frames_64; /* # of Rx frames in a particular range */
105 u64 rx_frames_65_127;
106 u64 rx_frames_128_255;
107 u64 rx_frames_256_511;
108 u64 rx_frames_512_1023;
109 u64 rx_frames_1024_1518;
110 u64 rx_frames_1519_max;
112 u64 rx_pause; /* # of received pause frames */
113 u64 rx_ppp0; /* # of received PPP prio 0 frames */
114 u64 rx_ppp1; /* # of received PPP prio 1 frames */
115 u64 rx_ppp2; /* # of received PPP prio 2 frames */
116 u64 rx_ppp3; /* # of received PPP prio 3 frames */
117 u64 rx_ppp4; /* # of received PPP prio 4 frames */
118 u64 rx_ppp5; /* # of received PPP prio 5 frames */
119 u64 rx_ppp6; /* # of received PPP prio 6 frames */
120 u64 rx_ppp7; /* # of received PPP prio 7 frames */
122 u64 rx_ovflow0; /* drops due to buffer-group 0 overflows */
123 u64 rx_ovflow1; /* drops due to buffer-group 1 overflows */
124 u64 rx_ovflow2; /* drops due to buffer-group 2 overflows */
125 u64 rx_ovflow3; /* drops due to buffer-group 3 overflows */
126 u64 rx_trunc0; /* buffer-group 0 truncated packets */
127 u64 rx_trunc1; /* buffer-group 1 truncated packets */
128 u64 rx_trunc2; /* buffer-group 2 truncated packets */
129 u64 rx_trunc3; /* buffer-group 3 truncated packets */
132 struct lb_port_stats {
145 u64 frames_1024_1518;
160 struct tp_tcp_stats {
164 u64 tcp_retrans_segs;
167 struct tp_usm_stats {
173 struct tp_fcoe_stats {
179 struct tp_err_stats {
180 u32 mac_in_errs[MAX_NCHAN];
181 u32 hdr_in_errs[MAX_NCHAN];
182 u32 tcp_in_errs[MAX_NCHAN];
183 u32 tnl_cong_drops[MAX_NCHAN];
184 u32 ofld_chan_drops[MAX_NCHAN];
185 u32 tnl_tx_drops[MAX_NCHAN];
186 u32 ofld_vlan_drops[MAX_NCHAN];
187 u32 tcp6_in_errs[MAX_NCHAN];
192 struct tp_proxy_stats {
193 u32 proxy[MAX_NCHAN];
196 struct tp_cpl_stats {
201 struct tp_rdma_stats {
207 int timer_val[SGE_NTIMERS];
208 int counter_val[SGE_NCOUNTERS];
209 int fl_starve_threshold;
210 int fl_starve_threshold2;
221 unsigned int tre; /* log2 of core clocks per TP tick */
222 unsigned int dack_re; /* DACK timer resolution */
223 unsigned int la_mask; /* what events are recorded by TP LA */
224 unsigned short tx_modq[MAX_NCHAN]; /* channel to modulation queue map */
226 uint32_t vlan_pri_map;
227 uint32_t ingress_config;
228 uint32_t rx_pkt_encap;
235 int8_t protocol_shift;
236 int8_t ethertype_shift;
237 int8_t macmatch_shift;
238 int8_t matchtype_shift;
245 u8 sn[SERNUM_LEN + 1];
248 u8 na[MACADDR_LEN + 1];
252 unsigned int vpd_cap_addr;
254 unsigned short speed;
255 unsigned short width;
259 * Firmware device log.
261 struct devlog_params {
262 u32 memtype; /* which memory (FW_MEMTYPE_* ) */
263 u32 start; /* start of log in firmware memory */
264 u32 size; /* size of log */
265 u32 addr; /* start address in flat addr space */
268 /* Stores chip specific parameters */
272 u8 cng_ch_bits_log; /* congestion channel map bits width */
281 struct adapter_params {
282 struct sge_params sge;
284 struct vpd_params vpd;
285 struct pci_params pci;
286 struct devlog_params devlog;
288 unsigned int sf_size; /* serial flash size in bytes */
289 unsigned int sf_nsec; /* # of flash sectors */
291 unsigned int fw_vers;
292 unsigned int tp_vers;
294 unsigned short mtus[NMTUS];
295 unsigned short a_wnd[NCCTRL_WIN];
296 unsigned short b_wnd[NCCTRL_WIN];
303 unsigned int cim_la_size;
305 uint8_t nports; /* # of ethernet ports */
307 unsigned int chipid:4; /* chip ID. T4 = 4, T5 = 5, ... */
308 unsigned int rev:4; /* chip revision */
309 unsigned int fpga:1; /* this is an FPGA */
310 unsigned int offload:1; /* hw is TOE capable, fw has divvied up card
311 resources for TOE operation. */
312 unsigned int bypass:1; /* this is a bypass card */
313 unsigned int ethoffload:1;
315 unsigned int ofldq_wr_cred;
316 unsigned int eo_wr_cred;
319 #define CHELSIO_T4 0x4
320 #define CHELSIO_T5 0x5
321 #define CHELSIO_T6 0x6
324 * State needed to monitor the forward progress of SGE Ingress DMA activities
325 * and possible hangs.
327 struct sge_idma_monitor_state {
328 unsigned int idma_1s_thresh; /* 1s threshold in Core Clock ticks */
329 unsigned int idma_stalled[2]; /* synthesized stalled timers in HZ */
330 unsigned int idma_state[2]; /* IDMA Hang detect state */
331 unsigned int idma_qid[2]; /* IDMA Hung Ingress Queue ID */
332 unsigned int idma_warn[2]; /* time to warning in HZ */
335 struct trace_params {
336 u32 data[TRACE_LEN / 4];
337 u32 mask[TRACE_LEN / 4];
338 unsigned short snap_len;
339 unsigned short min_len;
340 unsigned char skip_ofst;
341 unsigned char skip_len;
342 unsigned char invert;
347 unsigned short supported; /* link capabilities */
348 unsigned short advertising; /* advertised capabilities */
349 unsigned short requested_speed; /* speed user has requested */
350 unsigned short speed; /* actual link speed */
351 unsigned char requested_fc; /* flow control user has requested */
352 unsigned char fc; /* actual link flow control */
353 unsigned char autoneg; /* autonegotiating? */
354 unsigned char link_ok; /* link up? */
359 #ifndef PCI_VENDOR_ID_CHELSIO
360 # define PCI_VENDOR_ID_CHELSIO 0x1425
363 #define for_each_port(adapter, iter) \
364 for (iter = 0; iter < (adapter)->params.nports; ++iter)
366 static inline int is_ftid(const struct adapter *sc, u_int tid)
369 return (tid >= sc->params.ftid_min && tid <= sc->params.ftid_max);
372 static inline int is_etid(const struct adapter *sc, u_int tid)
375 return (tid >= sc->params.etid_min);
378 static inline int is_offload(const struct adapter *adap)
380 return adap->params.offload;
383 static inline int is_ethoffload(const struct adapter *adap)
385 return adap->params.ethoffload;
388 static inline int chip_id(struct adapter *adap)
390 return adap->params.chipid;
393 static inline int chip_rev(struct adapter *adap)
395 return adap->params.rev;
398 static inline int is_t4(struct adapter *adap)
400 return adap->params.chipid == CHELSIO_T4;
403 static inline int is_t5(struct adapter *adap)
405 return adap->params.chipid == CHELSIO_T5;
408 static inline int is_t6(struct adapter *adap)
410 return adap->params.chipid == CHELSIO_T6;
413 static inline int is_fpga(struct adapter *adap)
415 return adap->params.fpga;
418 static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
420 return adap->params.vpd.cclk / 1000;
423 static inline unsigned int us_to_core_ticks(const struct adapter *adap,
426 return (us * adap->params.vpd.cclk) / 1000;
429 static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
432 /* add Core Clock / 2 to round ticks to nearest uS */
433 return ((ticks * 1000 + adapter->params.vpd.cclk/2) /
434 adapter->params.vpd.cclk);
437 static inline unsigned int dack_ticks_to_usec(const struct adapter *adap,
440 return (ticks << adap->params.tp.dack_re) / core_ticks_per_usec(adap);
443 void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask, u32 val);
445 int t4_wr_mbox_meat_timeout(struct adapter *adap, int mbox, const void *cmd,
446 int size, void *rpl, bool sleep_ok, int timeout);
447 int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
448 void *rpl, bool sleep_ok);
450 static inline int t4_wr_mbox_timeout(struct adapter *adap, int mbox,
451 const void *cmd, int size, void *rpl,
454 return t4_wr_mbox_meat_timeout(adap, mbox, cmd, size, rpl, true,
458 static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
461 return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
464 static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
467 return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
470 void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
471 unsigned int data_reg, u32 *vals, unsigned int nregs,
472 unsigned int start_idx);
473 void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
474 unsigned int data_reg, const u32 *vals,
475 unsigned int nregs, unsigned int start_idx);
477 u32 t4_hw_pci_read_cfg4(adapter_t *adapter, int reg);
481 void t4_intr_enable(struct adapter *adapter);
482 void t4_intr_disable(struct adapter *adapter);
483 void t4_intr_clear(struct adapter *adapter);
484 int t4_slow_intr_handler(struct adapter *adapter);
486 int t4_hash_mac_addr(const u8 *addr);
487 int t4_link_l1cfg(struct adapter *adap, unsigned int mbox, unsigned int port,
488 struct link_config *lc);
489 int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
490 int t4_seeprom_read(struct adapter *adapter, u32 addr, u32 *data);
491 int t4_seeprom_write(struct adapter *adapter, u32 addr, u32 data);
492 int t4_eeprom_ptov(unsigned int phys_addr, unsigned int fn, unsigned int sz);
493 int t4_seeprom_wp(struct adapter *adapter, int enable);
494 int t4_read_flash(struct adapter *adapter, unsigned int addr, unsigned int nwords,
495 u32 *data, int byte_oriented);
496 int t4_write_flash(struct adapter *adapter, unsigned int addr,
497 unsigned int n, const u8 *data, int byte_oriented);
498 int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
499 int t4_fwcache(struct adapter *adap, enum fw_params_param_dev_fwcache op);
500 int t5_fw_init_extern_mem(struct adapter *adap);
501 int t4_load_bootcfg(struct adapter *adapter, const u8 *cfg_data, unsigned int size);
502 int t4_load_boot(struct adapter *adap, u8 *boot_data,
503 unsigned int boot_addr, unsigned int size);
504 int t4_flash_erase_sectors(struct adapter *adapter, int start, int end);
505 int t4_flash_cfg_addr(struct adapter *adapter);
506 int t4_load_cfg(struct adapter *adapter, const u8 *cfg_data, unsigned int size);
507 int t4_get_fw_version(struct adapter *adapter, u32 *vers);
508 int t4_get_tp_version(struct adapter *adapter, u32 *vers);
509 int t4_get_exprom_version(struct adapter *adapter, u32 *vers);
510 int t4_init_hw(struct adapter *adapter, u32 fw_params);
511 int t4_prep_adapter(struct adapter *adapter, u8 *buf);
512 int t4_shutdown_adapter(struct adapter *adapter);
513 int t4_init_devlog_params(struct adapter *adapter, int fw_attach);
514 int t4_init_sge_params(struct adapter *adapter);
515 int t4_init_tp_params(struct adapter *adap);
516 int t4_filter_field_shift(const struct adapter *adap, int filter_sel);
517 int t4_port_init(struct adapter *adap, int mbox, int pf, int vf, int port_id);
518 void t4_fatal_err(struct adapter *adapter);
519 void t4_db_full(struct adapter *adapter);
520 void t4_db_dropped(struct adapter *adapter);
521 int t4_set_trace_filter(struct adapter *adapter, const struct trace_params *tp,
522 int filter_index, int enable);
523 void t4_get_trace_filter(struct adapter *adapter, struct trace_params *tp,
524 int filter_index, int *enabled);
525 int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
526 int start, int n, const u16 *rspq, unsigned int nrspq);
527 int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
529 int t4_config_vi_rss(struct adapter *adapter, int mbox, unsigned int viid,
530 unsigned int flags, unsigned int defq);
531 int t4_read_rss(struct adapter *adapter, u16 *entries);
532 void t4_fw_tp_pio_rw(struct adapter *adap, u32 *vals, unsigned int nregs,
533 unsigned int start_index, unsigned int rw);
534 void t4_read_rss_key(struct adapter *adapter, u32 *key);
535 void t4_write_rss_key(struct adapter *adap, u32 *key, int idx);
536 void t4_read_rss_pf_config(struct adapter *adapter, unsigned int index, u32 *valp);
537 void t4_write_rss_pf_config(struct adapter *adapter, unsigned int index, u32 val);
538 void t4_read_rss_vf_config(struct adapter *adapter, unsigned int index,
540 void t4_write_rss_vf_config(struct adapter *adapter, unsigned int index,
542 u32 t4_read_rss_pf_map(struct adapter *adapter);
543 void t4_write_rss_pf_map(struct adapter *adapter, u32 pfmap);
544 u32 t4_read_rss_pf_mask(struct adapter *adapter);
545 void t4_write_rss_pf_mask(struct adapter *adapter, u32 pfmask);
546 int t4_mps_set_active_ports(struct adapter *adap, unsigned int port_mask);
547 void t4_pmtx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
548 void t4_pmrx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
549 void t4_read_cimq_cfg(struct adapter *adap, u16 *base, u16 *size, u16 *thres);
550 int t4_read_cim_ibq(struct adapter *adap, unsigned int qid, u32 *data, size_t n);
551 int t4_read_cim_obq(struct adapter *adap, unsigned int qid, u32 *data, size_t n);
552 int t4_cim_read(struct adapter *adap, unsigned int addr, unsigned int n,
554 int t4_cim_write(struct adapter *adap, unsigned int addr, unsigned int n,
555 const unsigned int *valp);
556 int t4_cim_ctl_read(struct adapter *adap, unsigned int addr, unsigned int n,
558 int t4_cim_read_la(struct adapter *adap, u32 *la_buf, unsigned int *wrptr);
559 void t4_cim_read_pif_la(struct adapter *adap, u32 *pif_req, u32 *pif_rsp,
560 unsigned int *pif_req_wrptr, unsigned int *pif_rsp_wrptr);
561 void t4_cim_read_ma_la(struct adapter *adap, u32 *ma_req, u32 *ma_rsp);
562 int t4_get_flash_params(struct adapter *adapter);
564 u32 t4_read_pcie_cfg4(struct adapter *adap, int reg, int drv_fw_attach);
565 int t4_mc_read(struct adapter *adap, int idx, u32 addr,
566 __be32 *data, u64 *parity);
567 int t4_edc_read(struct adapter *adap, int idx, u32 addr, __be32 *data, u64 *parity);
568 int t4_mem_read(struct adapter *adap, int mtype, u32 addr, u32 size,
570 void t4_idma_monitor_init(struct adapter *adapter,
571 struct sge_idma_monitor_state *idma);
572 void t4_idma_monitor(struct adapter *adapter,
573 struct sge_idma_monitor_state *idma,
576 unsigned int t4_get_regs_len(struct adapter *adapter);
577 void t4_get_regs(struct adapter *adap, u8 *buf, size_t buf_size);
579 const char *t4_get_port_type_description(enum fw_port_type port_type);
580 void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
581 void t4_get_port_stats_offset(struct adapter *adap, int idx,
582 struct port_stats *stats,
583 struct port_stats *offset);
584 void t4_get_lb_stats(struct adapter *adap, int idx, struct lb_port_stats *p);
585 void t4_clr_port_stats(struct adapter *adap, int idx);
587 void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
588 void t4_read_cong_tbl(struct adapter *adap, u16 incr[NMTUS][NCCTRL_WIN]);
589 void t4_read_pace_tbl(struct adapter *adap, unsigned int pace_vals[NTX_SCHED]);
590 void t4_get_tx_sched(struct adapter *adap, unsigned int sched, unsigned int *kbps,
592 void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
593 unsigned int mask, unsigned int val);
594 void t4_tp_read_la(struct adapter *adap, u64 *la_buf, unsigned int *wrptr);
595 void t4_tp_get_err_stats(struct adapter *adap, struct tp_err_stats *st);
596 void t4_tp_get_proxy_stats(struct adapter *adap, struct tp_proxy_stats *st);
597 void t4_tp_get_cpl_stats(struct adapter *adap, struct tp_cpl_stats *st);
598 void t4_tp_get_rdma_stats(struct adapter *adap, struct tp_rdma_stats *st);
599 void t4_get_usm_stats(struct adapter *adap, struct tp_usm_stats *st);
600 void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
601 struct tp_tcp_stats *v6);
602 void t4_get_fcoe_stats(struct adapter *adap, unsigned int idx,
603 struct tp_fcoe_stats *st);
604 void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
605 const unsigned short *alpha, const unsigned short *beta);
607 void t4_ulprx_read_la(struct adapter *adap, u32 *la_buf);
609 int t4_set_sched_bps(struct adapter *adap, int sched, unsigned int kbps);
610 int t4_set_sched_ipg(struct adapter *adap, int sched, unsigned int ipg);
611 int t4_set_pace_tbl(struct adapter *adap, const unsigned int *pace_vals,
612 unsigned int start, unsigned int n);
613 void t4_get_chan_txrate(struct adapter *adap, u64 *nic_rate, u64 *ofld_rate);
614 int t4_set_filter_mode(struct adapter *adap, unsigned int mode_map);
615 void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid);
617 void t4_wol_magic_enable(struct adapter *adap, unsigned int port, const u8 *addr);
618 int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
619 u64 mask0, u64 mask1, unsigned int crc, bool enable);
621 int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
622 enum dev_master master, enum dev_state *state);
623 int t4_fw_bye(struct adapter *adap, unsigned int mbox);
624 int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
625 int t4_fw_halt(struct adapter *adap, unsigned int mbox, int force);
626 int t4_fw_restart(struct adapter *adap, unsigned int mbox, int reset);
627 int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
628 const u8 *fw_data, unsigned int size, int force);
629 int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
630 int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
631 unsigned int vf, unsigned int nparams, const u32 *params,
633 int t4_query_params_rw(struct adapter *adap, unsigned int mbox, unsigned int pf,
634 unsigned int vf, unsigned int nparams, const u32 *params,
636 int t4_set_params_timeout(struct adapter *adap, unsigned int mbox,
637 unsigned int pf, unsigned int vf,
638 unsigned int nparams, const u32 *params,
639 const u32 *val, int timeout);
640 int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
641 unsigned int vf, unsigned int nparams, const u32 *params,
643 int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
644 unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
645 unsigned int rxqi, unsigned int rxq, unsigned int tc,
646 unsigned int vi, unsigned int cmask, unsigned int pmask,
647 unsigned int exactf, unsigned int rcaps, unsigned int wxcaps);
648 int t4_alloc_vi_func(struct adapter *adap, unsigned int mbox,
649 unsigned int port, unsigned int pf, unsigned int vf,
650 unsigned int nmac, u8 *mac, u16 *rss_size,
651 unsigned int portfunc, unsigned int idstype);
652 int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
653 unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
655 int t4_free_vi(struct adapter *adap, unsigned int mbox,
656 unsigned int pf, unsigned int vf,
658 int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
659 int mtu, int promisc, int all_multi, int bcast, int vlanex,
661 int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox, unsigned int viid,
662 bool free, unsigned int naddr, const u8 **addr, u16 *idx,
663 u64 *hash, bool sleep_ok);
664 int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
665 int idx, const u8 *addr, bool persist, bool add_smt);
666 int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
667 bool ucast, u64 vec, bool sleep_ok);
668 int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
669 unsigned int viid, bool rx_en, bool tx_en, bool dcb_en);
670 int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
671 bool rx_en, bool tx_en);
672 int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
673 unsigned int nblinks);
674 int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
675 unsigned int mmd, unsigned int reg, unsigned int *valp);
676 int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
677 unsigned int mmd, unsigned int reg, unsigned int val);
678 int t4_i2c_rd(struct adapter *adap, unsigned int mbox,
679 int port, unsigned int devid,
680 unsigned int offset, unsigned int len,
682 int t4_i2c_wr(struct adapter *adap, unsigned int mbox,
683 int port, unsigned int devid,
684 unsigned int offset, unsigned int len,
686 int t4_iq_stop(struct adapter *adap, unsigned int mbox, unsigned int pf,
687 unsigned int vf, unsigned int iqtype, unsigned int iqid,
688 unsigned int fl0id, unsigned int fl1id);
689 int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
690 unsigned int vf, unsigned int iqtype, unsigned int iqid,
691 unsigned int fl0id, unsigned int fl1id);
692 int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
693 unsigned int vf, unsigned int eqid);
694 int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
695 unsigned int vf, unsigned int eqid);
696 int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
697 unsigned int vf, unsigned int eqid);
698 int t4_sge_ctxt_rd(struct adapter *adap, unsigned int mbox, unsigned int cid,
699 enum ctxt_type ctype, u32 *data);
700 int t4_sge_ctxt_rd_bd(struct adapter *adap, unsigned int cid, enum ctxt_type ctype,
702 int t4_sge_ctxt_flush(struct adapter *adap, unsigned int mbox);
703 const char *t4_link_down_rc_str(unsigned char link_down_rc);
704 int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
705 int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox, u32 addr, u32 val);
706 int t4_sched_config(struct adapter *adapter, int type, int minmaxen,
708 int t4_sched_params(struct adapter *adapter, int type, int level, int mode,
709 int rateunit, int ratemode, int channel, int cl,
710 int minrate, int maxrate, int weight, int pktsize,
712 int t4_config_watchdog(struct adapter *adapter, unsigned int mbox,
713 unsigned int pf, unsigned int vf,
714 unsigned int timeout, unsigned int action);
715 int t4_get_devlog_level(struct adapter *adapter, unsigned int *level);
716 int t4_set_devlog_level(struct adapter *adapter, unsigned int level);
717 void t4_sge_decode_idma_state(struct adapter *adapter, int state);
718 #endif /* __CHELSIO_COMMON_H */