//=-HexagonScheduleV4.td - HexagonV4 Scheduling Definitions --*- tablegen -*-=// // // The LLVM Compiler Infrastructure // // This file is distributed under the University of Illinois Open Source // License. See LICENSE.TXT for details. // //===----------------------------------------------------------------------===// // There are four SLOTS (four parallel pipelines) in Hexagon V4 machine. // This file describes that machine information. // // |===========|==================================================| // | PIPELINE | Instruction Classes | // |===========|==================================================| // | SLOT0 | LD ST ALU32 MEMOP NV SYSTEM | // |-----------|--------------------------------------------------| // | SLOT1 | LD ST ALU32 | // |-----------|--------------------------------------------------| // | SLOT2 | XTYPE ALU32 J JR | // |-----------|--------------------------------------------------| // | SLOT3 | XTYPE ALU32 J CR | // |===========|==================================================| def CJ_tc_1_SLOT23 : InstrItinClass; def CJ_tc_2early_SLOT23 : InstrItinClass; def COPROC_VMEM_vtc_long_SLOT01 : InstrItinClass; def COPROC_VX_vtc_long_SLOT23 : InstrItinClass; def COPROC_VX_vtc_SLOT23 : InstrItinClass; def J_tc_3stall_SLOT2 : InstrItinClass; def MAPPING_tc_1_SLOT0123 : InstrItinClass; def M_tc_3stall_SLOT23 : InstrItinClass; def HexagonItinerariesV55 : ProcessorItineraries<[SLOT0, SLOT1, SLOT2, SLOT3, SLOT_ENDLOOP], [], [ // ALU32 InstrItinData], [1, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [1, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [1, 1, 1]>, // ALU64 InstrItinData], [1, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [3, 1, 1]>, // CR -> System InstrItinData], [2, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [3, 1, 1]>, // Jump (conditional/unconditional/return etc) InstrItinData], [2, 1, 1, 1]>, InstrItinData], [3, 1, 1, 1]>, InstrItinData], [1, 1, 1, 1]>, InstrItinData], [2, 1, 1, 1]>, InstrItinData], [2, 1, 1, 1]>, InstrItinData], [2, 1, 1, 1]>, // JR InstrItinData], [2, 1, 1]>, InstrItinData], [3, 1, 1]>, // Extender InstrItinData], [1, 1, 1]>, // Load InstrItinData], [2, 1]>, InstrItinData], [2, 1]>, InstrItinData], [2, 1]>, // M InstrItinData], [1, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [1, 1, 1]>, InstrItinData], [3, 1, 1]>, InstrItinData], [3, 1, 1]>, InstrItinData], [3, 1, 1]>, // Store InstrItinData], [1, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [1, 1, 1]>, // S InstrItinData], [1, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [3, 1, 1]>, InstrItinData], [1, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [2, 1, 1]>, InstrItinData], [3, 1, 1]>, InstrItinData], [3, 1, 1]>, InstrItinData], [3, 1, 1]>, // New Value Compare Jump InstrItinData], [3, 1, 1, 1]>, // Mem ops InstrItinData], [1, 1, 1, 1]>, InstrItinData], [2, 1, 1, 1]>, InstrItinData], [1, 1, 1, 1]>, InstrItinData], [1, 1, 1, 1]>, InstrItinData], [3, 1, 1, 1]>, InstrItinData], [1, 1, 1, 1]>, // Endloop InstrItinData], [2]>, // Vector InstrItinData], [2, 1, 1, 1]>, InstrItinData], [3, 1, 1, 1]>, InstrItinData], [3, 1, 1, 1]>, InstrItinData], [1, 1, 1, 1]>, // Misc InstrItinData], [1, 1, 1]>, InstrItinData], [1, 1, 1]>, InstrItinData], [1, 1, 1]>, InstrItinData], [1, 1, 1]>, InstrItinData], [1, 1, 1]>, InstrItinData, InstrStage<1, [SLOT2, SLOT3]>], [1, 1, 1]> ]>; def HexagonModelV55 : SchedMachineModel { // Max issue per cycle == bundle width. let IssueWidth = 4; let Itineraries = HexagonItinerariesV55; let LoadLatency = 1; let CompleteModel = 0; } //===----------------------------------------------------------------------===// // Hexagon V4 Resource Definitions - //===----------------------------------------------------------------------===//