//=-HexagonScheduleV5.td - HexagonV5 Scheduling Definitions --*- tablegen -*-=// // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// def LD_tc_ld_SLOT01 : InstrItinClass; def ST_tc_st_SLOT01 : InstrItinClass; class HexagonV5PseudoItin { list V5PseudoItin_list = [ InstrItinData]>, InstrItinData, InstrStage<1, [SLOT2, SLOT3]>]>, InstrItinData]>, InstrItinData]> ]; } def HexagonV5ItinList : DepScalarItinV5, HexagonV5PseudoItin { list V5Itin_list = [ InstrItinData]>, InstrItinData]> ]; list ItinList = !listconcat(V5Itin_list, DepScalarItinV5_list, V5PseudoItin_list); } def HexagonItinerariesV5 : ProcessorItineraries<[SLOT0, SLOT1, SLOT2, SLOT3, SLOT_ENDLOOP], [Hex_FWD], HexagonV5ItinList.ItinList>; def HexagonModelV5 : SchedMachineModel { // Max issue per cycle == bundle width. let IssueWidth = 4; let Itineraries = HexagonItinerariesV5; let LoadLatency = 1; let CompleteModel = 0; } //===----------------------------------------------------------------------===// // Hexagon V5 Resource Definitions - //===----------------------------------------------------------------------===//