//===-- RISCVInstrInfoM.td - RISC-V 'M' instructions -------*- tablegen -*-===// // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// // // This file describes the RISC-V instructions from the standard 'M', Integer // Multiplication and Division instruction set extension. // //===----------------------------------------------------------------------===// //===----------------------------------------------------------------------===// // RISC-V specific DAG Nodes. //===----------------------------------------------------------------------===// def riscv_divw : SDNode<"RISCVISD::DIVW", SDTIntBinOp>; def riscv_divuw : SDNode<"RISCVISD::DIVUW", SDTIntBinOp>; def riscv_remuw : SDNode<"RISCVISD::REMUW", SDTIntBinOp>; //===----------------------------------------------------------------------===// // Instructions //===----------------------------------------------------------------------===// let Predicates = [HasStdExtM] in { def MUL : ALU_rr<0b0000001, 0b000, "mul">; def MULH : ALU_rr<0b0000001, 0b001, "mulh">; def MULHSU : ALU_rr<0b0000001, 0b010, "mulhsu">; def MULHU : ALU_rr<0b0000001, 0b011, "mulhu">; def DIV : ALU_rr<0b0000001, 0b100, "div">; def DIVU : ALU_rr<0b0000001, 0b101, "divu">; def REM : ALU_rr<0b0000001, 0b110, "rem">; def REMU : ALU_rr<0b0000001, 0b111, "remu">; } // Predicates = [HasStdExtM] let Predicates = [HasStdExtM, IsRV64] in { def MULW : ALUW_rr<0b0000001, 0b000, "mulw">; def DIVW : ALUW_rr<0b0000001, 0b100, "divw">; def DIVUW : ALUW_rr<0b0000001, 0b101, "divuw">; def REMW : ALUW_rr<0b0000001, 0b110, "remw">; def REMUW : ALUW_rr<0b0000001, 0b111, "remuw">; } // Predicates = [HasStdExtM, IsRV64] //===----------------------------------------------------------------------===// // Pseudo-instructions and codegen patterns //===----------------------------------------------------------------------===// let Predicates = [HasStdExtM] in { def : PatGprGpr; def : PatGprGpr; def : PatGprGpr; // No ISDOpcode for mulhsu def : PatGprGpr; def : PatGprGpr; def : PatGprGpr; def : PatGprGpr; } // Predicates = [HasStdExtM] let Predicates = [HasStdExtM, IsRV64] in { def : Pat<(sext_inreg (mul GPR:$rs1, GPR:$rs2), i32), (MULW GPR:$rs1, GPR:$rs2)>; def : PatGprGpr; def : PatGprGpr; def : PatGprGpr; // Handle the specific cases where using DIVU/REMU would be correct and result // in fewer instructions than emitting DIVUW/REMUW then zero-extending the // result. def : Pat<(zexti32 (riscv_divuw (zexti32 GPR:$rs1), (zexti32 GPR:$rs2))), (DIVU GPR:$rs1, GPR:$rs2)>; def : Pat<(zexti32 (riscv_remuw (zexti32 GPR:$rs1), (zexti32 GPR:$rs2))), (REMU GPR:$rs1, GPR:$rs2)>; // Although the sexti32 operands may not have originated from an i32 srem, // this pattern is safe as it is impossible for two sign extended inputs to // produce a result where res[63:32]=0 and res[31]=1. def : Pat<(srem (sexti32 GPR:$rs1), (sexti32 GPR:$rs2)), (REMW GPR:$rs1, GPR:$rs2)>; def : Pat<(sext_inreg (srem (sexti32 GPR:$rs1), (sexti32 GPR:$rs2)), i32), (REMW GPR:$rs1, GPR:$rs2)>; } // Predicates = [HasStdExtM, IsRV64]