//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=// // // The LLVM Compiler Infrastructure // // This file is distributed under the University of Illinois Open Source // License. See LICENSE.TXT for details. // //===----------------------------------------------------------------------===// //===----------------------------------------------------------------------===// // // ARM Instruction Format Definitions. // // Format specifies the encoding used by the instruction. This is part of the // ad-hoc solution used to emit machine instruction encodings by our machine // code emitter. class Format val> { bits<5> Value = val; } def Pseudo : Format<0>; def MulFrm : Format<1>; def BrFrm : Format<2>; def BrMiscFrm : Format<3>; def DPFrm : Format<4>; def DPSoRegFrm : Format<5>; def LdFrm : Format<6>; def StFrm : Format<7>; def LdMiscFrm : Format<8>; def StMiscFrm : Format<9>; def LdStMulFrm : Format<10>; def ArithMiscFrm : Format<11>; def ExtFrm : Format<12>; def VFPUnaryFrm : Format<13>; def VFPBinaryFrm : Format<14>; def VFPConv1Frm : Format<15>; def VFPConv2Frm : Format<16>; def VFPConv3Frm : Format<17>; def VFPConv4Frm : Format<18>; def VFPConv5Frm : Format<19>; def VFPLdStFrm : Format<20>; def VFPLdStMulFrm : Format<21>; def VFPMiscFrm : Format<22>; def ThumbFrm : Format<23>; def NEONFrm : Format<24>; def NEONGetLnFrm : Format<25>; def NEONSetLnFrm : Format<26>; def NEONDupFrm : Format<27>; // Misc flag for data processing instructions that indicates whether // the instruction has a Rn register operand. class UnaryDP { bit isUnaryDataProc = 1; } //===----------------------------------------------------------------------===// // ARM Instruction flags. These need to match ARMInstrInfo.h. // // Addressing mode. class AddrMode val> { bits<4> Value = val; } def AddrModeNone : AddrMode<0>; def AddrMode1 : AddrMode<1>; def AddrMode2 : AddrMode<2>; def AddrMode3 : AddrMode<3>; def AddrMode4 : AddrMode<4>; def AddrMode5 : AddrMode<5>; def AddrMode6 : AddrMode<6>; def AddrModeT1_1 : AddrMode<7>; def AddrModeT1_2 : AddrMode<8>; def AddrModeT1_4 : AddrMode<9>; def AddrModeT1_s : AddrMode<10>; def AddrModeT2_i12: AddrMode<12>; def AddrModeT2_i8 : AddrMode<12>; def AddrModeT2_so : AddrMode<13>; def AddrModeT2_pc : AddrMode<14>; def AddrModeT2_i8s4 : AddrMode<15>; // Instruction size. class SizeFlagVal val> { bits<3> Value = val; } def SizeInvalid : SizeFlagVal<0>; // Unset. def SizeSpecial : SizeFlagVal<1>; // Pseudo or special. def Size8Bytes : SizeFlagVal<2>; def Size4Bytes : SizeFlagVal<3>; def Size2Bytes : SizeFlagVal<4>; // Load / store index mode. class IndexMode val> { bits<2> Value = val; } def IndexModeNone : IndexMode<0>; def IndexModePre : IndexMode<1>; def IndexModePost : IndexMode<2>; //===----------------------------------------------------------------------===// // ARM Instruction templates. // class InstARM : Instruction { field bits<32> Inst; let Namespace = "ARM"; // TSFlagsFields AddrMode AM = am; bits<4> AddrModeBits = AM.Value; SizeFlagVal SZ = sz; bits<3> SizeFlag = SZ.Value; IndexMode IM = im; bits<2> IndexModeBits = IM.Value; Format F = f; bits<5> Form = F.Value; // // Attributes specific to ARM instructions... // bit isUnaryDataProc = 0; let Constraints = cstr; } class PseudoInst pattern> : InstARM { let OutOperandList = oops; let InOperandList = iops; let AsmString = asm; let Pattern = pattern; } // Almost all ARM instructions are predicable. class I pattern> : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ops pred:$p)); let AsmString = !strconcat(opc, !strconcat("${p}", asm)); let Pattern = pattern; list Predicates = [IsARM]; } // Same as I except it can optionally modify CPSR. Note it's modeled as // an input operand since by default it's a zero register. It will // become an implicit def once it's "flipped". class sI pattern> : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ops pred:$p, cc_out:$s)); let AsmString = !strconcat(opc, !strconcat("${p}${s}", asm)); let Pattern = pattern; list Predicates = [IsARM]; } // Special cases class XI pattern> : InstARM { let OutOperandList = oops; let InOperandList = iops; let AsmString = asm; let Pattern = pattern; list Predicates = [IsARM]; } class AI pattern> : I; class AsI pattern> : sI; class AXI pattern> : XI; // Ctrl flow instructions class ABI opcod, dag oops, dag iops, string opc, string asm, list pattern> : I { let Inst{27-24} = opcod; } class ABXI opcod, dag oops, dag iops, string asm, list pattern> : XI { let Inst{27-24} = opcod; } class ABXIx2 pattern> : XI; // BR_JT instructions class JTI pattern> : XI; // addrmode1 instructions class AI1 opcod, dag oops, dag iops, Format f, string opc, string asm, list pattern> : I { let Inst{24-21} = opcod; let Inst{27-26} = {0,0}; } class AsI1 opcod, dag oops, dag iops, Format f, string opc, string asm, list pattern> : sI { let Inst{24-21} = opcod; let Inst{27-26} = {0,0}; } class AXI1 opcod, dag oops, dag iops, Format f, string asm, list pattern> : XI { let Inst{24-21} = opcod; let Inst{27-26} = {0,0}; } class AI1x2 pattern> : I; // addrmode2 loads and stores class AI2 pattern> : I { let Inst{27-26} = {0,1}; } // loads class AI2ldw pattern> : I { let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{22} = 0; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = {0,1}; } class AXI2ldw pattern> : XI { let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{22} = 0; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = {0,1}; } class AI2ldb pattern> : I { let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{22} = 1; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = {0,1}; } class AXI2ldb pattern> : XI { let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{22} = 1; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = {0,1}; } // stores class AI2stw pattern> : I { let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{22} = 0; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = {0,1}; } class AXI2stw pattern> : XI { let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{22} = 0; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = {0,1}; } class AI2stb pattern> : I { let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{22} = 1; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = {0,1}; } class AXI2stb pattern> : XI { let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{22} = 1; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = {0,1}; } // Pre-indexed loads class AI2ldwpr pattern> : I { let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{22} = 0; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = {0,1}; } class AI2ldbpr pattern> : I { let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{22} = 1; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = {0,1}; } // Pre-indexed stores class AI2stwpr pattern> : I { let Inst{20} = 0; // L bit let Inst{21} = 1; // W bit let Inst{22} = 0; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = {0,1}; } class AI2stbpr pattern> : I { let Inst{20} = 0; // L bit let Inst{21} = 1; // W bit let Inst{22} = 1; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = {0,1}; } // Post-indexed loads class AI2ldwpo pattern> : I { let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{22} = 0; // B bit let Inst{24} = 0; // P bit let Inst{27-26} = {0,1}; } class AI2ldbpo pattern> : I { let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{22} = 1; // B bit let Inst{24} = 0; // P bit let Inst{27-26} = {0,1}; } // Post-indexed stores class AI2stwpo pattern> : I { let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{22} = 0; // B bit let Inst{24} = 0; // P bit let Inst{27-26} = {0,1}; } class AI2stbpo pattern> : I { let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{22} = 1; // B bit let Inst{24} = 0; // P bit let Inst{27-26} = {0,1}; } // addrmode3 instructions class AI3 pattern> : I; class AXI3 pattern> : XI; // loads class AI3ldh pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } class AXI3ldh pattern> : XI { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } class AI3ldsh pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } class AXI3ldsh pattern> : XI { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } class AI3ldsb pattern> : I { let Inst{4} = 1; let Inst{5} = 0; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } class AXI3ldsb pattern> : XI { let Inst{4} = 1; let Inst{5} = 0; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } class AI3ldd pattern> : I { let Inst{4} = 1; let Inst{5} = 0; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } // stores class AI3sth pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } class AXI3sth pattern> : XI { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } class AI3std pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } // Pre-indexed loads class AI3ldhpr pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{24} = 1; // P bit } class AI3ldshpr pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{24} = 1; // P bit } class AI3ldsbpr pattern> : I { let Inst{4} = 1; let Inst{5} = 0; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{24} = 1; // P bit } // Pre-indexed stores class AI3sthpr pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 1; // W bit let Inst{24} = 1; // P bit } // Post-indexed loads class AI3ldhpo pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{24} = 0; // P bit } class AI3ldshpo pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{24} = 0; // P bit } class AI3ldsbpo pattern> : I { let Inst{4} = 1; let Inst{5} = 0; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{24} = 0; // P bit } // Post-indexed stores class AI3sthpo pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 1; // W bit let Inst{24} = 0; // P bit } // addrmode4 instructions class AXI4ld pattern> : XI { let Inst{20} = 1; // L bit let Inst{22} = 0; // S bit let Inst{27-25} = 0b100; } class AXI4st pattern> : XI { let Inst{20} = 0; // L bit let Inst{22} = 0; // S bit let Inst{27-25} = 0b100; } // Unsigned multiply, multiply-accumulate instructions. class AMul1I opcod, dag oops, dag iops, string opc, string asm, list pattern> : I { let Inst{7-4} = 0b1001; let Inst{20} = 0; // S bit let Inst{27-21} = opcod; } class AsMul1I opcod, dag oops, dag iops, string opc, string asm, list pattern> : sI { let Inst{7-4} = 0b1001; let Inst{27-21} = opcod; } // Most significant word multiply class AMul2I opcod, dag oops, dag iops, string opc, string asm, list pattern> : I { let Inst{7-4} = 0b1001; let Inst{20} = 1; let Inst{27-21} = opcod; } // SMUL / SMULW / SMLA / SMLAW class AMulxyI opcod, dag oops, dag iops, string opc, string asm, list pattern> : I { let Inst{4} = 0; let Inst{7} = 1; let Inst{20} = 0; let Inst{27-21} = opcod; } // Extend instructions. class AExtI opcod, dag oops, dag iops, string opc, string asm, list pattern> : I { let Inst{7-4} = 0b0111; let Inst{27-20} = opcod; } // Misc Arithmetic instructions. class AMiscA1I opcod, dag oops, dag iops, string opc, string asm, list pattern> : I { let Inst{27-20} = opcod; } //===----------------------------------------------------------------------===// // ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode. class ARMPat : Pat { list Predicates = [IsARM]; } class ARMV5TEPat : Pat { list Predicates = [IsARM, HasV5TE]; } class ARMV6Pat : Pat { list Predicates = [IsARM, HasV6]; } //===----------------------------------------------------------------------===// // // Thumb Instruction Format Definitions. // // TI - Thumb instruction. class ThumbI pattern> : InstARM { let OutOperandList = outs; let InOperandList = ins; let AsmString = asm; let Pattern = pattern; list Predicates = [IsThumb]; } class TI pattern> : ThumbI; // BL, BLX(1) are translated by assembler into two instructions class TIx2 pattern> : ThumbI; // BR_JT instructions class TJTI pattern> : ThumbI; // TPat - Same as Pat<>, but requires that the compiler be in Thumb mode. class TPat : Pat { list Predicates = [IsThumb]; } class Tv5Pat : Pat { list Predicates = [IsThumb, HasV5T]; } // Thumb1 only class Thumb1I pattern> : InstARM { let OutOperandList = outs; let InOperandList = ins; let AsmString = asm; let Pattern = pattern; list Predicates = [IsThumb1Only]; } class T1I pattern> : Thumb1I; class T1I1 pattern> : Thumb1I; class T1I2 pattern> : Thumb1I; class T1I4 pattern> : Thumb1I; class T1Is pattern> : Thumb1I; class T1Ix2 pattern> : Thumb1I; class T1JTI pattern> : Thumb1I; // Two-address instructions class T1It pattern> : Thumb1I; class T1Pat : Pat { list Predicates = [IsThumb1Only]; } // Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable. class Thumb2I pattern> : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ops pred:$p)); let AsmString = !strconcat(opc, !strconcat("${p}", asm)); let Pattern = pattern; list Predicates = [IsThumb2]; } // Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as // an input operand since by default it's a zero register. It will // become an implicit def once it's "flipped". // FIXME: This uses unified syntax so {s} comes before {p}. We should make it // more consistent. class Thumb2sI pattern> : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ops pred:$p, cc_out:$s)); let AsmString = !strconcat(opc, !strconcat("${s}${p}", asm)); let Pattern = pattern; list Predicates = [IsThumb2]; } // Special cases class Thumb2XI pattern> : InstARM { let OutOperandList = oops; let InOperandList = iops; let AsmString = asm; let Pattern = pattern; list Predicates = [IsThumb2]; } class T2I pattern> : Thumb2I; class T2Ii12 pattern> : Thumb2I; class T2Ii8 pattern> : Thumb2I; class T2Iso pattern> : Thumb2I; class T2Ipc pattern> : Thumb2I; class T2Ii8s4 pattern> : Thumb2I; class T2sI pattern> : Thumb2sI; class T2XI pattern> : Thumb2XI; class T2JTI pattern> : Thumb2XI; // T2Iidxldst - Thumb2 indexed load / store instructions. class T2Iidxldst pattern> : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ops pred:$p)); let AsmString = !strconcat(opc, !strconcat("${p}", asm)); let Pattern = pattern; list Predicates = [IsThumb2]; } // T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode. class T2Pat : Pat { list Predicates = [IsThumb2]; } //===----------------------------------------------------------------------===// //===----------------------------------------------------------------------===// // ARM VFP Instruction templates. // // ARM VFP addrmode5 loads and stores class ADI5 opcod1, bits<2> opcod2, dag oops, dag iops, string opc, string asm, list pattern> : I { // TODO: Mark the instructions with the appropriate subtarget info. let Inst{27-24} = opcod1; let Inst{21-20} = opcod2; let Inst{11-8} = 0b1011; } class ASI5 opcod1, bits<2> opcod2, dag oops, dag iops, string opc, string asm, list pattern> : I { // TODO: Mark the instructions with the appropriate subtarget info. let Inst{27-24} = opcod1; let Inst{21-20} = opcod2; let Inst{11-8} = 0b1010; } // Load / store multiple class AXSI5 pattern> : XI { // TODO: Mark the instructions with the appropriate subtarget info. let Inst{27-25} = 0b110; let Inst{11-8} = 0b1011; } class AXDI5 pattern> : XI { // TODO: Mark the instructions with the appropriate subtarget info. let Inst{27-25} = 0b110; let Inst{11-8} = 0b1010; } // Double precision, unary class ADuI opcod1, bits<4> opcod2, bits<4> opcod3, dag oops, dag iops, string opc, string asm, list pattern> : AI { let Inst{27-20} = opcod1; let Inst{19-16} = opcod2; let Inst{11-8} = 0b1011; let Inst{7-4} = opcod3; } // Double precision, binary class ADbI opcod, dag oops, dag iops, string opc, string asm, list pattern> : AI { let Inst{27-20} = opcod; let Inst{11-8} = 0b1011; } // Single precision, unary class ASuI opcod1, bits<4> opcod2, bits<4> opcod3, dag oops, dag iops, string opc, string asm, list pattern> : AI { // Bits 22 (D bit) and 5 (M bit) will be changed during instruction encoding. let Inst{27-20} = opcod1; let Inst{19-16} = opcod2; let Inst{11-8} = 0b1010; let Inst{7-4} = opcod3; } // Single precision, binary class ASbI opcod, dag oops, dag iops, string opc, string asm, list pattern> : AI { // Bit 22 (D bit) can be changed during instruction encoding. let Inst{27-20} = opcod; let Inst{11-8} = 0b1010; } // VFP conversion instructions class AVConv1I opcod1, bits<4> opcod2, bits<4> opcod3, dag oops, dag iops, string opc, string asm, list pattern> : AI { let Inst{27-20} = opcod1; let Inst{19-16} = opcod2; let Inst{11-8} = opcod3; let Inst{6} = 1; } class AVConvXI opcod1, bits<4> opcod2, dag oops, dag iops, Format f, string opc, string asm, list pattern> : AI { let Inst{27-20} = opcod1; let Inst{11-8} = opcod2; let Inst{4} = 1; } class AVConv2I opcod1, bits<4> opcod2, dag oops, dag iops, string opc, string asm, list pattern> : AVConvXI; class AVConv3I opcod1, bits<4> opcod2, dag oops, dag iops, string opc, string asm, list pattern> : AVConvXI; class AVConv4I opcod1, bits<4> opcod2, dag oops, dag iops, string opc, string asm, list pattern> : AVConvXI; class AVConv5I opcod1, bits<4> opcod2, dag oops, dag iops, string opc, string asm, list pattern> : AVConvXI; //===----------------------------------------------------------------------===// //===----------------------------------------------------------------------===// // ARM NEON Instruction templates. // class NeonI pattern> : InstARM { let OutOperandList = oops; let InOperandList = iops; let AsmString = asm; let Pattern = pattern; list Predicates = [HasNEON]; } class NI pattern> : NeonI { } class NDataI pattern> : NeonI { let Inst{31-25} = 0b1111001; } // NEON "one register and a modified immediate" format. class N1ModImm op21_19, bits<4> op11_8, bit op7, bit op6, bit op5, bit op4, dag oops, dag iops, string asm, string cstr, list pattern> : NDataI { let Inst{23} = op23; let Inst{21-19} = op21_19; let Inst{11-8} = op11_8; let Inst{7} = op7; let Inst{6} = op6; let Inst{5} = op5; let Inst{4} = op4; } // NEON 2 vector register format. class N2V op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, dag oops, dag iops, string asm, string cstr, list pattern> : NDataI { let Inst{24-23} = op24_23; let Inst{21-20} = op21_20; let Inst{19-18} = op19_18; let Inst{17-16} = op17_16; let Inst{11-7} = op11_7; let Inst{6} = op6; let Inst{4} = op4; } // NEON 2 vector register with immediate. class N2VImm op21_16, bits<4> op11_8, bit op7, bit op6, bit op4, dag oops, dag iops, string asm, string cstr, list pattern> : NDataI { let Inst{24} = op24; let Inst{23} = op23; let Inst{21-16} = op21_16; let Inst{11-8} = op11_8; let Inst{7} = op7; let Inst{6} = op6; let Inst{4} = op4; } // NEON 3 vector register format. class N3V op21_20, bits<4> op11_8, bit op6, bit op4, dag oops, dag iops, string asm, string cstr, list pattern> : NDataI { let Inst{24} = op24; let Inst{23} = op23; let Inst{21-20} = op21_20; let Inst{11-8} = op11_8; let Inst{6} = op6; let Inst{4} = op4; } // NEON VMOVs between scalar and core registers. class NVLaneOp opcod1, bits<4> opcod2, bits<2> opcod3, dag oops, dag iops, Format f, string opc, string asm, list pattern> : AI { let Inst{27-20} = opcod1; let Inst{11-8} = opcod2; let Inst{6-5} = opcod3; let Inst{4} = 1; list Predicates = [HasNEON]; } class NVGetLane opcod1, bits<4> opcod2, bits<2> opcod3, dag oops, dag iops, string opc, string asm, list pattern> : NVLaneOp; class NVSetLane opcod1, bits<4> opcod2, bits<2> opcod3, dag oops, dag iops, string opc, string asm, list pattern> : NVLaneOp; class NVDup opcod1, bits<4> opcod2, bits<2> opcod3, dag oops, dag iops, string opc, string asm, list pattern> : NVLaneOp;