//===-- R600RegisterInfo.h - R600 Register Info Interface ------*- C++ -*--===// // // The LLVM Compiler Infrastructure // // This file is distributed under the University of Illinois Open Source // License. See LICENSE.TXT for details. // //===----------------------------------------------------------------------===// // /// \file /// \brief Interface definition for R600RegisterInfo // //===----------------------------------------------------------------------===// #ifndef R600REGISTERINFO_H_ #define R600REGISTERINFO_H_ #include "AMDGPURegisterInfo.h" #include "AMDGPUTargetMachine.h" namespace llvm { class R600TargetMachine; class TargetInstrInfo; struct R600RegisterInfo : public AMDGPURegisterInfo { AMDGPUTargetMachine &TM; const TargetInstrInfo &TII; R600RegisterInfo(AMDGPUTargetMachine &tm, const TargetInstrInfo &tii); virtual BitVector getReservedRegs(const MachineFunction &MF) const; /// \param RC is an AMDIL reg class. /// /// \returns the R600 reg class that is equivalent to \p RC. virtual const TargetRegisterClass *getISARegClass( const TargetRegisterClass *RC) const; /// \brief get the HW encoding for a register's channel. unsigned getHWRegChan(unsigned reg) const; /// \brief get the register class of the specified type to use in the /// CFGStructurizer virtual const TargetRegisterClass * getCFGStructurizerRegClass(MVT VT) const; /// \returns the sub reg enum value for the given \p Channel /// (e.g. getSubRegFromChannel(0) -> AMDGPU::sel_x) unsigned getSubRegFromChannel(unsigned Channel) const; }; } // End namespace llvm #endif // AMDIDSAREGISTERINFO_H_