2 * Copyright (c) 2011 NetApp, Inc.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
14 * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 #include <sys/cdefs.h>
30 __FBSDID("$FreeBSD$");
32 #include <sys/param.h>
33 #include <sys/sysctl.h>
34 #include <sys/ioctl.h>
36 #include <sys/_iovec.h>
37 #include <sys/cpuset.h>
39 #include <x86/segments.h>
40 #include <machine/specialreg.h>
41 #include <machine/param.h>
53 #include <machine/vmm.h>
54 #include <machine/vmm_dev.h>
58 #define MB (1024 * 1024UL)
59 #define GB (1024 * 1024 * 1024UL)
63 uint32_t lowmem_limit;
64 enum vm_mmap_style vms;
73 #define CREATE(x) sysctlbyname("hw.vmm.create", NULL, NULL, (x), strlen((x)))
74 #define DESTROY(x) sysctlbyname("hw.vmm.destroy", NULL, NULL, (x), strlen((x)))
77 vm_device_open(const char *name)
82 len = strlen("/dev/vmm/") + strlen(name) + 1;
84 assert(vmfile != NULL);
85 snprintf(vmfile, len, "/dev/vmm/%s", name);
87 /* Open the device file */
88 fd = open(vmfile, O_RDWR, 0);
95 vm_create(const char *name)
98 return (CREATE((char *)name));
102 vm_open(const char *name)
106 vm = malloc(sizeof(struct vmctx) + strlen(name) + 1);
111 vm->lowmem_limit = 3 * GB;
112 vm->name = (char *)(vm + 1);
113 strcpy(vm->name, name);
115 if ((vm->fd = vm_device_open(vm->name)) < 0)
125 vm_destroy(struct vmctx *vm)
137 vm_parse_memsize(const char *optarg, size_t *ret_memsize)
143 optval = strtoul(optarg, &endptr, 0);
144 if (*optarg != '\0' && *endptr == '\0') {
146 * For the sake of backward compatibility if the memory size
147 * specified on the command line is less than a megabyte then
148 * it is interpreted as being in units of MB.
152 *ret_memsize = optval;
155 error = expand_number(optarg, ret_memsize);
161 vm_get_memory_seg(struct vmctx *ctx, vm_paddr_t gpa, size_t *ret_len,
165 struct vm_memory_segment seg;
167 bzero(&seg, sizeof(seg));
169 error = ioctl(ctx->fd, VM_GET_MEMORY_SEG, &seg);
177 vm_get_lowmem_limit(struct vmctx *ctx)
180 return (ctx->lowmem_limit);
184 vm_set_lowmem_limit(struct vmctx *ctx, uint32_t limit)
187 ctx->lowmem_limit = limit;
191 vm_set_memflags(struct vmctx *ctx, int flags)
194 ctx->memflags = flags;
198 setup_memory_segment(struct vmctx *ctx, vm_paddr_t gpa, size_t len, char **addr)
200 int error, mmap_flags;
201 struct vm_memory_segment seg;
204 * Create and optionally map 'len' bytes of memory at guest
205 * physical address 'gpa'
207 bzero(&seg, sizeof(seg));
210 error = ioctl(ctx->fd, VM_MAP_MEMORY, &seg);
211 if (error == 0 && addr != NULL) {
212 mmap_flags = MAP_SHARED;
213 if ((ctx->memflags & VM_MEM_F_INCORE) == 0)
214 mmap_flags |= MAP_NOCORE;
215 *addr = mmap(NULL, len, PROT_READ | PROT_WRITE, mmap_flags,
222 vm_setup_memory(struct vmctx *ctx, size_t memsize, enum vm_mmap_style vms)
227 /* XXX VM_MMAP_SPARSE not implemented yet */
228 assert(vms == VM_MMAP_NONE || vms == VM_MMAP_ALL);
232 * If 'memsize' cannot fit entirely in the 'lowmem' segment then
233 * create another 'highmem' segment above 4GB for the remainder.
235 if (memsize > ctx->lowmem_limit) {
236 ctx->lowmem = ctx->lowmem_limit;
237 ctx->highmem = memsize - ctx->lowmem;
239 ctx->lowmem = memsize;
243 if (ctx->lowmem > 0) {
244 addr = (vms == VM_MMAP_ALL) ? &ctx->lowmem_addr : NULL;
245 error = setup_memory_segment(ctx, 0, ctx->lowmem, addr);
250 if (ctx->highmem > 0) {
251 addr = (vms == VM_MMAP_ALL) ? &ctx->highmem_addr : NULL;
252 error = setup_memory_segment(ctx, 4*GB, ctx->highmem, addr);
261 vm_map_gpa(struct vmctx *ctx, vm_paddr_t gaddr, size_t len)
264 /* XXX VM_MMAP_SPARSE not implemented yet */
265 assert(ctx->vms == VM_MMAP_ALL);
267 if (gaddr < ctx->lowmem && len <= ctx->lowmem &&
268 gaddr + len <= ctx->lowmem)
269 return ((void *)(ctx->lowmem_addr + gaddr));
273 if (gaddr < ctx->highmem && len <= ctx->highmem &&
274 gaddr + len <= ctx->highmem)
275 return ((void *)(ctx->highmem_addr + gaddr));
282 vm_get_lowmem_size(struct vmctx *ctx)
285 return (ctx->lowmem);
289 vm_get_highmem_size(struct vmctx *ctx)
292 return (ctx->highmem);
296 vm_set_desc(struct vmctx *ctx, int vcpu, int reg,
297 uint64_t base, uint32_t limit, uint32_t access)
300 struct vm_seg_desc vmsegdesc;
302 bzero(&vmsegdesc, sizeof(vmsegdesc));
303 vmsegdesc.cpuid = vcpu;
304 vmsegdesc.regnum = reg;
305 vmsegdesc.desc.base = base;
306 vmsegdesc.desc.limit = limit;
307 vmsegdesc.desc.access = access;
309 error = ioctl(ctx->fd, VM_SET_SEGMENT_DESCRIPTOR, &vmsegdesc);
314 vm_get_desc(struct vmctx *ctx, int vcpu, int reg,
315 uint64_t *base, uint32_t *limit, uint32_t *access)
318 struct vm_seg_desc vmsegdesc;
320 bzero(&vmsegdesc, sizeof(vmsegdesc));
321 vmsegdesc.cpuid = vcpu;
322 vmsegdesc.regnum = reg;
324 error = ioctl(ctx->fd, VM_GET_SEGMENT_DESCRIPTOR, &vmsegdesc);
326 *base = vmsegdesc.desc.base;
327 *limit = vmsegdesc.desc.limit;
328 *access = vmsegdesc.desc.access;
334 vm_get_seg_desc(struct vmctx *ctx, int vcpu, int reg, struct seg_desc *seg_desc)
338 error = vm_get_desc(ctx, vcpu, reg, &seg_desc->base, &seg_desc->limit,
344 vm_set_register(struct vmctx *ctx, int vcpu, int reg, uint64_t val)
347 struct vm_register vmreg;
349 bzero(&vmreg, sizeof(vmreg));
354 error = ioctl(ctx->fd, VM_SET_REGISTER, &vmreg);
359 vm_get_register(struct vmctx *ctx, int vcpu, int reg, uint64_t *ret_val)
362 struct vm_register vmreg;
364 bzero(&vmreg, sizeof(vmreg));
368 error = ioctl(ctx->fd, VM_GET_REGISTER, &vmreg);
369 *ret_val = vmreg.regval;
374 vm_run(struct vmctx *ctx, int vcpu, struct vm_exit *vmexit)
379 bzero(&vmrun, sizeof(vmrun));
382 error = ioctl(ctx->fd, VM_RUN, &vmrun);
383 bcopy(&vmrun.vm_exit, vmexit, sizeof(struct vm_exit));
388 vm_suspend(struct vmctx *ctx, enum vm_suspend_how how)
390 struct vm_suspend vmsuspend;
392 bzero(&vmsuspend, sizeof(vmsuspend));
394 return (ioctl(ctx->fd, VM_SUSPEND, &vmsuspend));
398 vm_reinit(struct vmctx *ctx)
401 return (ioctl(ctx->fd, VM_REINIT, 0));
405 vm_inject_exception(struct vmctx *ctx, int vcpu, int vector, int errcode_valid,
406 uint32_t errcode, int restart_instruction)
408 struct vm_exception exc;
412 exc.error_code = errcode;
413 exc.error_code_valid = errcode_valid;
414 exc.restart_instruction = restart_instruction;
416 return (ioctl(ctx->fd, VM_INJECT_EXCEPTION, &exc));
420 vm_apicid2vcpu(struct vmctx *ctx, int apicid)
423 * The apic id associated with the 'vcpu' has the same numerical value
424 * as the 'vcpu' itself.
430 vm_lapic_irq(struct vmctx *ctx, int vcpu, int vector)
432 struct vm_lapic_irq vmirq;
434 bzero(&vmirq, sizeof(vmirq));
436 vmirq.vector = vector;
438 return (ioctl(ctx->fd, VM_LAPIC_IRQ, &vmirq));
442 vm_lapic_local_irq(struct vmctx *ctx, int vcpu, int vector)
444 struct vm_lapic_irq vmirq;
446 bzero(&vmirq, sizeof(vmirq));
448 vmirq.vector = vector;
450 return (ioctl(ctx->fd, VM_LAPIC_LOCAL_IRQ, &vmirq));
454 vm_lapic_msi(struct vmctx *ctx, uint64_t addr, uint64_t msg)
456 struct vm_lapic_msi vmmsi;
458 bzero(&vmmsi, sizeof(vmmsi));
462 return (ioctl(ctx->fd, VM_LAPIC_MSI, &vmmsi));
466 vm_ioapic_assert_irq(struct vmctx *ctx, int irq)
468 struct vm_ioapic_irq ioapic_irq;
470 bzero(&ioapic_irq, sizeof(struct vm_ioapic_irq));
471 ioapic_irq.irq = irq;
473 return (ioctl(ctx->fd, VM_IOAPIC_ASSERT_IRQ, &ioapic_irq));
477 vm_ioapic_deassert_irq(struct vmctx *ctx, int irq)
479 struct vm_ioapic_irq ioapic_irq;
481 bzero(&ioapic_irq, sizeof(struct vm_ioapic_irq));
482 ioapic_irq.irq = irq;
484 return (ioctl(ctx->fd, VM_IOAPIC_DEASSERT_IRQ, &ioapic_irq));
488 vm_ioapic_pulse_irq(struct vmctx *ctx, int irq)
490 struct vm_ioapic_irq ioapic_irq;
492 bzero(&ioapic_irq, sizeof(struct vm_ioapic_irq));
493 ioapic_irq.irq = irq;
495 return (ioctl(ctx->fd, VM_IOAPIC_PULSE_IRQ, &ioapic_irq));
499 vm_ioapic_pincount(struct vmctx *ctx, int *pincount)
502 return (ioctl(ctx->fd, VM_IOAPIC_PINCOUNT, pincount));
506 vm_isa_assert_irq(struct vmctx *ctx, int atpic_irq, int ioapic_irq)
508 struct vm_isa_irq isa_irq;
510 bzero(&isa_irq, sizeof(struct vm_isa_irq));
511 isa_irq.atpic_irq = atpic_irq;
512 isa_irq.ioapic_irq = ioapic_irq;
514 return (ioctl(ctx->fd, VM_ISA_ASSERT_IRQ, &isa_irq));
518 vm_isa_deassert_irq(struct vmctx *ctx, int atpic_irq, int ioapic_irq)
520 struct vm_isa_irq isa_irq;
522 bzero(&isa_irq, sizeof(struct vm_isa_irq));
523 isa_irq.atpic_irq = atpic_irq;
524 isa_irq.ioapic_irq = ioapic_irq;
526 return (ioctl(ctx->fd, VM_ISA_DEASSERT_IRQ, &isa_irq));
530 vm_isa_pulse_irq(struct vmctx *ctx, int atpic_irq, int ioapic_irq)
532 struct vm_isa_irq isa_irq;
534 bzero(&isa_irq, sizeof(struct vm_isa_irq));
535 isa_irq.atpic_irq = atpic_irq;
536 isa_irq.ioapic_irq = ioapic_irq;
538 return (ioctl(ctx->fd, VM_ISA_PULSE_IRQ, &isa_irq));
542 vm_isa_set_irq_trigger(struct vmctx *ctx, int atpic_irq,
543 enum vm_intr_trigger trigger)
545 struct vm_isa_irq_trigger isa_irq_trigger;
547 bzero(&isa_irq_trigger, sizeof(struct vm_isa_irq_trigger));
548 isa_irq_trigger.atpic_irq = atpic_irq;
549 isa_irq_trigger.trigger = trigger;
551 return (ioctl(ctx->fd, VM_ISA_SET_IRQ_TRIGGER, &isa_irq_trigger));
555 vm_inject_nmi(struct vmctx *ctx, int vcpu)
559 bzero(&vmnmi, sizeof(vmnmi));
562 return (ioctl(ctx->fd, VM_INJECT_NMI, &vmnmi));
569 { "hlt_exit", VM_CAP_HALT_EXIT },
570 { "mtrap_exit", VM_CAP_MTRAP_EXIT },
571 { "pause_exit", VM_CAP_PAUSE_EXIT },
572 { "unrestricted_guest", VM_CAP_UNRESTRICTED_GUEST },
573 { "enable_invpcid", VM_CAP_ENABLE_INVPCID },
578 vm_capability_name2type(const char *capname)
582 for (i = 0; capstrmap[i].name != NULL && capname != NULL; i++) {
583 if (strcmp(capstrmap[i].name, capname) == 0)
584 return (capstrmap[i].type);
591 vm_capability_type2name(int type)
595 for (i = 0; capstrmap[i].name != NULL; i++) {
596 if (capstrmap[i].type == type)
597 return (capstrmap[i].name);
604 vm_get_capability(struct vmctx *ctx, int vcpu, enum vm_cap_type cap,
608 struct vm_capability vmcap;
610 bzero(&vmcap, sizeof(vmcap));
614 error = ioctl(ctx->fd, VM_GET_CAPABILITY, &vmcap);
615 *retval = vmcap.capval;
620 vm_set_capability(struct vmctx *ctx, int vcpu, enum vm_cap_type cap, int val)
622 struct vm_capability vmcap;
624 bzero(&vmcap, sizeof(vmcap));
629 return (ioctl(ctx->fd, VM_SET_CAPABILITY, &vmcap));
633 vm_assign_pptdev(struct vmctx *ctx, int bus, int slot, int func)
635 struct vm_pptdev pptdev;
637 bzero(&pptdev, sizeof(pptdev));
642 return (ioctl(ctx->fd, VM_BIND_PPTDEV, &pptdev));
646 vm_unassign_pptdev(struct vmctx *ctx, int bus, int slot, int func)
648 struct vm_pptdev pptdev;
650 bzero(&pptdev, sizeof(pptdev));
655 return (ioctl(ctx->fd, VM_UNBIND_PPTDEV, &pptdev));
659 vm_map_pptdev_mmio(struct vmctx *ctx, int bus, int slot, int func,
660 vm_paddr_t gpa, size_t len, vm_paddr_t hpa)
662 struct vm_pptdev_mmio pptmmio;
664 bzero(&pptmmio, sizeof(pptmmio));
672 return (ioctl(ctx->fd, VM_MAP_PPTDEV_MMIO, &pptmmio));
676 vm_setup_pptdev_msi(struct vmctx *ctx, int vcpu, int bus, int slot, int func,
677 uint64_t addr, uint64_t msg, int numvec)
679 struct vm_pptdev_msi pptmsi;
681 bzero(&pptmsi, sizeof(pptmsi));
688 pptmsi.numvec = numvec;
690 return (ioctl(ctx->fd, VM_PPTDEV_MSI, &pptmsi));
694 vm_setup_pptdev_msix(struct vmctx *ctx, int vcpu, int bus, int slot, int func,
695 int idx, uint64_t addr, uint64_t msg, uint32_t vector_control)
697 struct vm_pptdev_msix pptmsix;
699 bzero(&pptmsix, sizeof(pptmsix));
707 pptmsix.vector_control = vector_control;
709 return ioctl(ctx->fd, VM_PPTDEV_MSIX, &pptmsix);
713 vm_get_stats(struct vmctx *ctx, int vcpu, struct timeval *ret_tv,
718 static struct vm_stats vmstats;
720 vmstats.cpuid = vcpu;
722 error = ioctl(ctx->fd, VM_STATS, &vmstats);
725 *ret_entries = vmstats.num_entries;
727 *ret_tv = vmstats.tv;
728 return (vmstats.statbuf);
734 vm_get_stat_desc(struct vmctx *ctx, int index)
736 static struct vm_stat_desc statdesc;
738 statdesc.index = index;
739 if (ioctl(ctx->fd, VM_STAT_DESC, &statdesc) == 0)
740 return (statdesc.desc);
746 vm_get_x2apic_state(struct vmctx *ctx, int vcpu, enum x2apic_state *state)
749 struct vm_x2apic x2apic;
751 bzero(&x2apic, sizeof(x2apic));
754 error = ioctl(ctx->fd, VM_GET_X2APIC_STATE, &x2apic);
755 *state = x2apic.state;
760 vm_set_x2apic_state(struct vmctx *ctx, int vcpu, enum x2apic_state state)
763 struct vm_x2apic x2apic;
765 bzero(&x2apic, sizeof(x2apic));
767 x2apic.state = state;
769 error = ioctl(ctx->fd, VM_SET_X2APIC_STATE, &x2apic);
776 * Table 9-1. IA-32 Processor States Following Power-up, Reset or INIT
779 vcpu_reset(struct vmctx *vmctx, int vcpu)
782 uint64_t rflags, rip, cr0, cr4, zero, desc_base, rdx;
783 uint32_t desc_access, desc_limit;
789 error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_RFLAGS, rflags);
794 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_RIP, rip)) != 0)
798 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_CR0, cr0)) != 0)
801 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_CR3, zero)) != 0)
805 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_CR4, cr4)) != 0)
809 * CS: present, r/w, accessed, 16-bit, byte granularity, usable
811 desc_base = 0xffff0000;
813 desc_access = 0x0093;
814 error = vm_set_desc(vmctx, vcpu, VM_REG_GUEST_CS,
815 desc_base, desc_limit, desc_access);
820 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_CS, sel)) != 0)
824 * SS,DS,ES,FS,GS: present, r/w, accessed, 16-bit, byte granularity
828 desc_access = 0x0093;
829 error = vm_set_desc(vmctx, vcpu, VM_REG_GUEST_SS,
830 desc_base, desc_limit, desc_access);
834 error = vm_set_desc(vmctx, vcpu, VM_REG_GUEST_DS,
835 desc_base, desc_limit, desc_access);
839 error = vm_set_desc(vmctx, vcpu, VM_REG_GUEST_ES,
840 desc_base, desc_limit, desc_access);
844 error = vm_set_desc(vmctx, vcpu, VM_REG_GUEST_FS,
845 desc_base, desc_limit, desc_access);
849 error = vm_set_desc(vmctx, vcpu, VM_REG_GUEST_GS,
850 desc_base, desc_limit, desc_access);
855 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_SS, sel)) != 0)
857 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_DS, sel)) != 0)
859 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_ES, sel)) != 0)
861 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_FS, sel)) != 0)
863 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_GS, sel)) != 0)
866 /* General purpose registers */
868 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_RAX, zero)) != 0)
870 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_RBX, zero)) != 0)
872 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_RCX, zero)) != 0)
874 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_RDX, rdx)) != 0)
876 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_RSI, zero)) != 0)
878 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_RDI, zero)) != 0)
880 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_RBP, zero)) != 0)
882 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_RSP, zero)) != 0)
889 error = vm_set_desc(vmctx, vcpu, VM_REG_GUEST_GDTR,
890 desc_base, desc_limit, desc_access);
894 error = vm_set_desc(vmctx, vcpu, VM_REG_GUEST_IDTR,
895 desc_base, desc_limit, desc_access);
902 desc_access = 0x0000008b;
903 error = vm_set_desc(vmctx, vcpu, VM_REG_GUEST_TR, 0, 0, desc_access);
908 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_TR, sel)) != 0)
914 desc_access = 0x00000082;
915 error = vm_set_desc(vmctx, vcpu, VM_REG_GUEST_LDTR, desc_base,
916 desc_limit, desc_access);
921 if ((error = vm_set_register(vmctx, vcpu, VM_REG_GUEST_LDTR, 0)) != 0)
924 /* XXX cr2, debug registers */
932 vm_get_gpa_pmap(struct vmctx *ctx, uint64_t gpa, uint64_t *pte, int *num)
935 struct vm_gpa_pte gpapte;
937 bzero(&gpapte, sizeof(gpapte));
940 error = ioctl(ctx->fd, VM_GET_GPA_PMAP, &gpapte);
943 *num = gpapte.ptenum;
944 for (i = 0; i < gpapte.ptenum; i++)
945 pte[i] = gpapte.pte[i];
952 vm_get_hpet_capabilities(struct vmctx *ctx, uint32_t *capabilities)
955 struct vm_hpet_cap cap;
957 bzero(&cap, sizeof(struct vm_hpet_cap));
958 error = ioctl(ctx->fd, VM_GET_HPET_CAPABILITIES, &cap);
959 if (capabilities != NULL)
960 *capabilities = cap.capabilities;
965 vm_gla2gpa(struct vmctx *ctx, int vcpu, struct vm_guest_paging *paging,
966 uint64_t gla, int prot, uint64_t *gpa, int *fault)
968 struct vm_gla2gpa gg;
971 bzero(&gg, sizeof(struct vm_gla2gpa));
977 error = ioctl(ctx->fd, VM_GLA2GPA, &gg);
986 #define min(a,b) (((a) < (b)) ? (a) : (b))
990 vm_copy_setup(struct vmctx *ctx, int vcpu, struct vm_guest_paging *paging,
991 uint64_t gla, size_t len, int prot, struct iovec *iov, int iovcnt,
996 int error, i, n, off;
998 for (i = 0; i < iovcnt; i++) {
1005 error = vm_gla2gpa(ctx, vcpu, paging, gla, prot, &gpa, fault);
1006 if (error || *fault)
1009 off = gpa & PAGE_MASK;
1010 n = min(len, PAGE_SIZE - off);
1012 va = vm_map_gpa(ctx, gpa, n);
1028 vm_copy_teardown(struct vmctx *ctx, int vcpu, struct iovec *iov, int iovcnt)
1035 vm_copyin(struct vmctx *ctx, int vcpu, struct iovec *iov, void *vp, size_t len)
1043 assert(iov->iov_len);
1044 n = min(len, iov->iov_len);
1045 src = iov->iov_base;
1055 vm_copyout(struct vmctx *ctx, int vcpu, const void *vp, struct iovec *iov,
1064 assert(iov->iov_len);
1065 n = min(len, iov->iov_len);
1066 dst = iov->iov_base;
1076 vm_get_cpus(struct vmctx *ctx, int which, cpuset_t *cpus)
1078 struct vm_cpuset vm_cpuset;
1081 bzero(&vm_cpuset, sizeof(struct vm_cpuset));
1082 vm_cpuset.which = which;
1083 vm_cpuset.cpusetsize = sizeof(cpuset_t);
1084 vm_cpuset.cpus = cpus;
1086 error = ioctl(ctx->fd, VM_GET_CPUS, &vm_cpuset);
1091 vm_active_cpus(struct vmctx *ctx, cpuset_t *cpus)
1094 return (vm_get_cpus(ctx, VM_ACTIVE_CPUS, cpus));
1098 vm_suspended_cpus(struct vmctx *ctx, cpuset_t *cpus)
1101 return (vm_get_cpus(ctx, VM_SUSPENDED_CPUS, cpus));
1105 vm_activate_cpu(struct vmctx *ctx, int vcpu)
1107 struct vm_activate_cpu ac;
1110 bzero(&ac, sizeof(struct vm_activate_cpu));
1112 error = ioctl(ctx->fd, VM_ACTIVATE_CPU, &ac);
1117 vm_get_intinfo(struct vmctx *ctx, int vcpu, uint64_t *info1, uint64_t *info2)
1119 struct vm_intinfo vmii;
1122 bzero(&vmii, sizeof(struct vm_intinfo));
1124 error = ioctl(ctx->fd, VM_GET_INTINFO, &vmii);
1126 *info1 = vmii.info1;
1127 *info2 = vmii.info2;
1133 vm_set_intinfo(struct vmctx *ctx, int vcpu, uint64_t info1)
1135 struct vm_intinfo vmii;
1138 bzero(&vmii, sizeof(struct vm_intinfo));
1141 error = ioctl(ctx->fd, VM_SET_INTINFO, &vmii);
1146 vm_rtc_write(struct vmctx *ctx, int offset, uint8_t value)
1148 struct vm_rtc_data rtcdata;
1151 bzero(&rtcdata, sizeof(struct vm_rtc_data));
1152 rtcdata.offset = offset;
1153 rtcdata.value = value;
1154 error = ioctl(ctx->fd, VM_RTC_WRITE, &rtcdata);
1159 vm_rtc_read(struct vmctx *ctx, int offset, uint8_t *retval)
1161 struct vm_rtc_data rtcdata;
1164 bzero(&rtcdata, sizeof(struct vm_rtc_data));
1165 rtcdata.offset = offset;
1166 error = ioctl(ctx->fd, VM_RTC_READ, &rtcdata);
1168 *retval = rtcdata.value;
1173 vm_rtc_settime(struct vmctx *ctx, time_t secs)
1175 struct vm_rtc_time rtctime;
1178 bzero(&rtctime, sizeof(struct vm_rtc_time));
1179 rtctime.secs = secs;
1180 error = ioctl(ctx->fd, VM_RTC_SETTIME, &rtctime);
1185 vm_rtc_gettime(struct vmctx *ctx, time_t *secs)
1187 struct vm_rtc_time rtctime;
1190 bzero(&rtctime, sizeof(struct vm_rtc_time));
1191 error = ioctl(ctx->fd, VM_RTC_GETTIME, &rtctime);
1193 *secs = rtctime.secs;
1198 vm_restart_instruction(void *arg, int vcpu)
1200 struct vmctx *ctx = arg;
1202 return (ioctl(ctx->fd, VM_RESTART_INSTRUCTION, &vcpu));