1 /* $NetBSD: cpufunc_asm.S,v 1.12 2003/09/06 09:14:52 rearnsha Exp $ */
4 * Copyright (c) 1997,1998 Mark Brinicombe.
5 * Copyright (c) 1997 Causality Limited
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. All advertising materials mentioning features or use of this software
17 * must display the following acknowledgement:
18 * This product includes software developed by Causality Limited.
19 * 4. The name of Causality Limited may not be used to endorse or promote
20 * products derived from this software without specific prior written
23 * THIS SOFTWARE IS PROVIDED BY CAUSALITY LIMITED ``AS IS'' AND ANY EXPRESS
24 * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL CAUSALITY LIMITED BE LIABLE FOR ANY DIRECT,
27 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
29 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 * RiscBSD kernel project
39 * Assembly functions for CPU / MMU / TLB specific operations
45 #include <machine/asm.h>
46 __FBSDID("$FreeBSD$");
55 * Generic functions to read the internal coprocessor registers
57 * Currently these registers are :
65 mrc p15, 0, r0, c0, c0, 0
68 ENTRY(cpu_get_control)
69 mrc p15, 0, r0, c1, c0, 0
72 ENTRY(cpu_read_cache_config)
73 mrc p15, 0, r0, c0, c0, 1
76 ENTRY(cpufunc_faultstatus)
77 mrc p15, 0, r0, c5, c0, 0
80 ENTRY(cpufunc_faultaddress)
81 mrc p15, 0, r0, c6, c0, 0
86 * Generic functions to write the internal coprocessor registers
89 * Currently these registers are
91 * c3 - Domain Access Control
93 * All other registers are CPU architecture specific
96 #if 0 /* See below. */
97 ENTRY(cpufunc_control)
98 mcr p15, 0, r0, c1, c0, 0
102 ENTRY(cpufunc_domains)
103 mcr p15, 0, r0, c3, c0, 0
107 * Generic functions to read/modify/write the internal coprocessor registers
110 * Currently these registers are
113 * All other registers are CPU architecture specific
116 ENTRY(cpufunc_control)
117 mrc p15, 0, r3, c1, c0, 0 /* Read the control register */
118 bic r2, r3, r0 /* Clear bits */
119 eor r2, r2, r1 /* XOR bits */
122 teq r2, r3 /* Only write if there is a change */
123 mcrne p15, 0, r2, c1, c0, 0 /* Write new control register */
124 mov r0, r3 /* Return old value */
131 * other potentially useful software functions are:
132 * clean D cache entry and flush I cache entry
133 * for the moment use cache_purgeID_E
136 /* Random odd functions */
139 * Function to get the offset of a stored program counter from the
140 * instruction doing the store. This offset is defined to be the same
141 * for all STRs and STMs on a given implementation. Code based on
142 * section 2.4.3 of the ARM ARM (2nd Ed.), with modifications to work
143 * in 26-bit modes as well.
145 ENTRY(get_pc_str_offset)
147 stmfd sp!, {fp, ip, lr, pc}
150 mov r1, pc /* R1 = addr of following STR */
152 str pc, [sp] /* [SP] = . + offset */
155 ldmdb fp, {fp, sp, pc}
157 /* Allocate and lock a cacheline for the specified address. */
159 #define CPWAIT_BRANCH \
162 mrc p15, 0, r2, c2, c0, 0; \
166 ENTRY(arm_lock_cache_line)
167 mcr p15, 0, r0, c7, c10, 4 /* Drain write buffer */
169 mcr p15, 0, r1, c9, c2, 0 /* Enable data cache lock mode */
171 mcr p15, 0, r0, c7, c2, 5 /* Allocate the cache line */
172 mcr p15, 0, r0, c7, c10, 4 /* Drain write buffer */
175 mcr p15, 0, r0, c7, c10, 4 /* Drain write buffer */
176 mcr p15, 0, r1, c9, c2, 0 /* Disable data cache lock mode */