2 * Copyright (c) 2003 Matthew N. Dodd <winter@jurai.net>
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 #include <sys/cdefs.h>
28 __FBSDID("$FreeBSD$");
31 * Written using information gleaned from the
32 * NVIDIA nForce/nForce2 AGPGART Linux Kernel Patch.
35 #include <sys/param.h>
36 #include <sys/systm.h>
37 #include <sys/malloc.h>
38 #include <sys/kernel.h>
39 #include <sys/module.h>
43 #if __FreeBSD_version < 500000
47 #if __FreeBSD_version > 500000
48 #include <sys/mutex.h>
52 #include <dev/agp/agppriv.h>
53 #include <dev/agp/agpreg.h>
54 #include <dev/pci/pcivar.h>
55 #include <dev/pci/pcireg.h>
58 #include <vm/vm_object.h>
61 #include <machine/bus.h>
62 #include <machine/resource.h>
65 #define NVIDIA_VENDORID 0x10de
66 #define NVIDIA_DEVICEID_NFORCE 0x01a4
67 #define NVIDIA_DEVICEID_NFORCE2 0x01e0
69 struct agp_nvidia_softc {
71 u_int32_t initial_aperture; /* aperture size at startup */
72 struct agp_gatt * gatt;
74 device_t dev; /* AGP Controller */
75 device_t mc1_dev; /* Memory Controller */
76 device_t mc2_dev; /* Memory Controller */
77 device_t bdev; /* Bridge */
81 int num_active_entries;
85 static const char *agp_nvidia_match(device_t dev);
86 static int agp_nvidia_probe(device_t);
87 static int agp_nvidia_attach(device_t);
88 static int agp_nvidia_detach(device_t);
89 static u_int32_t agp_nvidia_get_aperture(device_t);
90 static int agp_nvidia_set_aperture(device_t, u_int32_t);
91 static int agp_nvidia_bind_page(device_t, vm_offset_t, vm_offset_t);
92 static int agp_nvidia_unbind_page(device_t, vm_offset_t);
94 static int nvidia_init_iorr(u_int32_t, u_int32_t);
97 agp_nvidia_match (device_t dev)
99 if (pci_get_class(dev) != PCIC_BRIDGE ||
100 pci_get_subclass(dev) != PCIS_BRIDGE_HOST ||
101 pci_get_vendor(dev) != NVIDIA_VENDORID)
104 switch (pci_get_device(dev)) {
105 case NVIDIA_DEVICEID_NFORCE:
106 return ("NVIDIA nForce AGP Controller");
107 case NVIDIA_DEVICEID_NFORCE2:
108 return ("NVIDIA nForce2 AGP Controller");
114 agp_nvidia_probe (device_t dev)
118 if (resource_disabled("agp", device_get_unit(dev)))
120 desc = agp_nvidia_match(dev);
122 device_set_desc(dev, desc);
123 return (BUS_PROBE_DEFAULT);
129 agp_nvidia_attach (device_t dev)
131 struct agp_nvidia_softc *sc = device_get_softc(dev);
132 struct agp_gatt *gatt;
140 switch (pci_get_device(dev)) {
141 case NVIDIA_DEVICEID_NFORCE:
142 sc->wbc_mask = 0x00010000;
144 case NVIDIA_DEVICEID_NFORCE2:
145 sc->wbc_mask = 0x80000000;
148 device_printf(dev, "Bad chip id\n");
155 /* Memory Controller 1 */
156 sc->mc1_dev = pci_find_bsf(pci_get_bus(dev), 0, 1);
157 if (sc->mc1_dev == NULL) {
159 "Unable to find NVIDIA Memory Controller 1.\n");
163 /* Memory Controller 2 */
164 sc->mc2_dev = pci_find_bsf(pci_get_bus(dev), 0, 2);
165 if (sc->mc2_dev == NULL) {
167 "Unable to find NVIDIA Memory Controller 2.\n");
171 /* AGP Host to PCI Bridge */
172 sc->bdev = pci_find_bsf(pci_get_bus(dev), 30, 0);
173 if (sc->bdev == NULL) {
175 "Unable to find NVIDIA AGP Host to PCI Bridge.\n");
179 error = agp_generic_attach(dev);
183 sc->initial_aperture = AGP_GET_APERTURE(dev);
186 gatt = agp_alloc_gatt(dev);
190 * Probably contigmalloc failure. Try reducing the
191 * aperture so that the gatt size reduces.
193 if (AGP_SET_APERTURE(dev, AGP_GET_APERTURE(dev) / 2))
198 apbase = rman_get_start(sc->agp.as_aperture);
199 aplimit = apbase + AGP_GET_APERTURE(dev) - 1;
200 pci_write_config(sc->mc2_dev, AGP_NVIDIA_2_APBASE, apbase, 4);
201 pci_write_config(sc->mc2_dev, AGP_NVIDIA_2_APLIMIT, aplimit, 4);
202 pci_write_config(sc->bdev, AGP_NVIDIA_3_APBASE, apbase, 4);
203 pci_write_config(sc->bdev, AGP_NVIDIA_3_APLIMIT, aplimit, 4);
205 error = nvidia_init_iorr(apbase, AGP_GET_APERTURE(dev));
207 device_printf(dev, "Failed to setup IORRs\n");
211 /* directory size is 64k */
212 size = AGP_GET_APERTURE(dev) / 1024 / 1024;
213 sc->num_dirs = size / 64;
214 sc->num_active_entries = (size == 32) ? 16384 : ((size * 1024) / 4);
216 if (sc->num_dirs == 0) {
218 sc->num_active_entries /= (64 / size);
219 sc->pg_offset = (apbase & (64 * 1024 * 1024 - 1) &
220 ~(AGP_GET_APERTURE(dev) - 1)) / PAGE_SIZE;
223 /* (G)ATT Base Address */
224 for (i = 0; i < 8; i++) {
225 pci_write_config(sc->mc2_dev, AGP_NVIDIA_2_ATTBASE(i),
226 (sc->gatt->ag_physical +
227 (i % sc->num_dirs) * 64 * 1024) | 1, 4);
231 temp = pci_read_config(sc->mc2_dev, AGP_NVIDIA_2_GARTCTRL, 4);
232 pci_write_config(sc->mc2_dev, AGP_NVIDIA_2_GARTCTRL, temp | 0x11, 4);
235 temp = pci_read_config(sc->dev, AGP_NVIDIA_0_APSIZE, 4);
236 pci_write_config(sc->dev, AGP_NVIDIA_0_APSIZE, temp | 0x100, 4);
240 agp_generic_detach(dev);
245 agp_nvidia_detach (device_t dev)
247 struct agp_nvidia_softc *sc = device_get_softc(dev);
253 temp = pci_read_config(sc->dev, AGP_NVIDIA_0_APSIZE, 4);
254 pci_write_config(sc->dev, AGP_NVIDIA_0_APSIZE, temp & ~(0x100), 4);
257 temp = pci_read_config(sc->mc2_dev, AGP_NVIDIA_2_GARTCTRL, 4);
258 pci_write_config(sc->mc2_dev, AGP_NVIDIA_2_GARTCTRL, temp & ~(0x11), 4);
260 /* Put the aperture back the way it started. */
261 AGP_SET_APERTURE(dev, sc->initial_aperture);
263 /* restore iorr for previous aperture size */
264 nvidia_init_iorr(rman_get_start(sc->agp.as_aperture),
265 sc->initial_aperture);
267 agp_free_gatt(sc->gatt);
274 agp_nvidia_get_aperture(device_t dev)
276 switch (pci_read_config(dev, AGP_NVIDIA_0_APSIZE, 1) & 0x0f) {
277 case 0: return (512 * 1024 * 1024); break;
278 case 8: return (256 * 1024 * 1024); break;
279 case 12: return (128 * 1024 * 1024); break;
280 case 14: return (64 * 1024 * 1024); break;
281 case 15: return (32 * 1024 * 1024); break;
283 device_printf(dev, "Invalid aperture setting 0x%x\n",
284 pci_read_config(dev, AGP_NVIDIA_0_APSIZE, 1));
290 agp_nvidia_set_aperture(device_t dev, u_int32_t aperture)
296 case (512 * 1024 * 1024): key = 0; break;
297 case (256 * 1024 * 1024): key = 8; break;
298 case (128 * 1024 * 1024): key = 12; break;
299 case (64 * 1024 * 1024): key = 14; break;
300 case (32 * 1024 * 1024): key = 15; break;
302 device_printf(dev, "Invalid aperture size (%dMb)\n",
303 aperture / 1024 / 1024);
306 val = pci_read_config(dev, AGP_NVIDIA_0_APSIZE, 1);
307 pci_write_config(dev, AGP_NVIDIA_0_APSIZE, ((val & ~0x0f) | key), 1);
313 agp_nvidia_bind_page(device_t dev, vm_offset_t offset, vm_offset_t physical)
315 struct agp_nvidia_softc *sc = device_get_softc(dev);
318 if (offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT))
321 index = (sc->pg_offset + offset) >> AGP_PAGE_SHIFT;
322 sc->gatt->ag_virtual[index] = physical | 1;
328 agp_nvidia_unbind_page(device_t dev, vm_offset_t offset)
330 struct agp_nvidia_softc *sc = device_get_softc(dev);
333 if (offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT))
336 index = (sc->pg_offset + offset) >> AGP_PAGE_SHIFT;
337 sc->gatt->ag_virtual[index] = 0;
343 agp_nvidia_flush_tlb (device_t dev)
345 struct agp_nvidia_softc *sc;
346 u_int32_t wbc_reg, temp;
347 volatile u_int32_t *ag_virtual;
350 sc = (struct agp_nvidia_softc *)device_get_softc(dev);
353 wbc_reg = pci_read_config(sc->mc1_dev, AGP_NVIDIA_1_WBC, 4);
354 wbc_reg |= sc->wbc_mask;
355 pci_write_config(sc->mc1_dev, AGP_NVIDIA_1_WBC, wbc_reg, 4);
357 /* Wait no more than 3 seconds. */
358 for (i = 0; i < 3000; i++) {
359 wbc_reg = pci_read_config(sc->mc1_dev,
360 AGP_NVIDIA_1_WBC, 4);
361 if ((sc->wbc_mask & wbc_reg) == 0)
368 "TLB flush took more than 3 seconds.\n");
371 ag_virtual = (volatile u_int32_t *)sc->gatt->ag_virtual;
373 /* Flush TLB entries. */
374 pages = sc->gatt->ag_entries * sizeof(u_int32_t) / PAGE_SIZE;
375 for(i = 0; i < pages; i++)
376 temp = ag_virtual[i * PAGE_SIZE / sizeof(u_int32_t)];
377 for(i = 0; i < pages; i++)
378 temp = ag_virtual[i * PAGE_SIZE / sizeof(u_int32_t)];
381 #define SYSCFG 0xC0010010
382 #define IORR_BASE0 0xC0010016
383 #define IORR_MASK0 0xC0010017
384 #define AMD_K7_NUM_IORR 2
387 nvidia_init_iorr(u_int32_t addr, u_int32_t size)
389 quad_t base, mask, sys;
390 u_int32_t iorr_addr, free_iorr_addr;
392 /* Find the iorr that is already used for the addr */
393 /* If not found, determine the uppermost available iorr */
394 free_iorr_addr = AMD_K7_NUM_IORR;
395 for(iorr_addr = 0; iorr_addr < AMD_K7_NUM_IORR; iorr_addr++) {
396 base = rdmsr(IORR_BASE0 + 2 * iorr_addr);
397 mask = rdmsr(IORR_MASK0 + 2 * iorr_addr);
399 if ((base & 0xfffff000ULL) == (addr & 0xfffff000))
402 if ((mask & 0x00000800ULL) == 0)
403 free_iorr_addr = iorr_addr;
406 if (iorr_addr >= AMD_K7_NUM_IORR) {
407 iorr_addr = free_iorr_addr;
408 if (iorr_addr >= AMD_K7_NUM_IORR)
412 base = (addr & ~0xfff) | 0x18;
413 mask = (0xfULL << 32) | ((~(size - 1)) & 0xfffff000) | 0x800;
414 wrmsr(IORR_BASE0 + 2 * iorr_addr, base);
415 wrmsr(IORR_MASK0 + 2 * iorr_addr, mask);
418 sys |= 0x00100000ULL;
424 static device_method_t agp_nvidia_methods[] = {
425 /* Device interface */
426 DEVMETHOD(device_probe, agp_nvidia_probe),
427 DEVMETHOD(device_attach, agp_nvidia_attach),
428 DEVMETHOD(device_detach, agp_nvidia_detach),
429 DEVMETHOD(device_shutdown, bus_generic_shutdown),
430 DEVMETHOD(device_suspend, bus_generic_suspend),
431 DEVMETHOD(device_resume, bus_generic_resume),
434 DEVMETHOD(agp_get_aperture, agp_nvidia_get_aperture),
435 DEVMETHOD(agp_set_aperture, agp_nvidia_set_aperture),
436 DEVMETHOD(agp_bind_page, agp_nvidia_bind_page),
437 DEVMETHOD(agp_unbind_page, agp_nvidia_unbind_page),
438 DEVMETHOD(agp_flush_tlb, agp_nvidia_flush_tlb),
440 DEVMETHOD(agp_enable, agp_generic_enable),
441 DEVMETHOD(agp_alloc_memory, agp_generic_alloc_memory),
442 DEVMETHOD(agp_free_memory, agp_generic_free_memory),
443 DEVMETHOD(agp_bind_memory, agp_generic_bind_memory),
444 DEVMETHOD(agp_unbind_memory, agp_generic_unbind_memory),
449 static driver_t agp_nvidia_driver = {
452 sizeof(struct agp_nvidia_softc),
455 static devclass_t agp_devclass;
457 DRIVER_MODULE(agp_nvidia, hostb, agp_nvidia_driver, agp_devclass, 0, 0);
458 MODULE_DEPEND(agp_nvidia, agp, 1, 1, 1);
459 MODULE_DEPEND(agp_nvidia, pci, 1, 1, 1);