2 * Copyright (c) 2003-2007 Joseph Koshy
3 * Copyright (c) 2007 The FreeBSD Foundation
6 * Portions of this software were developed by A. Joseph Koshy under
7 * sponsorship from the FreeBSD Foundation and Google, Inc.
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions and the following disclaimer.
14 * 2. Redistributions in binary form must reproduce the above copyright
15 * notice, this list of conditions and the following disclaimer in the
16 * documentation and/or other materials provided with the distribution.
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
31 #include <sys/cdefs.h>
32 __FBSDID("$FreeBSD$");
34 #include <sys/param.h>
37 #include <sys/mutex.h>
39 #include <sys/pmckern.h>
41 #include <sys/systm.h>
42 #include <machine/intr_machdep.h>
43 #if (__FreeBSD_version >= 1100000)
44 #include <x86/apicvar.h>
46 #include <machine/apicvar.h>
48 #include <machine/cpu.h>
49 #include <machine/cpufunc.h>
50 #include <machine/cputypes.h>
51 #include <machine/md_var.h>
52 #include <machine/specialreg.h>
57 * The P4 has 18 PMCs, divided into 4 groups with 4,4,4 and 6 PMCs
58 * respectively. Each PMC comprises of two model specific registers:
59 * a counter configuration control register (CCCR) and a counter
60 * register that holds the actual event counts.
62 * Configuring an event requires the use of one of 45 event selection
63 * control registers (ESCR). Events are associated with specific
64 * ESCRs. Each PMC group has a set of ESCRs it can use.
66 * - The BPU counter group (4 PMCs) can use the 16 ESCRs:
67 * BPU_ESCR{0,1}, IS_ESCR{0,1}, MOB_ESCR{0,1}, ITLB_ESCR{0,1},
68 * PMH_ESCR{0,1}, IX_ESCR{0,1}, FSB_ESCR{0,}, BSU_ESCR{0,1}.
70 * - The MS counter group (4 PMCs) can use the 6 ESCRs: MS_ESCR{0,1},
71 * TC_ESCR{0,1}, TBPU_ESCR{0,1}.
73 * - The FLAME counter group (4 PMCs) can use the 10 ESCRs:
74 * FLAME_ESCR{0,1}, FIRM_ESCR{0,1}, SAAT_ESCR{0,1}, U2L_ESCR{0,1},
77 * - The IQ counter group (6 PMCs) can use the 13 ESCRs: IQ_ESCR{0,1},
78 * ALF_ESCR{0,1}, RAT_ESCR{0,1}, SSU_ESCR0, CRU_ESCR{0,1,2,3,4,5}.
80 * Even-numbered ESCRs can be used with counters 0, 1 and 4 (if
81 * present) of a counter group. Odd-numbers ESCRs can be used with
82 * counters 2, 3 and 5 (if present) of a counter group. The
83 * 'p4_escrs[]' table describes these restrictions in a form that
84 * function 'p4_allocate()' uses for making allocation decisions.
86 * SYSTEM-MODE AND THREAD-MODE ALLOCATION
88 * In addition to remembering the state of PMC rows
89 * ('FREE','STANDALONE', or 'THREAD'), we similar need to track the
90 * state of ESCR rows. If an ESCR is allocated to a system-mode PMC
91 * on a CPU we cannot allocate this to a thread-mode PMC. On a
92 * multi-cpu (multiple physical CPUs) system, ESCR allocation on each
93 * CPU is tracked by the pc_escrs[] array.
95 * Each system-mode PMC that is using an ESCR records its row-index in
96 * the appropriate entry and system-mode allocation attempts check
97 * that an ESCR is available using this array. Process-mode PMCs do
98 * not use the pc_escrs[] array, since ESCR row itself would have been
99 * marked as in 'THREAD' mode.
101 * HYPERTHREADING SUPPORT
103 * When HTT is enabled, the FreeBSD kernel treats the two 'logical'
104 * cpus as independent CPUs and can schedule kernel threads on them
105 * independently. However, the two logical CPUs share the same set of
106 * PMC resources. We need to ensure that:
107 * - PMCs that use the PMC_F_DESCENDANTS semantics are handled correctly,
109 * - Threads of multi-threaded processes that get scheduled on the same
110 * physical CPU are handled correctly.
114 * Not all HTT capable systems will have HTT enabled. We detect the
115 * presence of HTT by detecting if 'p4_init()' was called for a secondary
118 * Note that hwpmc(4) cannot currently deal with a change in HTT status once
121 * Handling HTT READ / WRITE / START / STOP
123 * PMC resources are shared across the CPUs in an HTT pair. We
124 * designate the lower numbered CPU in a HTT pair as the 'primary'
125 * CPU. In each primary CPU's state we keep track of a 'runcount'
126 * which reflects the number of PMC-using processes that have been
127 * scheduled on its secondary CPU. Process-mode PMC operations will
128 * actually 'start' or 'stop' hardware only if these are the first or
129 * last processes respectively to use the hardware. PMC values
130 * written by a 'write' operation are saved and are transferred to
131 * hardware at PMC 'start' time if the runcount is 0. If the runcount
132 * is greater than 0 at the time of a 'start' operation, we keep track
133 * of the actual hardware value at the time of the 'start' operation
134 * and use this to adjust the final readings at PMC 'stop' or 'read'
137 * Execution sequences:
139 * Case 1: CPUx +...- (no overlap)
143 * Case 2: CPUx +........- (partial overlap)
147 * Case 3: CPUx +..............- (fully overlapped)
152 * 'CPU[xy]' : one of the two logical processors on a HTT CPU.
153 * 'RC' : run count (#threads per physical core).
154 * '+' : point in time when a thread is put on a CPU.
155 * '-' : point in time where a thread is taken off a CPU.
157 * Handling HTT CONFIG
159 * Different processes attached to the same PMC may get scheduled on
160 * the two logical processors in the package. We keep track of config
161 * and de-config operations using the CFGFLAGS fields of the per-physical
166 P4_PMC(BPU_COUNTER0) \
167 P4_PMC(BPU_COUNTER1) \
168 P4_PMC(BPU_COUNTER2) \
169 P4_PMC(BPU_COUNTER3) \
170 P4_PMC(MS_COUNTER0) \
171 P4_PMC(MS_COUNTER1) \
172 P4_PMC(MS_COUNTER2) \
173 P4_PMC(MS_COUNTER3) \
174 P4_PMC(FLAME_COUNTER0) \
175 P4_PMC(FLAME_COUNTER1) \
176 P4_PMC(FLAME_COUNTER2) \
177 P4_PMC(FLAME_COUNTER3) \
178 P4_PMC(IQ_COUNTER0) \
179 P4_PMC(IQ_COUNTER1) \
180 P4_PMC(IQ_COUNTER2) \
181 P4_PMC(IQ_COUNTER3) \
182 P4_PMC(IQ_COUNTER4) \
183 P4_PMC(IQ_COUNTER5) \
188 #define P4_PMC(N) P4_PMC_##N ,
193 * P4 ESCR descriptors
197 P4_ESCR(BSU_ESCR0, 0x3A0, BPU_COUNTER0, BPU_COUNTER1, NONE) \
198 P4_ESCR(BSU_ESCR1, 0x3A1, BPU_COUNTER2, BPU_COUNTER3, NONE) \
199 P4_ESCR(FSB_ESCR0, 0x3A2, BPU_COUNTER0, BPU_COUNTER1, NONE) \
200 P4_ESCR(FSB_ESCR1, 0x3A3, BPU_COUNTER2, BPU_COUNTER3, NONE) \
201 P4_ESCR(FIRM_ESCR0, 0x3A4, FLAME_COUNTER0, FLAME_COUNTER1, NONE) \
202 P4_ESCR(FIRM_ESCR1, 0x3A5, FLAME_COUNTER2, FLAME_COUNTER3, NONE) \
203 P4_ESCR(FLAME_ESCR0, 0x3A6, FLAME_COUNTER0, FLAME_COUNTER1, NONE) \
204 P4_ESCR(FLAME_ESCR1, 0x3A7, FLAME_COUNTER2, FLAME_COUNTER3, NONE) \
205 P4_ESCR(DAC_ESCR0, 0x3A8, FLAME_COUNTER0, FLAME_COUNTER1, NONE) \
206 P4_ESCR(DAC_ESCR1, 0x3A9, FLAME_COUNTER2, FLAME_COUNTER3, NONE) \
207 P4_ESCR(MOB_ESCR0, 0x3AA, BPU_COUNTER0, BPU_COUNTER1, NONE) \
208 P4_ESCR(MOB_ESCR1, 0x3AB, BPU_COUNTER2, BPU_COUNTER3, NONE) \
209 P4_ESCR(PMH_ESCR0, 0x3AC, BPU_COUNTER0, BPU_COUNTER1, NONE) \
210 P4_ESCR(PMH_ESCR1, 0x3AD, BPU_COUNTER2, BPU_COUNTER3, NONE) \
211 P4_ESCR(SAAT_ESCR0, 0x3AE, FLAME_COUNTER0, FLAME_COUNTER1, NONE) \
212 P4_ESCR(SAAT_ESCR1, 0x3AF, FLAME_COUNTER2, FLAME_COUNTER3, NONE) \
213 P4_ESCR(U2L_ESCR0, 0x3B0, FLAME_COUNTER0, FLAME_COUNTER1, NONE) \
214 P4_ESCR(U2L_ESCR1, 0x3B1, FLAME_COUNTER2, FLAME_COUNTER3, NONE) \
215 P4_ESCR(BPU_ESCR0, 0x3B2, BPU_COUNTER0, BPU_COUNTER1, NONE) \
216 P4_ESCR(BPU_ESCR1, 0x3B3, BPU_COUNTER2, BPU_COUNTER3, NONE) \
217 P4_ESCR(IS_ESCR0, 0x3B4, BPU_COUNTER0, BPU_COUNTER1, NONE) \
218 P4_ESCR(IS_ESCR1, 0x3B5, BPU_COUNTER2, BPU_COUNTER3, NONE) \
219 P4_ESCR(ITLB_ESCR0, 0x3B6, BPU_COUNTER0, BPU_COUNTER1, NONE) \
220 P4_ESCR(ITLB_ESCR1, 0x3B7, BPU_COUNTER2, BPU_COUNTER3, NONE) \
221 P4_ESCR(CRU_ESCR0, 0x3B8, IQ_COUNTER0, IQ_COUNTER1, IQ_COUNTER4) \
222 P4_ESCR(CRU_ESCR1, 0x3B9, IQ_COUNTER2, IQ_COUNTER3, IQ_COUNTER5) \
223 P4_ESCR(IQ_ESCR0, 0x3BA, IQ_COUNTER0, IQ_COUNTER1, IQ_COUNTER4) \
224 P4_ESCR(IQ_ESCR1, 0x3BB, IQ_COUNTER1, IQ_COUNTER3, IQ_COUNTER5) \
225 P4_ESCR(RAT_ESCR0, 0x3BC, IQ_COUNTER0, IQ_COUNTER1, IQ_COUNTER4) \
226 P4_ESCR(RAT_ESCR1, 0x3BD, IQ_COUNTER2, IQ_COUNTER3, IQ_COUNTER5) \
227 P4_ESCR(SSU_ESCR0, 0x3BE, IQ_COUNTER0, IQ_COUNTER2, IQ_COUNTER4) \
228 P4_ESCR(MS_ESCR0, 0x3C0, MS_COUNTER0, MS_COUNTER1, NONE) \
229 P4_ESCR(MS_ESCR1, 0x3C1, MS_COUNTER2, MS_COUNTER3, NONE) \
230 P4_ESCR(TBPU_ESCR0, 0x3C2, MS_COUNTER0, MS_COUNTER1, NONE) \
231 P4_ESCR(TBPU_ESCR1, 0x3C3, MS_COUNTER2, MS_COUNTER3, NONE) \
232 P4_ESCR(TC_ESCR0, 0x3C4, MS_COUNTER0, MS_COUNTER1, NONE) \
233 P4_ESCR(TC_ESCR1, 0x3C5, MS_COUNTER2, MS_COUNTER3, NONE) \
234 P4_ESCR(IX_ESCR0, 0x3C8, BPU_COUNTER0, BPU_COUNTER1, NONE) \
235 P4_ESCR(IX_ESCR1, 0x3C9, BPU_COUNTER2, BPU_COUNTER3, NONE) \
236 P4_ESCR(ALF_ESCR0, 0x3CA, IQ_COUNTER0, IQ_COUNTER1, IQ_COUNTER4) \
237 P4_ESCR(ALF_ESCR1, 0x3CB, IQ_COUNTER2, IQ_COUNTER3, IQ_COUNTER5) \
238 P4_ESCR(CRU_ESCR2, 0x3CC, IQ_COUNTER0, IQ_COUNTER1, IQ_COUNTER4) \
239 P4_ESCR(CRU_ESCR3, 0x3CD, IQ_COUNTER2, IQ_COUNTER3, IQ_COUNTER5) \
240 P4_ESCR(CRU_ESCR4, 0x3E0, IQ_COUNTER0, IQ_COUNTER1, IQ_COUNTER4) \
241 P4_ESCR(CRU_ESCR5, 0x3E1, IQ_COUNTER2, IQ_COUNTER3, IQ_COUNTER5) \
242 P4_ESCR(NONE, ~0, NONE, NONE, NONE)
245 #define P4_ESCR(N, MSR, P1, P2, P3) P4_ESCR_##N ,
250 struct pmc_p4escr_descr {
251 const char pm_escrname[PMC_NAME_MAX];
253 const enum pmc_p4pmc pm_pmcs[P4_MAX_PMC_PER_ESCR];
256 static struct pmc_p4escr_descr p4_escrs[] =
258 #define P4_ESCR(N, MSR, P1, P2, P3) \
261 .pm_escr_msr = (MSR), \
276 * P4 Event descriptor
279 struct p4_event_descr {
280 const enum pmc_event pm_event;
281 const uint32_t pm_escr_eventselect;
282 const uint32_t pm_cccr_select;
283 const char pm_is_ti_event;
284 enum pmc_p4escr pm_escrs[P4_MAX_ESCR_PER_EVENT];
287 static struct p4_event_descr p4_events[] = {
289 #define P4_EVDESCR(NAME, ESCREVENTSEL, CCCRSEL, TI_EVENT, ESCR0, ESCR1) \
291 .pm_event = PMC_EV_P4_##NAME, \
292 .pm_escr_eventselect = (ESCREVENTSEL), \
293 .pm_cccr_select = (CCCRSEL), \
294 .pm_is_ti_event = (TI_EVENT), \
302 P4_EVDESCR(TC_DELIVER_MODE, 0x01, 0x01, TRUE, TC_ESCR0, TC_ESCR1),
303 P4_EVDESCR(BPU_FETCH_REQUEST, 0x03, 0x00, FALSE, BPU_ESCR0, BPU_ESCR1),
304 P4_EVDESCR(ITLB_REFERENCE, 0x18, 0x03, FALSE, ITLB_ESCR0, ITLB_ESCR1),
305 P4_EVDESCR(MEMORY_CANCEL, 0x02, 0x05, FALSE, DAC_ESCR0, DAC_ESCR1),
306 P4_EVDESCR(MEMORY_COMPLETE, 0x08, 0x02, FALSE, SAAT_ESCR0, SAAT_ESCR1),
307 P4_EVDESCR(LOAD_PORT_REPLAY, 0x04, 0x02, FALSE, SAAT_ESCR0, SAAT_ESCR1),
308 P4_EVDESCR(STORE_PORT_REPLAY, 0x05, 0x02, FALSE, SAAT_ESCR0, SAAT_ESCR1),
309 P4_EVDESCR(MOB_LOAD_REPLAY, 0x03, 0x02, FALSE, MOB_ESCR0, MOB_ESCR1),
310 P4_EVDESCR(PAGE_WALK_TYPE, 0x01, 0x04, TRUE, PMH_ESCR0, PMH_ESCR1),
311 P4_EVDESCR(BSQ_CACHE_REFERENCE, 0x0C, 0x07, FALSE, BSU_ESCR0, BSU_ESCR1),
312 P4_EVDESCR(IOQ_ALLOCATION, 0x03, 0x06, FALSE, FSB_ESCR0, FSB_ESCR1),
313 P4_EVDESCR(IOQ_ACTIVE_ENTRIES, 0x1A, 0x06, FALSE, FSB_ESCR1, NONE),
314 P4_EVDESCR(FSB_DATA_ACTIVITY, 0x17, 0x06, TRUE, FSB_ESCR0, FSB_ESCR1),
315 P4_EVDESCR(BSQ_ALLOCATION, 0x05, 0x07, FALSE, BSU_ESCR0, NONE),
316 P4_EVDESCR(BSQ_ACTIVE_ENTRIES, 0x06, 0x07, FALSE, BSU_ESCR1, NONE),
317 /* BSQ_ACTIVE_ENTRIES inherits CPU specificity from BSQ_ALLOCATION */
318 P4_EVDESCR(SSE_INPUT_ASSIST, 0x34, 0x01, TRUE, FIRM_ESCR0, FIRM_ESCR1),
319 P4_EVDESCR(PACKED_SP_UOP, 0x08, 0x01, TRUE, FIRM_ESCR0, FIRM_ESCR1),
320 P4_EVDESCR(PACKED_DP_UOP, 0x0C, 0x01, TRUE, FIRM_ESCR0, FIRM_ESCR1),
321 P4_EVDESCR(SCALAR_SP_UOP, 0x0A, 0x01, TRUE, FIRM_ESCR0, FIRM_ESCR1),
322 P4_EVDESCR(SCALAR_DP_UOP, 0x0E, 0x01, TRUE, FIRM_ESCR0, FIRM_ESCR1),
323 P4_EVDESCR(64BIT_MMX_UOP, 0x02, 0x01, TRUE, FIRM_ESCR0, FIRM_ESCR1),
324 P4_EVDESCR(128BIT_MMX_UOP, 0x1A, 0x01, TRUE, FIRM_ESCR0, FIRM_ESCR1),
325 P4_EVDESCR(X87_FP_UOP, 0x04, 0x01, TRUE, FIRM_ESCR0, FIRM_ESCR1),
326 P4_EVDESCR(X87_SIMD_MOVES_UOP, 0x2E, 0x01, TRUE, FIRM_ESCR0, FIRM_ESCR1),
327 P4_EVDESCR(GLOBAL_POWER_EVENTS, 0x13, 0x06, FALSE, FSB_ESCR0, FSB_ESCR1),
328 P4_EVDESCR(TC_MS_XFER, 0x05, 0x00, FALSE, MS_ESCR0, MS_ESCR1),
329 P4_EVDESCR(UOP_QUEUE_WRITES, 0x09, 0x00, FALSE, MS_ESCR0, MS_ESCR1),
330 P4_EVDESCR(RETIRED_MISPRED_BRANCH_TYPE,
331 0x05, 0x02, FALSE, TBPU_ESCR0, TBPU_ESCR1),
332 P4_EVDESCR(RETIRED_BRANCH_TYPE, 0x04, 0x02, FALSE, TBPU_ESCR0, TBPU_ESCR1),
333 P4_EVDESCR(RESOURCE_STALL, 0x01, 0x01, FALSE, ALF_ESCR0, ALF_ESCR1),
334 P4_EVDESCR(WC_BUFFER, 0x05, 0x05, TRUE, DAC_ESCR0, DAC_ESCR1),
335 P4_EVDESCR(B2B_CYCLES, 0x16, 0x03, TRUE, FSB_ESCR0, FSB_ESCR1),
336 P4_EVDESCR(BNR, 0x08, 0x03, TRUE, FSB_ESCR0, FSB_ESCR1),
337 P4_EVDESCR(SNOOP, 0x06, 0x03, TRUE, FSB_ESCR0, FSB_ESCR1),
338 P4_EVDESCR(RESPONSE, 0x04, 0x03, TRUE, FSB_ESCR0, FSB_ESCR1),
339 P4_EVDESCR(FRONT_END_EVENT, 0x08, 0x05, FALSE, CRU_ESCR2, CRU_ESCR3),
340 P4_EVDESCR(EXECUTION_EVENT, 0x0C, 0x05, FALSE, CRU_ESCR2, CRU_ESCR3),
341 P4_EVDESCR(REPLAY_EVENT, 0x09, 0x05, FALSE, CRU_ESCR2, CRU_ESCR3),
342 P4_EVDESCR(INSTR_RETIRED, 0x02, 0x04, FALSE, CRU_ESCR0, CRU_ESCR1),
343 P4_EVDESCR(UOPS_RETIRED, 0x01, 0x04, FALSE, CRU_ESCR0, CRU_ESCR1),
344 P4_EVDESCR(UOP_TYPE, 0x02, 0x02, FALSE, RAT_ESCR0, RAT_ESCR1),
345 P4_EVDESCR(BRANCH_RETIRED, 0x06, 0x05, FALSE, CRU_ESCR2, CRU_ESCR3),
346 P4_EVDESCR(MISPRED_BRANCH_RETIRED, 0x03, 0x04, FALSE, CRU_ESCR0, CRU_ESCR1),
347 P4_EVDESCR(X87_ASSIST, 0x03, 0x05, FALSE, CRU_ESCR2, CRU_ESCR3),
348 P4_EVDESCR(MACHINE_CLEAR, 0x02, 0x05, FALSE, CRU_ESCR2, CRU_ESCR3)
353 #define P4_EVENT_IS_TI(E) ((E)->pm_is_ti_event == TRUE)
355 #define P4_NEVENTS (PMC_EV_P4_LAST - PMC_EV_P4_FIRST + 1)
362 struct pmc_descr pm_descr; /* common information */
363 enum pmc_p4pmc pm_pmcnum; /* PMC number */
364 uint32_t pm_pmc_msr; /* PERFCTR MSR address */
365 uint32_t pm_cccr_msr; /* CCCR MSR address */
368 static struct p4pmc_descr p4_pmcdesc[P4_NPMCS] = {
369 #define P4_PMC_CAPS (PMC_CAP_INTERRUPT | PMC_CAP_USER | PMC_CAP_SYSTEM | \
370 PMC_CAP_EDGE | PMC_CAP_THRESHOLD | PMC_CAP_READ | PMC_CAP_WRITE | \
371 PMC_CAP_INVERT | PMC_CAP_QUALIFIER | PMC_CAP_PRECISE | \
372 PMC_CAP_TAGGING | PMC_CAP_CASCADE)
374 #define P4_PMCDESCR(N, PMC, CCCR) \
379 .pd_class = PMC_CLASS_P4, \
380 .pd_caps = P4_PMC_CAPS, \
383 .pm_pmcnum = P4_PMC_##N, \
384 .pm_cccr_msr = (CCCR), \
385 .pm_pmc_msr = (PMC) \
388 P4_PMCDESCR(BPU_COUNTER0, 0x300, 0x360),
389 P4_PMCDESCR(BPU_COUNTER1, 0x301, 0x361),
390 P4_PMCDESCR(BPU_COUNTER2, 0x302, 0x362),
391 P4_PMCDESCR(BPU_COUNTER3, 0x303, 0x363),
392 P4_PMCDESCR(MS_COUNTER0, 0x304, 0x364),
393 P4_PMCDESCR(MS_COUNTER1, 0x305, 0x365),
394 P4_PMCDESCR(MS_COUNTER2, 0x306, 0x366),
395 P4_PMCDESCR(MS_COUNTER3, 0x307, 0x367),
396 P4_PMCDESCR(FLAME_COUNTER0, 0x308, 0x368),
397 P4_PMCDESCR(FLAME_COUNTER1, 0x309, 0x369),
398 P4_PMCDESCR(FLAME_COUNTER2, 0x30A, 0x36A),
399 P4_PMCDESCR(FLAME_COUNTER3, 0x30B, 0x36B),
400 P4_PMCDESCR(IQ_COUNTER0, 0x30C, 0x36C),
401 P4_PMCDESCR(IQ_COUNTER1, 0x30D, 0x36D),
402 P4_PMCDESCR(IQ_COUNTER2, 0x30E, 0x36E),
403 P4_PMCDESCR(IQ_COUNTER3, 0x30F, 0x36F),
404 P4_PMCDESCR(IQ_COUNTER4, 0x310, 0x370),
405 P4_PMCDESCR(IQ_COUNTER5, 0x311, 0x371),
411 #define P4_NHTT 2 /* logical processors/chip */
413 static int p4_system_has_htt;
416 * Per-CPU data structure for P4 class CPUs
418 * [19 struct pmc_hw structures]
419 * [45 ESCRs status bytes]
420 * [per-cpu spin mutex]
421 * [19 flag fields for holding config flags and a runcount]
422 * [19*2 hw value fields] (Thread mode PMC support)
424 * [19*2 EIP values] (Sampling mode PMCs)
425 * [19*2 pmc value fields] (Thread mode PMC support))
429 struct pmc_hw pc_p4pmcs[P4_NPMCS];
430 char pc_escrs[P4_NESCR];
431 struct mtx pc_mtx; /* spin lock */
432 uint32_t pc_intrflag; /* NMI handler flags */
433 unsigned int pc_intrlock; /* NMI handler spin lock */
434 unsigned char pc_flags[P4_NPMCS]; /* 4 bits each: {cfg,run}count */
436 pmc_value_t pc_hw[P4_NPMCS * P4_NHTT];
437 uintptr_t pc_ip[P4_NPMCS * P4_NHTT];
439 pmc_value_t pc_pmc_values[P4_NPMCS * P4_NHTT];
442 static struct p4_cpu **p4_pcpu;
444 #define P4_PCPU_PMC_VALUE(PC,RI,CPU) (PC)->pc_pmc_values[(RI)*((CPU) & 1)]
445 #define P4_PCPU_HW_VALUE(PC,RI,CPU) (PC)->pc_si.pc_hw[(RI)*((CPU) & 1)]
446 #define P4_PCPU_SAVED_IP(PC,RI,CPU) (PC)->pc_si.pc_ip[(RI)*((CPU) & 1)]
448 #define P4_PCPU_GET_FLAGS(PC,RI,MASK) ((PC)->pc_flags[(RI)] & (MASK))
449 #define P4_PCPU_SET_FLAGS(PC,RI,MASK,VAL) do { \
451 _tmp = (PC)->pc_flags[(RI)]; \
453 _tmp |= (VAL) & (MASK); \
454 (PC)->pc_flags[(RI)] = _tmp; \
457 #define P4_PCPU_GET_RUNCOUNT(PC,RI) P4_PCPU_GET_FLAGS(PC,RI,0x0F)
458 #define P4_PCPU_SET_RUNCOUNT(PC,RI,V) P4_PCPU_SET_FLAGS(PC,RI,0x0F,V)
460 #define P4_PCPU_GET_CFGFLAGS(PC,RI) (P4_PCPU_GET_FLAGS(PC,RI,0xF0) >> 4)
461 #define P4_PCPU_SET_CFGFLAGS(PC,RI,C) P4_PCPU_SET_FLAGS(PC,RI,0xF0,((C) <<4))
463 #define P4_CPU_TO_FLAG(C) (P4_CPU_IS_HTT_SECONDARY(cpu) ? 0x2 : 0x1)
465 #define P4_PCPU_GET_INTRFLAG(PC,I) ((PC)->pc_intrflag & (1 << (I)))
466 #define P4_PCPU_SET_INTRFLAG(PC,I,V) do { \
470 (PC)->pc_intrflag |= __mask; \
472 (PC)->pc_intrflag &= ~__mask; \
476 * A minimal spin lock implementation for use inside the NMI handler.
478 * We don't want to use a regular spin lock here, because curthread
479 * may not be consistent at the time the handler is invoked.
481 #define P4_PCPU_ACQ_INTR_SPINLOCK(PC) do { \
482 while (!atomic_cmpset_acq_int(&pc->pc_intrlock, 0, 1)) \
485 #define P4_PCPU_REL_INTR_SPINLOCK(PC) \
486 atomic_store_rel_int(&pc->pc_intrlock, 0);
488 /* ESCR row disposition */
489 static int p4_escrdisp[P4_NESCR];
491 #define P4_ESCR_ROW_DISP_IS_THREAD(E) (p4_escrdisp[(E)] > 0)
492 #define P4_ESCR_ROW_DISP_IS_STANDALONE(E) (p4_escrdisp[(E)] < 0)
493 #define P4_ESCR_ROW_DISP_IS_FREE(E) (p4_escrdisp[(E)] == 0)
495 #define P4_ESCR_MARK_ROW_STANDALONE(E) do { \
496 KASSERT(p4_escrdisp[(E)] <= 0, ("[p4,%d] row disposition error",\
498 atomic_add_int(&p4_escrdisp[(E)], -1); \
499 KASSERT(p4_escrdisp[(E)] >= (-pmc_cpu_max_active()), \
500 ("[p4,%d] row disposition error", __LINE__)); \
503 #define P4_ESCR_UNMARK_ROW_STANDALONE(E) do { \
504 atomic_add_int(&p4_escrdisp[(E)], 1); \
505 KASSERT(p4_escrdisp[(E)] <= 0, ("[p4,%d] row disposition error",\
509 #define P4_ESCR_MARK_ROW_THREAD(E) do { \
510 KASSERT(p4_escrdisp[(E)] >= 0, ("[p4,%d] row disposition error", \
512 atomic_add_int(&p4_escrdisp[(E)], 1); \
515 #define P4_ESCR_UNMARK_ROW_THREAD(E) do { \
516 atomic_add_int(&p4_escrdisp[(E)], -1); \
517 KASSERT(p4_escrdisp[(E)] >= 0, ("[p4,%d] row disposition error", \
521 #define P4_PMC_IS_STOPPED(cccr) ((rdmsr(cccr) & P4_CCCR_ENABLE) == 0)
523 #define P4_CPU_IS_HTT_SECONDARY(cpu) \
524 (p4_system_has_htt ? ((cpu) & 1) : 0)
525 #define P4_TO_HTT_PRIMARY(cpu) \
526 (p4_system_has_htt ? ((cpu) & ~1) : (cpu))
528 #define P4_CCCR_Tx_MASK (~(P4_CCCR_OVF_PMI_T0|P4_CCCR_OVF_PMI_T1| \
529 P4_CCCR_ENABLE|P4_CCCR_OVF))
530 #define P4_ESCR_Tx_MASK (~(P4_ESCR_T0_OS|P4_ESCR_T0_USR|P4_ESCR_T1_OS| \
537 static struct p4_event_descr *
538 p4_find_event(enum pmc_event ev)
542 for (n = 0; n < P4_NEVENTS; n++)
543 if (p4_events[n].pm_event == ev)
547 return (&p4_events[n]);
551 * Initialize per-cpu state
555 p4_pcpu_init(struct pmc_mdep *md, int cpu)
558 int n, first_ri, phycpu;
561 struct pmc_cpu *pc, *plc;
563 KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
564 ("[p4,%d] insane cpu number %d", __LINE__, cpu));
566 PMCDBG2(MDP,INI,0, "p4-init cpu=%d is-primary=%d", cpu,
567 pmc_cpu_is_primary(cpu) != 0);
569 first_ri = md->pmd_classdep[PMC_MDEP_CLASS_INDEX_P4].pcd_ri;
572 * The two CPUs in an HT pair share their per-cpu state.
574 * For HT capable CPUs, we assume that the two logical
575 * processors in the HT pair get two consecutive CPU ids
576 * starting with an even id #.
578 * The primary CPU (the even numbered CPU of the pair) would
579 * have been initialized prior to the initialization for the
583 if (!pmc_cpu_is_primary(cpu) && (cpu & 1)) {
585 p4_system_has_htt = 1;
587 phycpu = P4_TO_HTT_PRIMARY(cpu);
588 pc = pmc_pcpu[phycpu];
591 KASSERT(plc != pc, ("[p4,%d] per-cpu config error", __LINE__));
593 PMCDBG3(MDP,INI,1, "p4-init cpu=%d phycpu=%d pc=%p", cpu,
595 KASSERT(pc, ("[p4,%d] Null Per-Cpu state cpu=%d phycpu=%d",
596 __LINE__, cpu, phycpu));
598 /* PMCs are shared with the physical CPU. */
599 for (n = 0; n < P4_NPMCS; n++)
600 plc->pc_hwpmcs[n + first_ri] =
601 pc->pc_hwpmcs[n + first_ri];
606 p4c = malloc(sizeof(struct p4_cpu), M_PMC, M_WAITOK|M_ZERO);
613 KASSERT(pc != NULL, ("[p4,%d] cpu %d null per-cpu", __LINE__, cpu));
616 phw = p4c->pc_p4pmcs;
618 for (n = 0; n < P4_NPMCS; n++, phw++) {
619 phw->phw_state = PMC_PHW_FLAG_IS_ENABLED |
620 PMC_PHW_CPU_TO_STATE(cpu) | PMC_PHW_INDEX_TO_STATE(n);
622 pc->pc_hwpmcs[n + first_ri] = phw;
625 pescr = p4c->pc_escrs;
626 for (n = 0; n < P4_NESCR; n++)
627 *pescr++ = P4_INVALID_PMC_INDEX;
629 mtx_init(&p4c->pc_mtx, "p4-pcpu", "pmc-leaf", MTX_SPIN);
635 * Destroy per-cpu state.
639 p4_pcpu_fini(struct pmc_mdep *md, int cpu)
645 PMCDBG1(MDP,INI,0, "p4-cleanup cpu=%d", cpu);
648 first_ri = md->pmd_classdep[PMC_MDEP_CLASS_INDEX_P4].pcd_ri;
650 for (i = 0; i < P4_NPMCS; i++)
651 pc->pc_hwpmcs[i + first_ri] = NULL;
653 if (!pmc_cpu_is_primary(cpu) && (cpu & 1))
658 KASSERT(p4c != NULL, ("[p4,%d] NULL pcpu", __LINE__));
660 /* Turn off all PMCs on this CPU */
661 for (i = 0; i < P4_NPMCS - 1; i++)
662 wrmsr(P4_CCCR_MSR_FIRST + i,
663 rdmsr(P4_CCCR_MSR_FIRST + i) & ~P4_CCCR_ENABLE);
665 mtx_destroy(&p4c->pc_mtx);
679 p4_read_pmc(int cpu, int ri, pmc_value_t *v)
685 struct p4pmc_descr *pd;
687 KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
688 ("[p4,%d] illegal CPU value %d", __LINE__, cpu));
689 KASSERT(ri >= 0 && ri < P4_NPMCS,
690 ("[p4,%d] illegal row-index %d", __LINE__, ri));
692 pc = p4_pcpu[P4_TO_HTT_PRIMARY(cpu)];
693 pm = pc->pc_p4pmcs[ri].phw_pmc;
694 pd = &p4_pmcdesc[ri];
697 ("[p4,%d] No owner for HWPMC [cpu%d,pmc%d]", __LINE__, cpu, ri));
699 KASSERT(pd->pm_descr.pd_class == PMC_TO_CLASS(pm),
700 ("[p4,%d] class mismatch pd %d != id class %d", __LINE__,
701 pd->pm_descr.pd_class, PMC_TO_CLASS(pm)));
703 mode = PMC_TO_MODE(pm);
705 PMCDBG3(MDP,REA,1, "p4-read cpu=%d ri=%d mode=%d", cpu, ri, mode);
707 KASSERT(pd->pm_descr.pd_class == PMC_CLASS_P4,
708 ("[p4,%d] unknown PMC class %d", __LINE__, pd->pm_descr.pd_class));
710 tmp = rdmsr(p4_pmcdesc[ri].pm_pmc_msr);
712 if (PMC_IS_VIRTUAL_MODE(mode)) {
713 if (tmp < P4_PCPU_HW_VALUE(pc,ri,cpu)) /* 40 bit overflow */
714 tmp += (P4_PERFCTR_MASK + 1) -
715 P4_PCPU_HW_VALUE(pc,ri,cpu);
717 tmp -= P4_PCPU_HW_VALUE(pc,ri,cpu);
718 tmp += P4_PCPU_PMC_VALUE(pc,ri,cpu);
721 if (PMC_IS_SAMPLING_MODE(mode)) /* undo transformation */
722 *v = P4_PERFCTR_VALUE_TO_RELOAD_COUNT(tmp);
726 PMCDBG1(MDP,REA,2, "p4-read -> %jx", *v);
736 p4_write_pmc(int cpu, int ri, pmc_value_t v)
741 const struct pmc_hw *phw;
742 const struct p4pmc_descr *pd;
744 KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
745 ("[amd,%d] illegal CPU value %d", __LINE__, cpu));
746 KASSERT(ri >= 0 && ri < P4_NPMCS,
747 ("[amd,%d] illegal row-index %d", __LINE__, ri));
749 pc = p4_pcpu[P4_TO_HTT_PRIMARY(cpu)];
750 phw = &pc->pc_p4pmcs[ri];
752 pd = &p4_pmcdesc[ri];
755 ("[p4,%d] No owner for HWPMC [cpu%d,pmc%d]", __LINE__,
758 mode = PMC_TO_MODE(pm);
760 PMCDBG4(MDP,WRI,1, "p4-write cpu=%d ri=%d mode=%d v=%jx", cpu, ri,
764 * write the PMC value to the register/saved value: for
765 * sampling mode PMCs, the value to be programmed into the PMC
766 * counter is -(C+1) where 'C' is the requested sample rate.
768 if (PMC_IS_SAMPLING_MODE(mode))
769 v = P4_RELOAD_COUNT_TO_PERFCTR_VALUE(v);
771 if (PMC_IS_SYSTEM_MODE(mode))
772 wrmsr(pd->pm_pmc_msr, v);
774 P4_PCPU_PMC_VALUE(pc,ri,cpu) = v;
780 * Configure a PMC 'pm' on the given CPU and row-index.
782 * 'pm' may be NULL to indicate de-configuration.
784 * On HTT systems, a PMC may get configured twice, once for each
785 * "logical" CPU. We track this using the CFGFLAGS field of the
786 * per-cpu state; this field is a bit mask with one bit each for
787 * logical CPUs 0 & 1.
791 p4_config_pmc(int cpu, int ri, struct pmc *pm)
795 int cfgflags, cpuflag;
797 KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
798 ("[p4,%d] illegal CPU %d", __LINE__, cpu));
800 KASSERT(ri >= 0 && ri < P4_NPMCS,
801 ("[p4,%d] illegal row-index %d", __LINE__, ri));
803 PMCDBG3(MDP,CFG,1, "cpu=%d ri=%d pm=%p", cpu, ri, pm);
805 pc = p4_pcpu[P4_TO_HTT_PRIMARY(cpu)];
806 phw = &pc->pc_p4pmcs[ri];
808 KASSERT(pm == NULL || phw->phw_pmc == NULL ||
809 (p4_system_has_htt && phw->phw_pmc == pm),
810 ("[p4,%d] hwpmc not unconfigured before re-config", __LINE__));
812 mtx_lock_spin(&pc->pc_mtx);
813 cfgflags = P4_PCPU_GET_CFGFLAGS(pc,ri);
815 KASSERT((cfgflags & ~0x3) == 0,
816 ("[p4,%d] illegal cfgflags cfg=%#x on cpu=%d ri=%d", __LINE__,
819 KASSERT(cfgflags == 0 || phw->phw_pmc,
820 ("[p4,%d] cpu=%d ri=%d pmc configured with zero cfg count",
823 cpuflag = P4_CPU_TO_FLAG(cpu);
825 if (pm) { /* config */
829 KASSERT(phw->phw_pmc == pm,
830 ("[p4,%d] cpu=%d ri=%d config %p != hw %p",
831 __LINE__, cpu, ri, pm, phw->phw_pmc));
834 } else { /* unconfig */
835 cfgflags &= ~cpuflag;
841 KASSERT((cfgflags & ~0x3) == 0,
842 ("[p4,%d] illegal runcount cfg=%#x on cpu=%d ri=%d", __LINE__,
845 P4_PCPU_SET_CFGFLAGS(pc,ri,cfgflags);
847 mtx_unlock_spin(&pc->pc_mtx);
853 * Retrieve a configured PMC pointer from hardware state.
857 p4_get_config(int cpu, int ri, struct pmc **ppm)
862 KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
863 ("[p4,%d] illegal CPU %d", __LINE__, cpu));
864 KASSERT(ri >= 0 && ri < P4_NPMCS,
865 ("[p4,%d] illegal row-index %d", __LINE__, ri));
867 pc = p4_pcpu[P4_TO_HTT_PRIMARY(cpu)];
869 mtx_lock_spin(&pc->pc_mtx);
870 cfgflags = P4_PCPU_GET_CFGFLAGS(pc,ri);
871 mtx_unlock_spin(&pc->pc_mtx);
873 if (cfgflags & P4_CPU_TO_FLAG(cpu))
874 *ppm = pc->pc_p4pmcs[ri].phw_pmc; /* PMC config'ed on this CPU */
884 * The allocation strategy differs between HTT and non-HTT systems.
887 * - Given the desired event and the PMC row-index, lookup the
888 * list of valid ESCRs for the event.
889 * - For each valid ESCR:
890 * - Check if the ESCR is free and the ESCR row is in a compatible
891 * mode (i.e., system or process))
892 * - Check if the ESCR is usable with a P4 PMC at the desired row-index.
893 * If everything matches, we determine the appropriate bit values for the
894 * ESCR and CCCR registers.
898 * - Process mode PMCs require special care. The FreeBSD scheduler could
899 * schedule any two processes on the same physical CPU. We need to ensure
900 * that a given PMC row-index is never allocated to two different
901 * PMCs owned by different user-processes.
902 * This is ensured by always allocating a PMC from a 'FREE' PMC row
903 * if the system has HTT active.
904 * - A similar check needs to be done for ESCRs; we do not want two PMCs
905 * using the same ESCR to be scheduled at the same time. Thus ESCR
906 * allocation is also restricted to FREE rows if the system has HTT
908 * - Thirdly, some events are 'thread-independent' terminology, i.e.,
909 * the PMC hardware cannot distinguish between events caused by
910 * different logical CPUs. This makes it impossible to assign events
911 * to a given thread of execution. If the system has HTT enabled,
912 * these events are not allowed for process-mode PMCs.
916 p4_allocate_pmc(int cpu, int ri, struct pmc *pm,
917 const struct pmc_op_pmcallocate *a)
920 uint32_t caps, cccrvalue, escrvalue, tflags;
921 enum pmc_p4escr escr;
923 struct p4_event_descr *pevent;
924 const struct p4pmc_descr *pd;
926 KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
927 ("[p4,%d] illegal CPU %d", __LINE__, cpu));
928 KASSERT(ri >= 0 && ri < P4_NPMCS,
929 ("[p4,%d] illegal row-index value %d", __LINE__, ri));
931 pd = &p4_pmcdesc[ri];
933 PMCDBG4(MDP,ALL,1, "p4-allocate ri=%d class=%d pmccaps=0x%x "
934 "reqcaps=0x%x", ri, pd->pm_descr.pd_class, pd->pm_descr.pd_caps,
938 if (pd->pm_descr.pd_class != a->pm_class)
941 /* check requested capabilities */
943 if ((pd->pm_descr.pd_caps & caps) != caps)
947 * If the system has HTT enabled, and the desired allocation
948 * mode is process-private, and the PMC row disposition is not
949 * FREE (0), decline the allocation.
952 if (p4_system_has_htt &&
953 PMC_IS_VIRTUAL_MODE(PMC_TO_MODE(pm)) &&
954 pmc_getrowdisp(ri) != 0)
957 KASSERT(pd->pm_descr.pd_class == PMC_CLASS_P4,
958 ("[p4,%d] unknown PMC class %d", __LINE__,
959 pd->pm_descr.pd_class));
961 if (pm->pm_event < PMC_EV_P4_FIRST ||
962 pm->pm_event > PMC_EV_P4_LAST)
965 if ((pevent = p4_find_event(pm->pm_event)) == NULL)
968 PMCDBG4(MDP,ALL,2, "pevent={ev=%d,escrsel=0x%x,cccrsel=0x%x,isti=%d}",
969 pevent->pm_event, pevent->pm_escr_eventselect,
970 pevent->pm_cccr_select, pevent->pm_is_ti_event);
973 * Some PMC events are 'thread independent'and therefore
974 * cannot be used for process-private modes if HTT is being
978 if (P4_EVENT_IS_TI(pevent) &&
979 PMC_IS_VIRTUAL_MODE(PMC_TO_MODE(pm)) &&
983 pc = p4_pcpu[P4_TO_HTT_PRIMARY(cpu)];
987 /* look for a suitable ESCR for this event */
988 for (n = 0; n < P4_MAX_ESCR_PER_EVENT && !found; n++) {
989 if ((escr = pevent->pm_escrs[n]) == P4_ESCR_NONE)
990 break; /* out of ESCRs */
992 * Check ESCR row disposition.
994 * If the request is for a system-mode PMC, then the
995 * ESCR row should not be in process-virtual mode, and
996 * should also be free on the current CPU.
999 if (PMC_IS_SYSTEM_MODE(PMC_TO_MODE(pm))) {
1000 if (P4_ESCR_ROW_DISP_IS_THREAD(escr) ||
1001 pc->pc_escrs[escr] != P4_INVALID_PMC_INDEX)
1006 * If the request is for a process-virtual PMC, and if
1007 * HTT is not enabled, we can use an ESCR row that is
1008 * either FREE or already in process mode.
1010 * If HTT is enabled, then we need to ensure that a
1011 * given ESCR is never allocated to two PMCS that
1012 * could run simultaneously on the two logical CPUs of
1013 * a CPU package. We ensure this be only allocating
1014 * ESCRs from rows marked as 'FREE'.
1017 if (PMC_IS_VIRTUAL_MODE(PMC_TO_MODE(pm))) {
1018 if (p4_system_has_htt) {
1019 if (!P4_ESCR_ROW_DISP_IS_FREE(escr))
1022 if (P4_ESCR_ROW_DISP_IS_STANDALONE(escr))
1027 * We found a suitable ESCR for this event. Now check if
1028 * this escr can work with the PMC at row-index 'ri'.
1031 for (m = 0; m < P4_MAX_PMC_PER_ESCR; m++)
1032 if (p4_escrs[escr].pm_pmcs[m] == pd->pm_pmcnum) {
1041 KASSERT((int) escr >= 0 && escr < P4_NESCR,
1042 ("[p4,%d] illegal ESCR value %d", __LINE__, escr));
1044 /* mark ESCR row mode */
1045 if (PMC_IS_SYSTEM_MODE(PMC_TO_MODE(pm))) {
1046 pc->pc_escrs[escr] = ri; /* mark ESCR as in use on this cpu */
1047 P4_ESCR_MARK_ROW_STANDALONE(escr);
1049 KASSERT(pc->pc_escrs[escr] == P4_INVALID_PMC_INDEX,
1050 ("[p4,%d] escr[%d] already in use", __LINE__, escr));
1051 P4_ESCR_MARK_ROW_THREAD(escr);
1054 pm->pm_md.pm_p4.pm_p4_escrmsr = p4_escrs[escr].pm_escr_msr;
1055 pm->pm_md.pm_p4.pm_p4_escr = escr;
1057 cccrvalue = P4_CCCR_TO_ESCR_SELECT(pevent->pm_cccr_select);
1058 escrvalue = P4_ESCR_TO_EVENT_SELECT(pevent->pm_escr_eventselect);
1061 if (caps & PMC_CAP_THRESHOLD)
1062 cccrvalue |= (a->pm_md.pm_p4.pm_p4_cccrconfig &
1063 P4_CCCR_THRESHOLD_MASK) | P4_CCCR_COMPARE;
1065 if (caps & PMC_CAP_EDGE)
1066 cccrvalue |= P4_CCCR_EDGE;
1068 if (caps & PMC_CAP_INVERT)
1069 cccrvalue |= P4_CCCR_COMPLEMENT;
1071 if (p4_system_has_htt)
1072 cccrvalue |= a->pm_md.pm_p4.pm_p4_cccrconfig &
1073 P4_CCCR_ACTIVE_THREAD_MASK;
1074 else /* no HTT; thread field should be '11b' */
1075 cccrvalue |= P4_CCCR_TO_ACTIVE_THREAD(0x3);
1077 if (caps & PMC_CAP_CASCADE)
1078 cccrvalue |= P4_CCCR_CASCADE;
1080 /* On HTT systems the PMI T0 field may get moved to T1 at pmc start */
1081 if (caps & PMC_CAP_INTERRUPT)
1082 cccrvalue |= P4_CCCR_OVF_PMI_T0;
1085 if (caps & PMC_CAP_QUALIFIER)
1086 escrvalue |= a->pm_md.pm_p4.pm_p4_escrconfig &
1087 P4_ESCR_EVENT_MASK_MASK;
1088 if (caps & PMC_CAP_TAGGING)
1089 escrvalue |= (a->pm_md.pm_p4.pm_p4_escrconfig &
1090 P4_ESCR_TAG_VALUE_MASK) | P4_ESCR_TAG_ENABLE;
1091 if (caps & PMC_CAP_QUALIFIER)
1092 escrvalue |= (a->pm_md.pm_p4.pm_p4_escrconfig &
1093 P4_ESCR_EVENT_MASK_MASK);
1095 /* HTT: T0_{OS,USR} bits may get moved to T1 at pmc start */
1097 if (caps & PMC_CAP_SYSTEM)
1098 tflags |= P4_ESCR_T0_OS;
1099 if (caps & PMC_CAP_USER)
1100 tflags |= P4_ESCR_T0_USR;
1102 tflags = (P4_ESCR_T0_OS|P4_ESCR_T0_USR);
1103 escrvalue |= tflags;
1105 pm->pm_md.pm_p4.pm_p4_cccrvalue = cccrvalue;
1106 pm->pm_md.pm_p4.pm_p4_escrvalue = escrvalue;
1108 PMCDBG5(MDP,ALL,2, "p4-allocate cccrsel=0x%x cccrval=0x%x "
1109 "escr=%d escrmsr=0x%x escrval=0x%x", pevent->pm_cccr_select,
1110 cccrvalue, escr, pm->pm_md.pm_p4.pm_p4_escrmsr, escrvalue);
1120 p4_release_pmc(int cpu, int ri, struct pmc *pm)
1122 enum pmc_p4escr escr;
1125 KASSERT(ri >= 0 && ri < P4_NPMCS,
1126 ("[p4,%d] illegal row-index %d", __LINE__, ri));
1128 escr = pm->pm_md.pm_p4.pm_p4_escr;
1130 PMCDBG3(MDP,REL,1, "p4-release cpu=%d ri=%d escr=%d", cpu, ri, escr);
1132 if (PMC_IS_SYSTEM_MODE(PMC_TO_MODE(pm))) {
1133 pc = p4_pcpu[P4_TO_HTT_PRIMARY(cpu)];
1135 KASSERT(pc->pc_p4pmcs[ri].phw_pmc == NULL,
1136 ("[p4,%d] releasing configured PMC ri=%d", __LINE__, ri));
1138 P4_ESCR_UNMARK_ROW_STANDALONE(escr);
1139 KASSERT(pc->pc_escrs[escr] == ri,
1140 ("[p4,%d] escr[%d] not allocated to ri %d", __LINE__,
1142 pc->pc_escrs[escr] = P4_INVALID_PMC_INDEX; /* mark as free */
1144 P4_ESCR_UNMARK_ROW_THREAD(escr);
1154 p4_start_pmc(int cpu, int ri)
1159 struct p4pmc_descr *pd;
1160 uint32_t cccrvalue, cccrtbits, escrvalue, escrmsr, escrtbits;
1162 KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
1163 ("[p4,%d] illegal CPU value %d", __LINE__, cpu));
1164 KASSERT(ri >= 0 && ri < P4_NPMCS,
1165 ("[p4,%d] illegal row-index %d", __LINE__, ri));
1167 pc = p4_pcpu[P4_TO_HTT_PRIMARY(cpu)];
1168 pm = pc->pc_p4pmcs[ri].phw_pmc;
1169 pd = &p4_pmcdesc[ri];
1172 ("[p4,%d] starting cpu%d,pmc%d with null pmc", __LINE__, cpu, ri));
1174 PMCDBG2(MDP,STA,1, "p4-start cpu=%d ri=%d", cpu, ri);
1176 KASSERT(pd->pm_descr.pd_class == PMC_CLASS_P4,
1177 ("[p4,%d] wrong PMC class %d", __LINE__,
1178 pd->pm_descr.pd_class));
1180 /* retrieve the desired CCCR/ESCR values from the PMC */
1181 cccrvalue = pm->pm_md.pm_p4.pm_p4_cccrvalue;
1182 escrvalue = pm->pm_md.pm_p4.pm_p4_escrvalue;
1183 escrmsr = pm->pm_md.pm_p4.pm_p4_escrmsr;
1185 /* extract and zero the logical processor selection bits */
1186 cccrtbits = cccrvalue & P4_CCCR_OVF_PMI_T0;
1187 escrtbits = escrvalue & (P4_ESCR_T0_OS|P4_ESCR_T0_USR);
1188 cccrvalue &= ~P4_CCCR_OVF_PMI_T0;
1189 escrvalue &= ~(P4_ESCR_T0_OS|P4_ESCR_T0_USR);
1191 if (P4_CPU_IS_HTT_SECONDARY(cpu)) { /* shift T0 bits to T1 position */
1196 /* start system mode PMCs directly */
1197 if (PMC_IS_SYSTEM_MODE(PMC_TO_MODE(pm))) {
1198 wrmsr(escrmsr, escrvalue | escrtbits);
1199 wrmsr(pd->pm_cccr_msr, cccrvalue | cccrtbits | P4_CCCR_ENABLE);
1206 * On HTT machines, the same PMC could be scheduled on the
1207 * same physical CPU twice (once for each logical CPU), for
1208 * example, if two threads of a multi-threaded process get
1209 * scheduled on the same CPU.
1213 mtx_lock_spin(&pc->pc_mtx);
1215 rc = P4_PCPU_GET_RUNCOUNT(pc,ri);
1216 KASSERT(rc == 0 || rc == 1,
1217 ("[p4,%d] illegal runcount cpu=%d ri=%d rc=%d", __LINE__, cpu, ri,
1220 if (rc == 0) { /* 1st CPU and the non-HTT case */
1222 KASSERT(P4_PMC_IS_STOPPED(pd->pm_cccr_msr),
1223 ("[p4,%d] cpu=%d ri=%d cccr=0x%x not stopped", __LINE__,
1224 cpu, ri, pd->pm_cccr_msr));
1226 /* write out the low 40 bits of the saved value to hardware */
1227 wrmsr(pd->pm_pmc_msr,
1228 P4_PCPU_PMC_VALUE(pc,ri,cpu) & P4_PERFCTR_MASK);
1230 } else if (rc == 1) { /* 2nd CPU */
1233 * Stop the PMC and retrieve the CCCR and ESCR values
1234 * from their MSRs, and turn on the additional T[0/1]
1235 * bits for the 2nd CPU.
1238 cccrvalue = rdmsr(pd->pm_cccr_msr);
1239 wrmsr(pd->pm_cccr_msr, cccrvalue & ~P4_CCCR_ENABLE);
1241 /* check that the configuration bits read back match the PMC */
1242 KASSERT((cccrvalue & P4_CCCR_Tx_MASK) ==
1243 (pm->pm_md.pm_p4.pm_p4_cccrvalue & P4_CCCR_Tx_MASK),
1244 ("[p4,%d] Extra CCCR bits cpu=%d rc=%d ri=%d "
1245 "cccr=0x%x PMC=0x%x", __LINE__, cpu, rc, ri,
1246 cccrvalue & P4_CCCR_Tx_MASK,
1247 pm->pm_md.pm_p4.pm_p4_cccrvalue & P4_CCCR_Tx_MASK));
1248 KASSERT(cccrvalue & P4_CCCR_ENABLE,
1249 ("[p4,%d] 2nd cpu rc=%d cpu=%d ri=%d not running",
1250 __LINE__, rc, cpu, ri));
1251 KASSERT((cccrvalue & cccrtbits) == 0,
1252 ("[p4,%d] CCCR T0/T1 mismatch rc=%d cpu=%d ri=%d"
1253 "cccrvalue=0x%x tbits=0x%x", __LINE__, rc, cpu, ri,
1254 cccrvalue, cccrtbits));
1256 escrvalue = rdmsr(escrmsr);
1258 KASSERT((escrvalue & P4_ESCR_Tx_MASK) ==
1259 (pm->pm_md.pm_p4.pm_p4_escrvalue & P4_ESCR_Tx_MASK),
1260 ("[p4,%d] Extra ESCR bits cpu=%d rc=%d ri=%d "
1261 "escr=0x%x pm=0x%x", __LINE__, cpu, rc, ri,
1262 escrvalue & P4_ESCR_Tx_MASK,
1263 pm->pm_md.pm_p4.pm_p4_escrvalue & P4_ESCR_Tx_MASK));
1264 KASSERT((escrvalue & escrtbits) == 0,
1265 ("[p4,%d] ESCR T0/T1 mismatch rc=%d cpu=%d ri=%d "
1266 "escrmsr=0x%x escrvalue=0x%x tbits=0x%x", __LINE__,
1267 rc, cpu, ri, escrmsr, escrvalue, escrtbits));
1270 /* Enable the correct bits for this CPU. */
1271 escrvalue |= escrtbits;
1272 cccrvalue |= cccrtbits | P4_CCCR_ENABLE;
1274 /* Save HW value at the time of starting hardware */
1275 P4_PCPU_HW_VALUE(pc,ri,cpu) = rdmsr(pd->pm_pmc_msr);
1277 /* Program the ESCR and CCCR and start the PMC */
1278 wrmsr(escrmsr, escrvalue);
1279 wrmsr(pd->pm_cccr_msr, cccrvalue);
1282 P4_PCPU_SET_RUNCOUNT(pc,ri,rc);
1284 mtx_unlock_spin(&pc->pc_mtx);
1286 PMCDBG6(MDP,STA,2,"p4-start cpu=%d rc=%d ri=%d escr=%d "
1287 "escrmsr=0x%x escrvalue=0x%x", cpu, rc,
1288 ri, pm->pm_md.pm_p4.pm_p4_escr, escrmsr, escrvalue);
1289 PMCDBG2(MDP,STA,2,"cccr_config=0x%x v=%jx",
1290 cccrvalue, P4_PCPU_HW_VALUE(pc,ri,cpu));
1300 p4_stop_pmc(int cpu, int ri)
1303 uint32_t cccrvalue, cccrtbits, escrvalue, escrmsr, escrtbits;
1306 struct p4pmc_descr *pd;
1309 KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
1310 ("[p4,%d] illegal CPU value %d", __LINE__, cpu));
1311 KASSERT(ri >= 0 && ri < P4_NPMCS,
1312 ("[p4,%d] illegal row index %d", __LINE__, ri));
1314 pd = &p4_pmcdesc[ri];
1315 pc = p4_pcpu[P4_TO_HTT_PRIMARY(cpu)];
1316 pm = pc->pc_p4pmcs[ri].phw_pmc;
1319 ("[p4,%d] null pmc for cpu%d, ri%d", __LINE__, cpu, ri));
1321 PMCDBG2(MDP,STO,1, "p4-stop cpu=%d ri=%d", cpu, ri);
1323 if (PMC_IS_SYSTEM_MODE(PMC_TO_MODE(pm))) {
1324 wrmsr(pd->pm_cccr_msr,
1325 pm->pm_md.pm_p4.pm_p4_cccrvalue & ~P4_CCCR_ENABLE);
1332 * On HTT machines, this PMC may be in use by two threads
1333 * running on two logical CPUS. Thus we look at the
1334 * 'runcount' field and only turn off the appropriate TO/T1
1335 * bits (and keep the PMC running) if two logical CPUs were
1341 cccrtbits = P4_CCCR_OVF_PMI_T0;
1342 escrtbits = P4_ESCR_T0_OS | P4_ESCR_T0_USR;
1343 if (P4_CPU_IS_HTT_SECONDARY(cpu)) {
1348 mtx_lock_spin(&pc->pc_mtx);
1350 rc = P4_PCPU_GET_RUNCOUNT(pc,ri);
1352 KASSERT(rc == 2 || rc == 1,
1353 ("[p4,%d] illegal runcount cpu=%d ri=%d rc=%d", __LINE__, cpu, ri,
1358 P4_PCPU_SET_RUNCOUNT(pc,ri,rc);
1361 cccrvalue = rdmsr(pd->pm_cccr_msr);
1362 wrmsr(pd->pm_cccr_msr, cccrvalue & ~P4_CCCR_ENABLE);
1364 escrmsr = pm->pm_md.pm_p4.pm_p4_escrmsr;
1365 escrvalue = rdmsr(escrmsr);
1367 /* The current CPU should be running on this PMC */
1368 KASSERT(escrvalue & escrtbits,
1369 ("[p4,%d] ESCR T0/T1 mismatch cpu=%d rc=%d ri=%d escrmsr=0x%x "
1370 "escrvalue=0x%x tbits=0x%x", __LINE__, cpu, rc, ri, escrmsr,
1371 escrvalue, escrtbits));
1372 KASSERT(PMC_IS_COUNTING_MODE(PMC_TO_MODE(pm)) ||
1373 (cccrvalue & cccrtbits),
1374 ("[p4,%d] CCCR T0/T1 mismatch cpu=%d ri=%d cccrvalue=0x%x "
1375 "tbits=0x%x", __LINE__, cpu, ri, cccrvalue, cccrtbits));
1377 /* get the current hardware reading */
1378 tmp = rdmsr(pd->pm_pmc_msr);
1380 if (rc == 1) { /* need to keep the PMC running */
1381 escrvalue &= ~escrtbits;
1382 cccrvalue &= ~cccrtbits;
1383 wrmsr(escrmsr, escrvalue);
1384 wrmsr(pd->pm_cccr_msr, cccrvalue);
1387 mtx_unlock_spin(&pc->pc_mtx);
1389 PMCDBG5(MDP,STO,2, "p4-stop cpu=%d rc=%d ri=%d escrmsr=0x%x "
1390 "escrval=0x%x", cpu, rc, ri, escrmsr, escrvalue);
1391 PMCDBG2(MDP,STO,2, "cccrval=0x%x v=%jx", cccrvalue, tmp);
1393 if (tmp < P4_PCPU_HW_VALUE(pc,ri,cpu)) /* 40 bit counter overflow */
1394 tmp += (P4_PERFCTR_MASK + 1) - P4_PCPU_HW_VALUE(pc,ri,cpu);
1396 tmp -= P4_PCPU_HW_VALUE(pc,ri,cpu);
1398 P4_PCPU_PMC_VALUE(pc,ri,cpu) += tmp;
1404 * Handle an interrupt.
1406 * The hardware sets the CCCR_OVF whenever a counter overflow occurs,
1407 * so the handler examines all the 18 CCCR registers, processing the
1408 * counters that have overflowed.
1410 * On HTT machines, the CCCR register is shared and will interrupt
1411 * both logical processors if so configured. Thus multiple logical
1412 * CPUs could enter the NMI service routine at the same time. These
1413 * will get serialized using a per-cpu spinlock dedicated for use in
1418 p4_intr(int cpu, struct trapframe *tf)
1420 uint32_t cccrval, ovf_mask, ovf_partner;
1421 int did_interrupt, error, ri;
1426 PMCDBG3(MDP,INT, 1, "cpu=%d tf=0x%p um=%d", cpu, (void *) tf,
1427 TRAPF_USERMODE(tf));
1429 pc = p4_pcpu[P4_TO_HTT_PRIMARY(cpu)];
1431 ovf_mask = P4_CPU_IS_HTT_SECONDARY(cpu) ?
1432 P4_CCCR_OVF_PMI_T1 : P4_CCCR_OVF_PMI_T0;
1433 ovf_mask |= P4_CCCR_OVF;
1434 if (p4_system_has_htt)
1435 ovf_partner = P4_CPU_IS_HTT_SECONDARY(cpu) ?
1436 P4_CCCR_OVF_PMI_T0 : P4_CCCR_OVF_PMI_T1;
1441 if (p4_system_has_htt)
1442 P4_PCPU_ACQ_INTR_SPINLOCK(pc);
1445 * Loop through all CCCRs, looking for ones that have
1446 * interrupted this CPU.
1448 for (ri = 0; ri < P4_NPMCS; ri++) {
1451 * Check if our partner logical CPU has already marked
1452 * this PMC has having interrupted it. If so, reset
1453 * the flag and process the interrupt, but leave the
1456 if (p4_system_has_htt && P4_PCPU_GET_INTRFLAG(pc,ri)) {
1457 P4_PCPU_SET_INTRFLAG(pc,ri,0);
1461 * Ignore de-configured or stopped PMCs.
1462 * Ignore PMCs not in sampling mode.
1464 pm = pc->pc_p4pmcs[ri].phw_pmc;
1466 pm->pm_state != PMC_STATE_RUNNING ||
1467 !PMC_IS_SAMPLING_MODE(PMC_TO_MODE(pm))) {
1470 (void) pmc_process_interrupt(cpu, PMC_HR, pm, tf,
1471 TRAPF_USERMODE(tf));
1476 * Fresh interrupt. Look for the CCCR_OVF bit
1477 * and the OVF_Tx bit for this logical
1478 * processor being set.
1480 cccrval = rdmsr(P4_CCCR_MSR_FIRST + ri);
1482 if ((cccrval & ovf_mask) != ovf_mask)
1486 * If the other logical CPU would also have been
1487 * interrupted due to the PMC being shared, record
1488 * this fact in the per-cpu saved interrupt flag
1491 if (p4_system_has_htt && (cccrval & ovf_partner))
1492 P4_PCPU_SET_INTRFLAG(pc, ri, 1);
1494 v = rdmsr(P4_PERFCTR_MSR_FIRST + ri);
1496 PMCDBG2(MDP,INT, 2, "ri=%d v=%jx", ri, v);
1498 /* Stop the counter, and reset the overflow bit */
1499 cccrval &= ~(P4_CCCR_OVF | P4_CCCR_ENABLE);
1500 wrmsr(P4_CCCR_MSR_FIRST + ri, cccrval);
1505 * Ignore de-configured or stopped PMCs. Ignore PMCs
1506 * not in sampling mode.
1508 pm = pc->pc_p4pmcs[ri].phw_pmc;
1511 pm->pm_state != PMC_STATE_RUNNING ||
1512 !PMC_IS_SAMPLING_MODE(PMC_TO_MODE(pm))) {
1517 * Process the interrupt. Re-enable the PMC if
1518 * processing was successful.
1520 error = pmc_process_interrupt(cpu, PMC_HR, pm, tf,
1521 TRAPF_USERMODE(tf));
1524 * Only the first processor executing the NMI handler
1525 * in a HTT pair will restart a PMC, and that too
1526 * only if there were no errors.
1528 v = P4_RELOAD_COUNT_TO_PERFCTR_VALUE(
1529 pm->pm_sc.pm_reloadcount);
1530 wrmsr(P4_PERFCTR_MSR_FIRST + ri, v);
1532 wrmsr(P4_CCCR_MSR_FIRST + ri,
1533 cccrval | P4_CCCR_ENABLE);
1536 /* allow the other CPU to proceed */
1537 if (p4_system_has_htt)
1538 P4_PCPU_REL_INTR_SPINLOCK(pc);
1541 * On Intel P4 CPUs, the PMC 'pcint' entry in the LAPIC gets
1542 * masked when a PMC interrupts the CPU. We need to unmask
1543 * the interrupt source explicitly.
1547 lapic_reenable_pmc();
1549 atomic_add_int(did_interrupt ? &pmc_stats.pm_intr_processed :
1550 &pmc_stats.pm_intr_ignored, 1);
1552 return (did_interrupt);
1556 * Describe a CPU's PMC state.
1560 p4_describe(int cpu, int ri, struct pmc_info *pi,
1565 const struct p4pmc_descr *pd;
1567 KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
1568 ("[p4,%d] illegal CPU %d", __LINE__, cpu));
1569 KASSERT(ri >= 0 && ri < P4_NPMCS,
1570 ("[p4,%d] row-index %d out of range", __LINE__, ri));
1572 PMCDBG2(MDP,OPS,1,"p4-describe cpu=%d ri=%d", cpu, ri);
1574 if (P4_CPU_IS_HTT_SECONDARY(cpu))
1577 pd = &p4_pmcdesc[ri];
1579 if ((error = copystr(pd->pm_descr.pd_name, pi->pm_name,
1580 PMC_NAME_MAX, &copied)) != 0)
1583 pi->pm_class = pd->pm_descr.pd_class;
1585 if (p4_pcpu[cpu]->pc_p4pmcs[ri].phw_state & PMC_PHW_FLAG_IS_ENABLED) {
1586 pi->pm_enabled = TRUE;
1587 *ppmc = p4_pcpu[cpu]->pc_p4pmcs[ri].phw_pmc;
1589 pi->pm_enabled = FALSE;
1597 * Get MSR# for use with RDPMC.
1601 p4_get_msr(int ri, uint32_t *msr)
1603 KASSERT(ri >= 0 && ri < P4_NPMCS,
1604 ("[p4,%d] ri %d out of range", __LINE__, ri));
1606 *msr = p4_pmcdesc[ri].pm_pmc_msr - P4_PERFCTR_MSR_FIRST;
1608 PMCDBG2(MDP,OPS, 1, "ri=%d getmsr=0x%x", ri, *msr);
1615 pmc_p4_initialize(struct pmc_mdep *md, int ncpus)
1617 struct pmc_classdep *pcd;
1618 struct p4_event_descr *pe;
1620 KASSERT(md != NULL, ("[p4,%d] md is NULL", __LINE__));
1621 KASSERT(cpu_vendor_id == CPU_VENDOR_INTEL,
1622 ("[p4,%d] Initializing non-intel processor", __LINE__));
1624 PMCDBG0(MDP,INI,1, "p4-initialize");
1626 /* Allocate space for pointers to per-cpu descriptors. */
1627 p4_pcpu = malloc(sizeof(*p4_pcpu) * ncpus, M_PMC, M_ZERO | M_WAITOK);
1629 /* Fill in the class dependent descriptor. */
1630 pcd = &md->pmd_classdep[PMC_MDEP_CLASS_INDEX_P4];
1632 switch (md->pmd_cputype) {
1633 case PMC_CPU_INTEL_PIV:
1635 pcd->pcd_caps = P4_PMC_CAPS;
1636 pcd->pcd_class = PMC_CLASS_P4;
1637 pcd->pcd_num = P4_NPMCS;
1638 pcd->pcd_ri = md->pmd_npmc;
1639 pcd->pcd_width = 40;
1641 pcd->pcd_allocate_pmc = p4_allocate_pmc;
1642 pcd->pcd_config_pmc = p4_config_pmc;
1643 pcd->pcd_describe = p4_describe;
1644 pcd->pcd_get_config = p4_get_config;
1645 pcd->pcd_get_msr = p4_get_msr;
1646 pcd->pcd_pcpu_fini = p4_pcpu_fini;
1647 pcd->pcd_pcpu_init = p4_pcpu_init;
1648 pcd->pcd_read_pmc = p4_read_pmc;
1649 pcd->pcd_release_pmc = p4_release_pmc;
1650 pcd->pcd_start_pmc = p4_start_pmc;
1651 pcd->pcd_stop_pmc = p4_stop_pmc;
1652 pcd->pcd_write_pmc = p4_write_pmc;
1654 md->pmd_pcpu_fini = NULL;
1655 md->pmd_pcpu_init = NULL;
1656 md->pmd_intr = p4_intr;
1657 md->pmd_npmc += P4_NPMCS;
1659 /* model specific configuration */
1660 if ((cpu_id & 0xFFF) < 0xF27) {
1663 * On P4 and Xeon with CPUID < (Family 15,
1664 * Model 2, Stepping 7), only one ESCR is
1665 * available for the IOQ_ALLOCATION event.
1668 pe = p4_find_event(PMC_EV_P4_IOQ_ALLOCATION);
1669 pe->pm_escrs[1] = P4_ESCR_NONE;
1675 KASSERT(0,("[p4,%d] Unknown CPU type", __LINE__));
1683 pmc_p4_finalize(struct pmc_mdep *md)
1685 #if defined(INVARIANTS)
1689 KASSERT(p4_pcpu != NULL,
1690 ("[p4,%d] NULL p4_pcpu", __LINE__));
1692 #if defined(INVARIANTS)
1693 ncpus = pmc_cpu_max();
1694 for (i = 0; i < ncpus; i++)
1695 KASSERT(p4_pcpu[i] == NULL, ("[p4,%d] non-null pcpu %d",
1699 free(p4_pcpu, M_PMC);