2 * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org>
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice unmodified, this list of conditions, and the following
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 #include <sys/cdefs.h>
29 __FBSDID("$FreeBSD$");
32 * Driver for the Attansic/Atheros F1 10/100/1000 PHY.
35 #include <sys/param.h>
36 #include <sys/systm.h>
37 #include <sys/kernel.h>
38 #include <sys/module.h>
39 #include <sys/socket.h>
43 #include <net/if_media.h>
45 #include <dev/mii/mii.h>
46 #include <dev/mii/miivar.h>
49 #include <dev/mii/atphyreg.h>
51 #include "miibus_if.h"
53 static int atphy_probe(device_t);
54 static int atphy_attach(device_t);
56 static device_method_t atphy_methods[] = {
57 /* Device interface. */
58 DEVMETHOD(device_probe, atphy_probe),
59 DEVMETHOD(device_attach, atphy_attach),
60 DEVMETHOD(device_detach, mii_phy_detach),
61 DEVMETHOD(device_shutdown, bus_generic_shutdown),
65 static devclass_t atphy_devclass;
66 static driver_t atphy_driver = {
69 sizeof(struct mii_softc)
72 DRIVER_MODULE(atphy, miibus, atphy_driver, atphy_devclass, 0, 0);
74 static int atphy_service(struct mii_softc *, struct mii_data *, int);
75 static void atphy_status(struct mii_softc *);
76 static void atphy_reset(struct mii_softc *);
77 static uint16_t atphy_anar(struct ifmedia_entry *);
78 static int atphy_setmedia(struct mii_softc *, int);
80 static const struct mii_phydesc atphys[] = {
81 MII_PHY_DESC(xxATHEROS, F1),
82 MII_PHY_DESC(xxATHEROS, F1_7),
83 MII_PHY_DESC(xxATHEROS, F2),
87 static const struct mii_phy_funcs atphy_funcs = {
94 atphy_probe(device_t dev)
97 return (mii_phy_dev_probe(dev, atphys, BUS_PROBE_DEFAULT));
101 atphy_attach(device_t dev)
104 mii_phy_dev_attach(dev, MIIF_NOMANPAUSE, &atphy_funcs, 1);
109 atphy_service(struct mii_softc *sc, struct mii_data *mii, int cmd)
111 struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
112 uint16_t anar, bmcr, bmsr;
120 * If the interface is not up, don't do anything.
122 if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
125 if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
126 IFM_SUBTYPE(ife->ifm_media) == IFM_1000_T) {
127 atphy_setmedia(sc, ife->ifm_media);
132 switch (IFM_SUBTYPE(ife->ifm_media)) {
140 bmcr = PHY_READ(sc, MII_BMCR);
143 * Due to an unknown reason powering down PHY resulted
144 * in unexpected results such as inaccessibility of
145 * hardware of freshly rebooted system. Disable
146 * powering down PHY until I got more information for
147 * Attansic/Atheros PHY hardwares.
149 PHY_WRITE(sc, MII_BMCR, bmcr | BMCR_ISO);
155 anar = atphy_anar(ife);
156 if ((ife->ifm_media & IFM_FDX) != 0) {
158 if ((ife->ifm_media & IFM_FLOW) != 0 ||
159 (sc->mii_flags & MIIF_FORCEPAUSE) != 0)
160 anar |= ANAR_PAUSE_TOWARDS;
163 if ((sc->mii_extcapabilities & (EXTSR_1000TFDX |
164 EXTSR_1000THDX)) != 0)
165 PHY_WRITE(sc, MII_100T2CR, 0);
166 PHY_WRITE(sc, MII_ANAR, anar | ANAR_CSMA);
169 * Reset the PHY so all changes take effect.
171 PHY_WRITE(sc, MII_BMCR, bmcr | BMCR_RESET | BMCR_AUTOEN |
178 * Is the interface even up?
180 if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
184 * Only used for autonegotiation.
186 if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO) {
193 * Read the status register twice; BMSR_LINK is latch-low.
195 bmsr = PHY_READ(sc, MII_BMSR) | PHY_READ(sc, MII_BMSR);
196 if (bmsr & BMSR_LINK) {
201 /* Announce link loss right after it happens. */
202 if (sc->mii_ticks++ == 0)
204 if (sc->mii_ticks <= sc->mii_anegticks)
208 atphy_setmedia(sc, ife->ifm_media);
212 /* Update the media status. */
215 /* Callback if something changed. */
216 mii_phy_update(sc, cmd);
221 atphy_status(struct mii_softc *sc)
223 struct mii_data *mii = sc->mii_pdata;
224 uint32_t bmsr, bmcr, ssr;
226 mii->mii_media_status = IFM_AVALID;
227 mii->mii_media_active = IFM_ETHER;
229 bmsr = PHY_READ(sc, MII_BMSR) | PHY_READ(sc, MII_BMSR);
230 if ((bmsr & BMSR_LINK) != 0)
231 mii->mii_media_status |= IFM_ACTIVE;
233 bmcr = PHY_READ(sc, MII_BMCR);
234 if ((bmcr & BMCR_ISO) != 0) {
235 mii->mii_media_active |= IFM_NONE;
236 mii->mii_media_status = 0;
240 if ((bmcr & BMCR_LOOP) != 0)
241 mii->mii_media_active |= IFM_LOOP;
243 ssr = PHY_READ(sc, ATPHY_SSR);
244 if ((ssr & ATPHY_SSR_SPD_DPLX_RESOLVED) == 0) {
245 /* Erg, still trying, I guess... */
246 mii->mii_media_active |= IFM_NONE;
250 switch (ssr & ATPHY_SSR_SPEED_MASK) {
251 case ATPHY_SSR_1000MBS:
252 mii->mii_media_active |= IFM_1000_T;
254 * atphy(4) has a valid link so reset mii_ticks.
255 * Resetting mii_ticks is needed in order to
256 * detect link loss after auto-negotiation.
260 case ATPHY_SSR_100MBS:
261 mii->mii_media_active |= IFM_100_TX;
264 case ATPHY_SSR_10MBS:
265 mii->mii_media_active |= IFM_10_T;
269 mii->mii_media_active |= IFM_NONE;
273 if ((ssr & ATPHY_SSR_DUPLEX) != 0)
274 mii->mii_media_active |= IFM_FDX | mii_phy_flowstatus(sc);
276 mii->mii_media_active |= IFM_HDX;
278 if ((IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) &&
279 (PHY_READ(sc, MII_100T2SR) & GTSR_MS_RES) != 0)
280 mii->mii_media_active |= IFM_ETH_MASTER;
284 atphy_reset(struct mii_softc *sc)
286 struct ifmedia_entry *ife = sc->mii_pdata->mii_media.ifm_cur;
290 /* Take PHY out of power down mode. */
291 PHY_WRITE(sc, 29, 0x29);
292 PHY_WRITE(sc, 30, 0);
294 reg = PHY_READ(sc, ATPHY_SCR);
295 /* Enable automatic crossover. */
296 reg |= ATPHY_SCR_AUTO_X_MODE;
297 /* Disable power down. */
298 reg &= ~ATPHY_SCR_MAC_PDOWN;
299 /* Enable CRS on Tx. */
300 reg |= ATPHY_SCR_ASSERT_CRS_ON_TX;
301 /* Auto correction for reversed cable polarity. */
302 reg |= ATPHY_SCR_POLARITY_REVERSAL;
303 PHY_WRITE(sc, ATPHY_SCR, reg);
305 /* Workaround F1 bug to reset phy. */
306 atphy_setmedia(sc, ife == NULL ? IFM_AUTO : ife->ifm_media);
308 for (i = 0; i < 1000; i++) {
310 if ((PHY_READ(sc, MII_BMCR) & BMCR_RESET) == 0)
316 atphy_anar(struct ifmedia_entry *ife)
321 switch (IFM_SUBTYPE(ife->ifm_media)) {
323 anar |= ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10;
337 if ((ife->ifm_media & IFM_FDX) != 0) {
338 if (IFM_SUBTYPE(ife->ifm_media) == IFM_100_TX)
348 atphy_setmedia(struct mii_softc *sc, int media)
352 anar = BMSR_MEDIA_TO_ANAR(sc->mii_capabilities) | ANAR_CSMA;
353 if ((IFM_SUBTYPE(media) == IFM_AUTO || (media & IFM_FDX) != 0) &&
354 ((media & IFM_FLOW) != 0 ||
355 (sc->mii_flags & MIIF_FORCEPAUSE) != 0))
356 anar |= ANAR_PAUSE_TOWARDS;
357 PHY_WRITE(sc, MII_ANAR, anar);
358 if ((sc->mii_extcapabilities &
359 (EXTSR_1000TFDX | EXTSR_1000THDX)) != 0)
360 PHY_WRITE(sc, MII_100T2CR, GTCR_ADV_1000TFDX |
362 else if (sc->mii_mpd_model == MII_MODEL_xxATHEROS_F1) {
364 * AR8132 has 10/100 PHY and the PHY uses the same
365 * model number of F1 gigabit PHY. The PHY has no
366 * ability to establish gigabit link so explicitly
367 * disable 1000baseT configuration for the PHY.
368 * Otherwise, there is a case that atphy(4) could
369 * not establish a link against gigabit link partner
370 * unless the link partner supports down-shifting.
372 PHY_WRITE(sc, MII_100T2CR, 0);
374 PHY_WRITE(sc, MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG);
376 return (EJUSTRETURN);