1 /* $OpenBSD: if_sk.c,v 2.33 2003/08/12 05:23:06 nate Exp $ */
4 * Copyright (c) 1997, 1998, 1999, 2000
5 * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved.
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. All advertising materials mentioning features or use of this software
16 * must display the following acknowledgement:
17 * This product includes software developed by Bill Paul.
18 * 4. Neither the name of the author nor the names of any co-contributors
19 * may be used to endorse or promote products derived from this software
20 * without specific prior written permission.
22 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 * THE POSSIBILITY OF SUCH DAMAGE.
35 * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu>
37 * Permission to use, copy, modify, and distribute this software for any
38 * purpose with or without fee is hereby granted, provided that the above
39 * copyright notice and this permission notice appear in all copies.
41 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
42 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
43 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
44 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
45 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
46 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
47 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
50 #include <sys/cdefs.h>
51 __FBSDID("$FreeBSD$");
54 * SysKonnect SK-NET gigabit ethernet driver for FreeBSD. Supports
55 * the SK-984x series adapters, both single port and dual port.
57 * The XaQti XMAC II datasheet,
58 * http://www.freebsd.org/~wpaul/SysKonnect/xmacii_datasheet_rev_c_9-29.pdf
59 * The SysKonnect GEnesis manual, http://www.syskonnect.com
61 * Note: XaQti has been acquired by Vitesse, and Vitesse does not have the
62 * XMAC II datasheet online. I have put my copy at people.freebsd.org as a
63 * convenience to others until Vitesse corrects this problem:
65 * http://people.freebsd.org/~wpaul/SysKonnect/xmacii_datasheet_rev_c_9-29.pdf
67 * Written by Bill Paul <wpaul@ee.columbia.edu>
68 * Department of Electrical Engineering
69 * Columbia University, New York City
72 * The SysKonnect gigabit ethernet adapters consist of two main
73 * components: the SysKonnect GEnesis controller chip and the XaQti Corp.
74 * XMAC II gigabit ethernet MAC. The XMAC provides all of the MAC
75 * components and a PHY while the GEnesis controller provides a PCI
76 * interface with DMA support. Each card may have between 512K and
77 * 2MB of SRAM on board depending on the configuration.
79 * The SysKonnect GEnesis controller can have either one or two XMAC
80 * chips connected to it, allowing single or dual port NIC configurations.
81 * SysKonnect has the distinction of being the only vendor on the market
82 * with a dual port gigabit ethernet NIC. The GEnesis provides dual FIFOs,
83 * dual DMA queues, packet/MAC/transmit arbiters and direct access to the
84 * XMAC registers. This driver takes advantage of these features to allow
85 * both XMACs to operate as independent interfaces.
88 #include <sys/param.h>
89 #include <sys/systm.h>
91 #include <sys/endian.h>
93 #include <sys/malloc.h>
94 #include <sys/kernel.h>
95 #include <sys/module.h>
96 #include <sys/socket.h>
97 #include <sys/sockio.h>
98 #include <sys/queue.h>
99 #include <sys/sysctl.h>
102 #include <net/ethernet.h>
104 #include <net/if_arp.h>
105 #include <net/if_dl.h>
106 #include <net/if_media.h>
107 #include <net/if_types.h>
108 #include <net/if_vlan_var.h>
110 #include <netinet/in.h>
111 #include <netinet/in_systm.h>
112 #include <netinet/ip.h>
114 #include <machine/bus.h>
115 #include <machine/in_cksum.h>
116 #include <machine/resource.h>
117 #include <sys/rman.h>
119 #include <dev/mii/mii.h>
120 #include <dev/mii/miivar.h>
121 #include <dev/mii/brgphyreg.h>
123 #include <dev/pci/pcireg.h>
124 #include <dev/pci/pcivar.h>
127 #define SK_USEIOSPACE
130 #include <dev/sk/if_skreg.h>
131 #include <dev/sk/xmaciireg.h>
132 #include <dev/sk/yukonreg.h>
134 MODULE_DEPEND(sk, pci, 1, 1, 1);
135 MODULE_DEPEND(sk, ether, 1, 1, 1);
136 MODULE_DEPEND(sk, miibus, 1, 1, 1);
138 /* "device miibus" required. See GENERIC if you get errors here. */
139 #include "miibus_if.h"
142 static const char rcsid[] =
146 static struct sk_type sk_devs[] = {
150 "SysKonnect Gigabit Ethernet (V1.0)"
155 "SysKonnect Gigabit Ethernet (V2.0)"
160 "Marvell Gigabit Ethernet"
164 DEVICEID_BELKIN_5005,
165 "Belkin F5D5005 Gigabit Ethernet"
170 "3Com 3C940 Gigabit Ethernet"
174 DEVICEID_LINKSYS_EG1032,
175 "Linksys EG1032 Gigabit Ethernet"
179 DEVICEID_DLINK_DGE530T_A1,
180 "D-Link DGE-530T Gigabit Ethernet"
184 DEVICEID_DLINK_DGE530T_B1,
185 "D-Link DGE-530T Gigabit Ethernet"
190 static int skc_probe(device_t);
191 static int skc_attach(device_t);
192 static int skc_detach(device_t);
193 static int skc_shutdown(device_t);
194 static int skc_suspend(device_t);
195 static int skc_resume(device_t);
196 static int sk_detach(device_t);
197 static int sk_probe(device_t);
198 static int sk_attach(device_t);
199 static void sk_tick(void *);
200 static void sk_yukon_tick(void *);
201 static void sk_intr(void *);
202 static void sk_intr_xmac(struct sk_if_softc *);
203 static void sk_intr_bcom(struct sk_if_softc *);
204 static void sk_intr_yukon(struct sk_if_softc *);
205 static __inline void sk_rxcksum(struct ifnet *, struct mbuf *, u_int32_t);
206 static __inline int sk_rxvalid(struct sk_softc *, u_int32_t, u_int32_t);
207 static void sk_rxeof(struct sk_if_softc *);
208 static void sk_jumbo_rxeof(struct sk_if_softc *);
209 static void sk_txeof(struct sk_if_softc *);
210 static void sk_txcksum(struct ifnet *, struct mbuf *, struct sk_tx_desc *);
211 static int sk_encap(struct sk_if_softc *, struct mbuf **);
212 static void sk_start(struct ifnet *);
213 static void sk_start_locked(struct ifnet *);
214 static int sk_ioctl(struct ifnet *, u_long, caddr_t);
215 static void sk_init(void *);
216 static void sk_init_locked(struct sk_if_softc *);
217 static void sk_init_xmac(struct sk_if_softc *);
218 static void sk_init_yukon(struct sk_if_softc *);
219 static void sk_stop(struct sk_if_softc *);
220 static void sk_watchdog(void *);
221 static int sk_ifmedia_upd(struct ifnet *);
222 static void sk_ifmedia_sts(struct ifnet *, struct ifmediareq *);
223 static void sk_reset(struct sk_softc *);
224 static __inline void sk_discard_rxbuf(struct sk_if_softc *, int);
225 static __inline void sk_discard_jumbo_rxbuf(struct sk_if_softc *, int);
226 static int sk_newbuf(struct sk_if_softc *, int);
227 static int sk_jumbo_newbuf(struct sk_if_softc *, int);
228 static void sk_dmamap_cb(void *, bus_dma_segment_t *, int, int);
229 static int sk_dma_alloc(struct sk_if_softc *);
230 static int sk_dma_jumbo_alloc(struct sk_if_softc *);
231 static void sk_dma_free(struct sk_if_softc *);
232 static void sk_dma_jumbo_free(struct sk_if_softc *);
233 static int sk_init_rx_ring(struct sk_if_softc *);
234 static int sk_init_jumbo_rx_ring(struct sk_if_softc *);
235 static void sk_init_tx_ring(struct sk_if_softc *);
236 static u_int32_t sk_win_read_4(struct sk_softc *, int);
237 static u_int16_t sk_win_read_2(struct sk_softc *, int);
238 static u_int8_t sk_win_read_1(struct sk_softc *, int);
239 static void sk_win_write_4(struct sk_softc *, int, u_int32_t);
240 static void sk_win_write_2(struct sk_softc *, int, u_int32_t);
241 static void sk_win_write_1(struct sk_softc *, int, u_int32_t);
243 static int sk_miibus_readreg(device_t, int, int);
244 static int sk_miibus_writereg(device_t, int, int, int);
245 static void sk_miibus_statchg(device_t);
247 static int sk_xmac_miibus_readreg(struct sk_if_softc *, int, int);
248 static int sk_xmac_miibus_writereg(struct sk_if_softc *, int, int,
250 static void sk_xmac_miibus_statchg(struct sk_if_softc *);
252 static int sk_marv_miibus_readreg(struct sk_if_softc *, int, int);
253 static int sk_marv_miibus_writereg(struct sk_if_softc *, int, int,
255 static void sk_marv_miibus_statchg(struct sk_if_softc *);
257 static uint32_t sk_xmchash(const uint8_t *);
258 static void sk_setfilt(struct sk_if_softc *, u_int16_t *, int);
259 static void sk_rxfilter(struct sk_if_softc *);
260 static void sk_rxfilter_genesis(struct sk_if_softc *);
261 static void sk_rxfilter_yukon(struct sk_if_softc *);
263 static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high);
264 static int sysctl_hw_sk_int_mod(SYSCTL_HANDLER_ARGS);
267 static int jumbo_disable = 0;
268 TUNABLE_INT("hw.skc.jumbo_disable", &jumbo_disable);
271 * It seems that SK-NET GENESIS supports very simple checksum offload
272 * capability for Tx and I believe it can generate 0 checksum value for
273 * UDP packets in Tx as the hardware can't differenciate UDP packets from
274 * TCP packets. 0 chcecksum value for UDP packet is an invalid one as it
275 * means sender didn't perforam checksum computation. For the safety I
276 * disabled UDP checksum offload capability at the moment. Alternatively
277 * we can intrduce a LINK0/LINK1 flag as hme(4) did in its Tx checksum
280 #define SK_CSUM_FEATURES (CSUM_TCP)
283 * Note that we have newbus methods for both the GEnesis controller
284 * itself and the XMAC(s). The XMACs are children of the GEnesis, and
285 * the miibus code is a child of the XMACs. We need to do it this way
286 * so that the miibus drivers can access the PHY registers on the
287 * right PHY. It's not quite what I had in mind, but it's the only
288 * design that achieves the desired effect.
290 static device_method_t skc_methods[] = {
291 /* Device interface */
292 DEVMETHOD(device_probe, skc_probe),
293 DEVMETHOD(device_attach, skc_attach),
294 DEVMETHOD(device_detach, skc_detach),
295 DEVMETHOD(device_suspend, skc_suspend),
296 DEVMETHOD(device_resume, skc_resume),
297 DEVMETHOD(device_shutdown, skc_shutdown),
302 static driver_t skc_driver = {
305 sizeof(struct sk_softc)
308 static devclass_t skc_devclass;
310 static device_method_t sk_methods[] = {
311 /* Device interface */
312 DEVMETHOD(device_probe, sk_probe),
313 DEVMETHOD(device_attach, sk_attach),
314 DEVMETHOD(device_detach, sk_detach),
315 DEVMETHOD(device_shutdown, bus_generic_shutdown),
318 DEVMETHOD(miibus_readreg, sk_miibus_readreg),
319 DEVMETHOD(miibus_writereg, sk_miibus_writereg),
320 DEVMETHOD(miibus_statchg, sk_miibus_statchg),
325 static driver_t sk_driver = {
328 sizeof(struct sk_if_softc)
331 static devclass_t sk_devclass;
333 DRIVER_MODULE(skc, pci, skc_driver, skc_devclass, 0, 0);
334 DRIVER_MODULE(sk, skc, sk_driver, sk_devclass, 0, 0);
335 DRIVER_MODULE(miibus, sk, miibus_driver, miibus_devclass, 0, 0);
337 static struct resource_spec sk_res_spec_io[] = {
338 { SYS_RES_IOPORT, PCIR_BAR(1), RF_ACTIVE },
339 { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE },
343 static struct resource_spec sk_res_spec_mem[] = {
344 { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE },
345 { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE },
349 #define SK_SETBIT(sc, reg, x) \
350 CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | x)
352 #define SK_CLRBIT(sc, reg, x) \
353 CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~x)
355 #define SK_WIN_SETBIT_4(sc, reg, x) \
356 sk_win_write_4(sc, reg, sk_win_read_4(sc, reg) | x)
358 #define SK_WIN_CLRBIT_4(sc, reg, x) \
359 sk_win_write_4(sc, reg, sk_win_read_4(sc, reg) & ~x)
361 #define SK_WIN_SETBIT_2(sc, reg, x) \
362 sk_win_write_2(sc, reg, sk_win_read_2(sc, reg) | x)
364 #define SK_WIN_CLRBIT_2(sc, reg, x) \
365 sk_win_write_2(sc, reg, sk_win_read_2(sc, reg) & ~x)
368 sk_win_read_4(sc, reg)
373 CSR_WRITE_4(sc, SK_RAP, SK_WIN(reg));
374 return(CSR_READ_4(sc, SK_WIN_BASE + SK_REG(reg)));
376 return(CSR_READ_4(sc, reg));
381 sk_win_read_2(sc, reg)
386 CSR_WRITE_4(sc, SK_RAP, SK_WIN(reg));
387 return(CSR_READ_2(sc, SK_WIN_BASE + SK_REG(reg)));
389 return(CSR_READ_2(sc, reg));
394 sk_win_read_1(sc, reg)
399 CSR_WRITE_4(sc, SK_RAP, SK_WIN(reg));
400 return(CSR_READ_1(sc, SK_WIN_BASE + SK_REG(reg)));
402 return(CSR_READ_1(sc, reg));
407 sk_win_write_4(sc, reg, val)
413 CSR_WRITE_4(sc, SK_RAP, SK_WIN(reg));
414 CSR_WRITE_4(sc, SK_WIN_BASE + SK_REG(reg), val);
416 CSR_WRITE_4(sc, reg, val);
422 sk_win_write_2(sc, reg, val)
428 CSR_WRITE_4(sc, SK_RAP, SK_WIN(reg));
429 CSR_WRITE_2(sc, SK_WIN_BASE + SK_REG(reg), val);
431 CSR_WRITE_2(sc, reg, val);
437 sk_win_write_1(sc, reg, val)
443 CSR_WRITE_4(sc, SK_RAP, SK_WIN(reg));
444 CSR_WRITE_1(sc, SK_WIN_BASE + SK_REG(reg), val);
446 CSR_WRITE_1(sc, reg, val);
452 sk_miibus_readreg(dev, phy, reg)
456 struct sk_if_softc *sc_if;
459 sc_if = device_get_softc(dev);
461 SK_IF_MII_LOCK(sc_if);
462 switch(sc_if->sk_softc->sk_type) {
464 v = sk_xmac_miibus_readreg(sc_if, phy, reg);
469 v = sk_marv_miibus_readreg(sc_if, phy, reg);
475 SK_IF_MII_UNLOCK(sc_if);
481 sk_miibus_writereg(dev, phy, reg, val)
485 struct sk_if_softc *sc_if;
488 sc_if = device_get_softc(dev);
490 SK_IF_MII_LOCK(sc_if);
491 switch(sc_if->sk_softc->sk_type) {
493 v = sk_xmac_miibus_writereg(sc_if, phy, reg, val);
498 v = sk_marv_miibus_writereg(sc_if, phy, reg, val);
504 SK_IF_MII_UNLOCK(sc_if);
510 sk_miibus_statchg(dev)
513 struct sk_if_softc *sc_if;
515 sc_if = device_get_softc(dev);
517 SK_IF_MII_LOCK(sc_if);
518 switch(sc_if->sk_softc->sk_type) {
520 sk_xmac_miibus_statchg(sc_if);
525 sk_marv_miibus_statchg(sc_if);
528 SK_IF_MII_UNLOCK(sc_if);
534 sk_xmac_miibus_readreg(sc_if, phy, reg)
535 struct sk_if_softc *sc_if;
540 SK_XM_WRITE_2(sc_if, XM_PHY_ADDR, reg|(phy << 8));
541 SK_XM_READ_2(sc_if, XM_PHY_DATA);
542 if (sc_if->sk_phytype != SK_PHYTYPE_XMAC) {
543 for (i = 0; i < SK_TIMEOUT; i++) {
545 if (SK_XM_READ_2(sc_if, XM_MMUCMD) &
546 XM_MMUCMD_PHYDATARDY)
550 if (i == SK_TIMEOUT) {
551 if_printf(sc_if->sk_ifp, "phy failed to come ready\n");
556 i = SK_XM_READ_2(sc_if, XM_PHY_DATA);
562 sk_xmac_miibus_writereg(sc_if, phy, reg, val)
563 struct sk_if_softc *sc_if;
568 SK_XM_WRITE_2(sc_if, XM_PHY_ADDR, reg|(phy << 8));
569 for (i = 0; i < SK_TIMEOUT; i++) {
570 if (!(SK_XM_READ_2(sc_if, XM_MMUCMD) & XM_MMUCMD_PHYBUSY))
574 if (i == SK_TIMEOUT) {
575 if_printf(sc_if->sk_ifp, "phy failed to come ready\n");
579 SK_XM_WRITE_2(sc_if, XM_PHY_DATA, val);
580 for (i = 0; i < SK_TIMEOUT; i++) {
582 if (!(SK_XM_READ_2(sc_if, XM_MMUCMD) & XM_MMUCMD_PHYBUSY))
586 if_printf(sc_if->sk_ifp, "phy write timed out\n");
592 sk_xmac_miibus_statchg(sc_if)
593 struct sk_if_softc *sc_if;
595 struct mii_data *mii;
597 mii = device_get_softc(sc_if->sk_miibus);
600 * If this is a GMII PHY, manually set the XMAC's
601 * duplex mode accordingly.
603 if (sc_if->sk_phytype != SK_PHYTYPE_XMAC) {
604 if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) {
605 SK_XM_SETBIT_2(sc_if, XM_MMUCMD, XM_MMUCMD_GMIIFDX);
607 SK_XM_CLRBIT_2(sc_if, XM_MMUCMD, XM_MMUCMD_GMIIFDX);
613 sk_marv_miibus_readreg(sc_if, phy, reg)
614 struct sk_if_softc *sc_if;
620 if (sc_if->sk_phytype != SK_PHYTYPE_MARV_COPPER &&
621 sc_if->sk_phytype != SK_PHYTYPE_MARV_FIBER) {
625 SK_YU_WRITE_2(sc_if, YUKON_SMICR, YU_SMICR_PHYAD(phy) |
626 YU_SMICR_REGAD(reg) | YU_SMICR_OP_READ);
628 for (i = 0; i < SK_TIMEOUT; i++) {
630 val = SK_YU_READ_2(sc_if, YUKON_SMICR);
631 if (val & YU_SMICR_READ_VALID)
635 if (i == SK_TIMEOUT) {
636 if_printf(sc_if->sk_ifp, "phy failed to come ready\n");
640 val = SK_YU_READ_2(sc_if, YUKON_SMIDR);
646 sk_marv_miibus_writereg(sc_if, phy, reg, val)
647 struct sk_if_softc *sc_if;
652 SK_YU_WRITE_2(sc_if, YUKON_SMIDR, val);
653 SK_YU_WRITE_2(sc_if, YUKON_SMICR, YU_SMICR_PHYAD(phy) |
654 YU_SMICR_REGAD(reg) | YU_SMICR_OP_WRITE);
656 for (i = 0; i < SK_TIMEOUT; i++) {
658 if ((SK_YU_READ_2(sc_if, YUKON_SMICR) & YU_SMICR_BUSY) == 0)
662 if_printf(sc_if->sk_ifp, "phy write timeout\n");
668 sk_marv_miibus_statchg(sc_if)
669 struct sk_if_softc *sc_if;
682 /* Compute CRC for the address value. */
683 crc = ether_crc32_le(addr, ETHER_ADDR_LEN);
685 return (~crc & ((1 << HASH_BITS) - 1));
689 sk_setfilt(sc_if, addr, slot)
690 struct sk_if_softc *sc_if;
696 base = XM_RXFILT_ENTRY(slot);
698 SK_XM_WRITE_2(sc_if, base, addr[0]);
699 SK_XM_WRITE_2(sc_if, base + 2, addr[1]);
700 SK_XM_WRITE_2(sc_if, base + 4, addr[2]);
707 struct sk_if_softc *sc_if;
711 SK_IF_LOCK_ASSERT(sc_if);
713 sc = sc_if->sk_softc;
714 if (sc->sk_type == SK_GENESIS)
715 sk_rxfilter_genesis(sc_if);
717 sk_rxfilter_yukon(sc_if);
721 sk_rxfilter_genesis(sc_if)
722 struct sk_if_softc *sc_if;
724 struct ifnet *ifp = sc_if->sk_ifp;
725 u_int32_t hashes[2] = { 0, 0 }, mode;
727 struct ifmultiaddr *ifma;
728 u_int16_t dummy[] = { 0, 0, 0 };
729 u_int16_t maddr[(ETHER_ADDR_LEN+1)/2];
731 SK_IF_LOCK_ASSERT(sc_if);
733 mode = SK_XM_READ_4(sc_if, XM_MODE);
734 mode &= ~(XM_MODE_RX_PROMISC | XM_MODE_RX_USE_HASH |
735 XM_MODE_RX_USE_PERFECT);
736 /* First, zot all the existing perfect filters. */
737 for (i = 1; i < XM_RXFILT_MAX; i++)
738 sk_setfilt(sc_if, dummy, i);
740 /* Now program new ones. */
741 if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
742 if (ifp->if_flags & IFF_ALLMULTI)
743 mode |= XM_MODE_RX_USE_HASH;
744 if (ifp->if_flags & IFF_PROMISC)
745 mode |= XM_MODE_RX_PROMISC;
746 hashes[0] = 0xFFFFFFFF;
747 hashes[1] = 0xFFFFFFFF;
751 TAILQ_FOREACH_REVERSE(ifma, &ifp->if_multiaddrs, ifmultihead,
753 if (ifma->ifma_addr->sa_family != AF_LINK)
756 * Program the first XM_RXFILT_MAX multicast groups
757 * into the perfect filter.
759 bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
760 maddr, ETHER_ADDR_LEN);
761 if (i < XM_RXFILT_MAX) {
762 sk_setfilt(sc_if, maddr, i);
763 mode |= XM_MODE_RX_USE_PERFECT;
767 h = sk_xmchash((const uint8_t *)maddr);
769 hashes[0] |= (1 << h);
771 hashes[1] |= (1 << (h - 32));
772 mode |= XM_MODE_RX_USE_HASH;
774 if_maddr_runlock(ifp);
777 SK_XM_WRITE_4(sc_if, XM_MODE, mode);
778 SK_XM_WRITE_4(sc_if, XM_MAR0, hashes[0]);
779 SK_XM_WRITE_4(sc_if, XM_MAR2, hashes[1]);
783 sk_rxfilter_yukon(sc_if)
784 struct sk_if_softc *sc_if;
787 u_int32_t crc, hashes[2] = { 0, 0 }, mode;
788 struct ifmultiaddr *ifma;
790 SK_IF_LOCK_ASSERT(sc_if);
793 mode = SK_YU_READ_2(sc_if, YUKON_RCR);
794 if (ifp->if_flags & IFF_PROMISC)
795 mode &= ~(YU_RCR_UFLEN | YU_RCR_MUFLEN);
796 else if (ifp->if_flags & IFF_ALLMULTI) {
797 mode |= YU_RCR_UFLEN | YU_RCR_MUFLEN;
798 hashes[0] = 0xFFFFFFFF;
799 hashes[1] = 0xFFFFFFFF;
801 mode |= YU_RCR_UFLEN;
803 TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
804 if (ifma->ifma_addr->sa_family != AF_LINK)
806 crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
807 ifma->ifma_addr), ETHER_ADDR_LEN);
808 /* Just want the 6 least significant bits. */
810 /* Set the corresponding bit in the hash table. */
811 hashes[crc >> 5] |= 1 << (crc & 0x1f);
813 if_maddr_runlock(ifp);
814 if (hashes[0] != 0 || hashes[1] != 0)
815 mode |= YU_RCR_MUFLEN;
818 SK_YU_WRITE_2(sc_if, YUKON_MCAH1, hashes[0] & 0xffff);
819 SK_YU_WRITE_2(sc_if, YUKON_MCAH2, (hashes[0] >> 16) & 0xffff);
820 SK_YU_WRITE_2(sc_if, YUKON_MCAH3, hashes[1] & 0xffff);
821 SK_YU_WRITE_2(sc_if, YUKON_MCAH4, (hashes[1] >> 16) & 0xffff);
822 SK_YU_WRITE_2(sc_if, YUKON_RCR, mode);
826 sk_init_rx_ring(sc_if)
827 struct sk_if_softc *sc_if;
829 struct sk_ring_data *rd;
831 u_int32_t csum_start;
834 sc_if->sk_cdata.sk_rx_cons = 0;
836 csum_start = (ETHER_HDR_LEN + sizeof(struct ip)) << 16 |
838 rd = &sc_if->sk_rdata;
839 bzero(rd->sk_rx_ring, sizeof(struct sk_rx_desc) * SK_RX_RING_CNT);
840 for (i = 0; i < SK_RX_RING_CNT; i++) {
841 if (sk_newbuf(sc_if, i) != 0)
843 if (i == (SK_RX_RING_CNT - 1))
844 addr = SK_RX_RING_ADDR(sc_if, 0);
846 addr = SK_RX_RING_ADDR(sc_if, i + 1);
847 rd->sk_rx_ring[i].sk_next = htole32(SK_ADDR_LO(addr));
848 rd->sk_rx_ring[i].sk_csum_start = htole32(csum_start);
851 bus_dmamap_sync(sc_if->sk_cdata.sk_rx_ring_tag,
852 sc_if->sk_cdata.sk_rx_ring_map,
853 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
859 sk_init_jumbo_rx_ring(sc_if)
860 struct sk_if_softc *sc_if;
862 struct sk_ring_data *rd;
864 u_int32_t csum_start;
867 sc_if->sk_cdata.sk_jumbo_rx_cons = 0;
869 csum_start = ((ETHER_HDR_LEN + sizeof(struct ip)) << 16) |
871 rd = &sc_if->sk_rdata;
872 bzero(rd->sk_jumbo_rx_ring,
873 sizeof(struct sk_rx_desc) * SK_JUMBO_RX_RING_CNT);
874 for (i = 0; i < SK_JUMBO_RX_RING_CNT; i++) {
875 if (sk_jumbo_newbuf(sc_if, i) != 0)
877 if (i == (SK_JUMBO_RX_RING_CNT - 1))
878 addr = SK_JUMBO_RX_RING_ADDR(sc_if, 0);
880 addr = SK_JUMBO_RX_RING_ADDR(sc_if, i + 1);
881 rd->sk_jumbo_rx_ring[i].sk_next = htole32(SK_ADDR_LO(addr));
882 rd->sk_jumbo_rx_ring[i].sk_csum_start = htole32(csum_start);
885 bus_dmamap_sync(sc_if->sk_cdata.sk_jumbo_rx_ring_tag,
886 sc_if->sk_cdata.sk_jumbo_rx_ring_map,
887 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
893 sk_init_tx_ring(sc_if)
894 struct sk_if_softc *sc_if;
896 struct sk_ring_data *rd;
897 struct sk_txdesc *txd;
901 STAILQ_INIT(&sc_if->sk_cdata.sk_txfreeq);
902 STAILQ_INIT(&sc_if->sk_cdata.sk_txbusyq);
904 sc_if->sk_cdata.sk_tx_prod = 0;
905 sc_if->sk_cdata.sk_tx_cons = 0;
906 sc_if->sk_cdata.sk_tx_cnt = 0;
908 rd = &sc_if->sk_rdata;
909 bzero(rd->sk_tx_ring, sizeof(struct sk_tx_desc) * SK_TX_RING_CNT);
910 for (i = 0; i < SK_TX_RING_CNT; i++) {
911 if (i == (SK_TX_RING_CNT - 1))
912 addr = SK_TX_RING_ADDR(sc_if, 0);
914 addr = SK_TX_RING_ADDR(sc_if, i + 1);
915 rd->sk_tx_ring[i].sk_next = htole32(SK_ADDR_LO(addr));
916 txd = &sc_if->sk_cdata.sk_txdesc[i];
917 STAILQ_INSERT_TAIL(&sc_if->sk_cdata.sk_txfreeq, txd, tx_q);
920 bus_dmamap_sync(sc_if->sk_cdata.sk_tx_ring_tag,
921 sc_if->sk_cdata.sk_tx_ring_map,
922 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
926 sk_discard_rxbuf(sc_if, idx)
927 struct sk_if_softc *sc_if;
930 struct sk_rx_desc *r;
931 struct sk_rxdesc *rxd;
935 r = &sc_if->sk_rdata.sk_rx_ring[idx];
936 rxd = &sc_if->sk_cdata.sk_rxdesc[idx];
938 r->sk_ctl = htole32(m->m_len | SK_RXSTAT | SK_OPCODE_CSUM);
942 sk_discard_jumbo_rxbuf(sc_if, idx)
943 struct sk_if_softc *sc_if;
946 struct sk_rx_desc *r;
947 struct sk_rxdesc *rxd;
950 r = &sc_if->sk_rdata.sk_jumbo_rx_ring[idx];
951 rxd = &sc_if->sk_cdata.sk_jumbo_rxdesc[idx];
953 r->sk_ctl = htole32(m->m_len | SK_RXSTAT | SK_OPCODE_CSUM);
957 sk_newbuf(sc_if, idx)
958 struct sk_if_softc *sc_if;
961 struct sk_rx_desc *r;
962 struct sk_rxdesc *rxd;
964 bus_dma_segment_t segs[1];
968 m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
971 m->m_len = m->m_pkthdr.len = MCLBYTES;
972 m_adj(m, ETHER_ALIGN);
974 if (bus_dmamap_load_mbuf_sg(sc_if->sk_cdata.sk_rx_tag,
975 sc_if->sk_cdata.sk_rx_sparemap, m, segs, &nsegs, 0) != 0) {
979 KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
981 rxd = &sc_if->sk_cdata.sk_rxdesc[idx];
982 if (rxd->rx_m != NULL) {
983 bus_dmamap_sync(sc_if->sk_cdata.sk_rx_tag, rxd->rx_dmamap,
984 BUS_DMASYNC_POSTREAD);
985 bus_dmamap_unload(sc_if->sk_cdata.sk_rx_tag, rxd->rx_dmamap);
987 map = rxd->rx_dmamap;
988 rxd->rx_dmamap = sc_if->sk_cdata.sk_rx_sparemap;
989 sc_if->sk_cdata.sk_rx_sparemap = map;
990 bus_dmamap_sync(sc_if->sk_cdata.sk_rx_tag, rxd->rx_dmamap,
991 BUS_DMASYNC_PREREAD);
993 r = &sc_if->sk_rdata.sk_rx_ring[idx];
994 r->sk_data_lo = htole32(SK_ADDR_LO(segs[0].ds_addr));
995 r->sk_data_hi = htole32(SK_ADDR_HI(segs[0].ds_addr));
996 r->sk_ctl = htole32(segs[0].ds_len | SK_RXSTAT | SK_OPCODE_CSUM);
1002 sk_jumbo_newbuf(sc_if, idx)
1003 struct sk_if_softc *sc_if;
1006 struct sk_rx_desc *r;
1007 struct sk_rxdesc *rxd;
1009 bus_dma_segment_t segs[1];
1013 m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
1016 if ((m->m_flags & M_EXT) == 0) {
1020 m->m_pkthdr.len = m->m_len = MJUM9BYTES;
1022 * Adjust alignment so packet payload begins on a
1023 * longword boundary. Mandatory for Alpha, useful on
1026 m_adj(m, ETHER_ALIGN);
1028 if (bus_dmamap_load_mbuf_sg(sc_if->sk_cdata.sk_jumbo_rx_tag,
1029 sc_if->sk_cdata.sk_jumbo_rx_sparemap, m, segs, &nsegs, 0) != 0) {
1033 KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1035 rxd = &sc_if->sk_cdata.sk_jumbo_rxdesc[idx];
1036 if (rxd->rx_m != NULL) {
1037 bus_dmamap_sync(sc_if->sk_cdata.sk_jumbo_rx_tag, rxd->rx_dmamap,
1038 BUS_DMASYNC_POSTREAD);
1039 bus_dmamap_unload(sc_if->sk_cdata.sk_jumbo_rx_tag,
1042 map = rxd->rx_dmamap;
1043 rxd->rx_dmamap = sc_if->sk_cdata.sk_jumbo_rx_sparemap;
1044 sc_if->sk_cdata.sk_jumbo_rx_sparemap = map;
1045 bus_dmamap_sync(sc_if->sk_cdata.sk_jumbo_rx_tag, rxd->rx_dmamap,
1046 BUS_DMASYNC_PREREAD);
1048 r = &sc_if->sk_rdata.sk_jumbo_rx_ring[idx];
1049 r->sk_data_lo = htole32(SK_ADDR_LO(segs[0].ds_addr));
1050 r->sk_data_hi = htole32(SK_ADDR_HI(segs[0].ds_addr));
1051 r->sk_ctl = htole32(segs[0].ds_len | SK_RXSTAT | SK_OPCODE_CSUM);
1057 * Set media options.
1063 struct sk_if_softc *sc_if = ifp->if_softc;
1064 struct mii_data *mii;
1066 mii = device_get_softc(sc_if->sk_miibus);
1074 * Report current media status.
1077 sk_ifmedia_sts(ifp, ifmr)
1079 struct ifmediareq *ifmr;
1081 struct sk_if_softc *sc_if;
1082 struct mii_data *mii;
1084 sc_if = ifp->if_softc;
1085 mii = device_get_softc(sc_if->sk_miibus);
1088 ifmr->ifm_active = mii->mii_media_active;
1089 ifmr->ifm_status = mii->mii_media_status;
1095 sk_ioctl(ifp, command, data)
1100 struct sk_if_softc *sc_if = ifp->if_softc;
1101 struct ifreq *ifr = (struct ifreq *) data;
1103 struct mii_data *mii;
1108 if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > SK_JUMBO_MTU)
1110 else if (ifp->if_mtu != ifr->ifr_mtu) {
1111 if (sc_if->sk_jumbo_disable != 0 &&
1112 ifr->ifr_mtu > SK_MAX_FRAMELEN)
1116 ifp->if_mtu = ifr->ifr_mtu;
1117 if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
1118 ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1119 sk_init_locked(sc_if);
1121 SK_IF_UNLOCK(sc_if);
1127 if (ifp->if_flags & IFF_UP) {
1128 if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
1129 if ((ifp->if_flags ^ sc_if->sk_if_flags)
1130 & (IFF_PROMISC | IFF_ALLMULTI))
1133 sk_init_locked(sc_if);
1135 if (ifp->if_drv_flags & IFF_DRV_RUNNING)
1138 sc_if->sk_if_flags = ifp->if_flags;
1139 SK_IF_UNLOCK(sc_if);
1144 if (ifp->if_drv_flags & IFF_DRV_RUNNING)
1146 SK_IF_UNLOCK(sc_if);
1150 mii = device_get_softc(sc_if->sk_miibus);
1151 error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
1155 if (sc_if->sk_softc->sk_type == SK_GENESIS) {
1156 SK_IF_UNLOCK(sc_if);
1159 mask = ifr->ifr_reqcap ^ ifp->if_capenable;
1160 if ((mask & IFCAP_TXCSUM) != 0 &&
1161 (IFCAP_TXCSUM & ifp->if_capabilities) != 0) {
1162 ifp->if_capenable ^= IFCAP_TXCSUM;
1163 if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
1164 ifp->if_hwassist |= SK_CSUM_FEATURES;
1166 ifp->if_hwassist &= ~SK_CSUM_FEATURES;
1168 if ((mask & IFCAP_RXCSUM) != 0 &&
1169 (IFCAP_RXCSUM & ifp->if_capabilities) != 0)
1170 ifp->if_capenable ^= IFCAP_RXCSUM;
1171 SK_IF_UNLOCK(sc_if);
1174 error = ether_ioctl(ifp, command, data);
1182 * Probe for a SysKonnect GEnesis chip. Check the PCI vendor and device
1183 * IDs against our list and return a device name if we find a match.
1189 struct sk_type *t = sk_devs;
1191 while(t->sk_name != NULL) {
1192 if ((pci_get_vendor(dev) == t->sk_vid) &&
1193 (pci_get_device(dev) == t->sk_did)) {
1195 * Only attach to rev. 2 of the Linksys EG1032 adapter.
1196 * Rev. 3 is supported by re(4).
1198 if ((t->sk_vid == VENDORID_LINKSYS) &&
1199 (t->sk_did == DEVICEID_LINKSYS_EG1032) &&
1200 (pci_get_subdevice(dev) !=
1201 SUBDEVICEID_LINKSYS_EG1032_REV2)) {
1205 device_set_desc(dev, t->sk_name);
1206 return (BUS_PROBE_DEFAULT);
1215 * Force the GEnesis into reset, then bring it out of reset.
1219 struct sk_softc *sc;
1222 CSR_WRITE_2(sc, SK_CSR, SK_CSR_SW_RESET);
1223 CSR_WRITE_2(sc, SK_CSR, SK_CSR_MASTER_RESET);
1224 if (SK_YUKON_FAMILY(sc->sk_type))
1225 CSR_WRITE_2(sc, SK_LINK_CTRL, SK_LINK_RESET_SET);
1228 CSR_WRITE_2(sc, SK_CSR, SK_CSR_SW_UNRESET);
1230 CSR_WRITE_2(sc, SK_CSR, SK_CSR_MASTER_UNRESET);
1231 if (SK_YUKON_FAMILY(sc->sk_type))
1232 CSR_WRITE_2(sc, SK_LINK_CTRL, SK_LINK_RESET_CLEAR);
1234 if (sc->sk_type == SK_GENESIS) {
1235 /* Configure packet arbiter */
1236 sk_win_write_2(sc, SK_PKTARB_CTL, SK_PKTARBCTL_UNRESET);
1237 sk_win_write_2(sc, SK_RXPA1_TINIT, SK_PKTARB_TIMEOUT);
1238 sk_win_write_2(sc, SK_TXPA1_TINIT, SK_PKTARB_TIMEOUT);
1239 sk_win_write_2(sc, SK_RXPA2_TINIT, SK_PKTARB_TIMEOUT);
1240 sk_win_write_2(sc, SK_TXPA2_TINIT, SK_PKTARB_TIMEOUT);
1243 /* Enable RAM interface */
1244 sk_win_write_4(sc, SK_RAMCTL, SK_RAMCTL_UNRESET);
1247 * Configure interrupt moderation. The moderation timer
1248 * defers interrupts specified in the interrupt moderation
1249 * timer mask based on the timeout specified in the interrupt
1250 * moderation timer init register. Each bit in the timer
1251 * register represents one tick, so to specify a timeout in
1252 * microseconds, we have to multiply by the correct number of
1253 * ticks-per-microsecond.
1255 switch (sc->sk_type) {
1257 sc->sk_int_ticks = SK_IMTIMER_TICKS_GENESIS;
1260 sc->sk_int_ticks = SK_IMTIMER_TICKS_YUKON;
1264 device_printf(sc->sk_dev, "interrupt moderation is %d us\n",
1266 sk_win_write_4(sc, SK_IMTIMERINIT, SK_IM_USECS(sc->sk_int_mod,
1268 sk_win_write_4(sc, SK_IMMR, SK_ISR_TX1_S_EOF|SK_ISR_TX2_S_EOF|
1269 SK_ISR_RX1_EOF|SK_ISR_RX2_EOF);
1270 sk_win_write_1(sc, SK_IMTIMERCTL, SK_IMCTL_START);
1279 struct sk_softc *sc;
1281 sc = device_get_softc(device_get_parent(dev));
1284 * Not much to do here. We always know there will be
1285 * at least one XMAC present, and if there are two,
1286 * skc_attach() will create a second device instance
1289 switch (sc->sk_type) {
1291 device_set_desc(dev, "XaQti Corp. XMAC II");
1296 device_set_desc(dev, "Marvell Semiconductor, Inc. Yukon");
1300 return (BUS_PROBE_DEFAULT);
1304 * Each XMAC chip is attached as a separate logical IP interface.
1305 * Single port cards will have only one logical interface of course.
1311 struct sk_softc *sc;
1312 struct sk_if_softc *sc_if;
1315 int error, i, phy, port;
1317 u_char inv_mac[] = {0, 0, 0, 0, 0, 0};
1323 sc_if = device_get_softc(dev);
1324 sc = device_get_softc(device_get_parent(dev));
1325 port = *(int *)device_get_ivars(dev);
1327 sc_if->sk_if_dev = dev;
1328 sc_if->sk_port = port;
1329 sc_if->sk_softc = sc;
1330 sc->sk_if[port] = sc_if;
1331 if (port == SK_PORT_A)
1332 sc_if->sk_tx_bmu = SK_BMU_TXS_CSR0;
1333 if (port == SK_PORT_B)
1334 sc_if->sk_tx_bmu = SK_BMU_TXS_CSR1;
1336 callout_init_mtx(&sc_if->sk_tick_ch, &sc_if->sk_softc->sk_mtx, 0);
1337 callout_init_mtx(&sc_if->sk_watchdog_ch, &sc_if->sk_softc->sk_mtx, 0);
1339 if (sk_dma_alloc(sc_if) != 0) {
1343 sk_dma_jumbo_alloc(sc_if);
1345 ifp = sc_if->sk_ifp = if_alloc(IFT_ETHER);
1347 device_printf(sc_if->sk_if_dev, "can not if_alloc()\n");
1351 ifp->if_softc = sc_if;
1352 if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1353 ifp->if_mtu = ETHERMTU;
1354 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1356 * SK_GENESIS has a bug in checksum offload - From linux.
1358 if (sc_if->sk_softc->sk_type != SK_GENESIS) {
1359 ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_RXCSUM;
1360 ifp->if_hwassist = 0;
1362 ifp->if_capabilities = 0;
1363 ifp->if_hwassist = 0;
1365 ifp->if_capenable = ifp->if_capabilities;
1367 * Some revision of Yukon controller generates corrupted
1368 * frame when TX checksum offloading is enabled. The
1369 * frame has a valid checksum value so payload might be
1370 * modified during TX checksum calculation. Disable TX
1371 * checksum offloading but give users chance to enable it
1372 * when they know their controller works without problems
1373 * with TX checksum offloading.
1375 ifp->if_capenable &= ~IFCAP_TXCSUM;
1376 ifp->if_ioctl = sk_ioctl;
1377 ifp->if_start = sk_start;
1378 ifp->if_init = sk_init;
1379 IFQ_SET_MAXLEN(&ifp->if_snd, SK_TX_RING_CNT - 1);
1380 ifp->if_snd.ifq_drv_maxlen = SK_TX_RING_CNT - 1;
1381 IFQ_SET_READY(&ifp->if_snd);
1384 * Get station address for this interface. Note that
1385 * dual port cards actually come with three station
1386 * addresses: one for each port, plus an extra. The
1387 * extra one is used by the SysKonnect driver software
1388 * as a 'virtual' station address for when both ports
1389 * are operating in failover mode. Currently we don't
1390 * use this extra address.
1393 for (i = 0; i < ETHER_ADDR_LEN; i++)
1395 sk_win_read_1(sc, SK_MAC0_0 + (port * 8) + i);
1397 /* Verify whether the station address is invalid or not. */
1398 if (bcmp(eaddr, inv_mac, sizeof(inv_mac)) == 0) {
1399 device_printf(sc_if->sk_if_dev,
1400 "Generating random ethernet address\n");
1403 * Set OUI to convenient locally assigned address. 'b'
1404 * is 0x62, which has the locally assigned bit set, and
1405 * the broadcast/multicast bit clear.
1410 eaddr[3] = (r >> 16) & 0xff;
1411 eaddr[4] = (r >> 8) & 0xff;
1412 eaddr[5] = (r >> 0) & 0xff;
1415 * Set up RAM buffer addresses. The NIC will have a certain
1416 * amount of SRAM on it, somewhere between 512K and 2MB. We
1417 * need to divide this up a) between the transmitter and
1418 * receiver and b) between the two XMACs, if this is a
1419 * dual port NIC. Our algotithm is to divide up the memory
1420 * evenly so that everyone gets a fair share.
1422 * Just to be contrary, Yukon2 appears to have separate memory
1425 if (sk_win_read_1(sc, SK_CONFIG) & SK_CONFIG_SINGLEMAC) {
1426 u_int32_t chunk, val;
1428 chunk = sc->sk_ramsize / 2;
1429 val = sc->sk_rboff / sizeof(u_int64_t);
1430 sc_if->sk_rx_ramstart = val;
1431 val += (chunk / sizeof(u_int64_t));
1432 sc_if->sk_rx_ramend = val - 1;
1433 sc_if->sk_tx_ramstart = val;
1434 val += (chunk / sizeof(u_int64_t));
1435 sc_if->sk_tx_ramend = val - 1;
1437 u_int32_t chunk, val;
1439 chunk = sc->sk_ramsize / 4;
1440 val = (sc->sk_rboff + (chunk * 2 * sc_if->sk_port)) /
1442 sc_if->sk_rx_ramstart = val;
1443 val += (chunk / sizeof(u_int64_t));
1444 sc_if->sk_rx_ramend = val - 1;
1445 sc_if->sk_tx_ramstart = val;
1446 val += (chunk / sizeof(u_int64_t));
1447 sc_if->sk_tx_ramend = val - 1;
1450 /* Read and save PHY type and set PHY address */
1451 sc_if->sk_phytype = sk_win_read_1(sc, SK_EPROM1) & 0xF;
1452 if (!SK_YUKON_FAMILY(sc->sk_type)) {
1453 switch(sc_if->sk_phytype) {
1454 case SK_PHYTYPE_XMAC:
1455 sc_if->sk_phyaddr = SK_PHYADDR_XMAC;
1457 case SK_PHYTYPE_BCOM:
1458 sc_if->sk_phyaddr = SK_PHYADDR_BCOM;
1461 device_printf(sc->sk_dev, "unsupported PHY type: %d\n",
1464 SK_IF_UNLOCK(sc_if);
1468 if (sc_if->sk_phytype < SK_PHYTYPE_MARV_COPPER &&
1469 sc->sk_pmd != 'S') {
1470 /* not initialized, punt */
1471 sc_if->sk_phytype = SK_PHYTYPE_MARV_COPPER;
1472 sc->sk_coppertype = 1;
1475 sc_if->sk_phyaddr = SK_PHYADDR_MARV;
1477 if (!(sc->sk_coppertype))
1478 sc_if->sk_phytype = SK_PHYTYPE_MARV_FIBER;
1482 * Call MI attach routine. Can't hold locks when calling into ether_*.
1484 SK_IF_UNLOCK(sc_if);
1485 ether_ifattach(ifp, eaddr);
1489 * The hardware should be ready for VLAN_MTU by default:
1490 * XMAC II has 0x8100 in VLAN Tag Level 1 register initially;
1491 * YU_SMR_MFL_VLAN is set by this driver in Yukon.
1494 ifp->if_capabilities |= IFCAP_VLAN_MTU;
1495 ifp->if_capenable |= IFCAP_VLAN_MTU;
1497 * Tell the upper layer(s) we support long frames.
1498 * Must appear after the call to ether_ifattach() because
1499 * ether_ifattach() sets ifi_hdrlen to the default value.
1501 ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
1507 switch (sc->sk_type) {
1509 sk_init_xmac(sc_if);
1510 if (sc_if->sk_phytype == SK_PHYTYPE_XMAC)
1516 sk_init_yukon(sc_if);
1521 SK_IF_UNLOCK(sc_if);
1522 error = mii_attach(dev, &sc_if->sk_miibus, ifp, sk_ifmedia_upd,
1523 sk_ifmedia_sts, BMSR_DEFCAPMASK, phy, MII_OFFSET_ANY, 0);
1525 device_printf(sc_if->sk_if_dev, "attaching PHYs failed\n");
1526 ether_ifdetach(ifp);
1532 /* Access should be ok even though lock has been dropped */
1533 sc->sk_if[port] = NULL;
1541 * Attach the interface. Allocate softc structures, do ifmedia
1542 * setup and ethernet/BPF attach.
1548 struct sk_softc *sc;
1549 int error = 0, *port;
1551 const char *pname = NULL;
1554 sc = device_get_softc(dev);
1557 mtx_init(&sc->sk_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
1559 mtx_init(&sc->sk_mii_mtx, "sk_mii_mutex", NULL, MTX_DEF);
1561 * Map control/status registers.
1563 pci_enable_busmaster(dev);
1565 /* Allocate resources */
1566 #ifdef SK_USEIOSPACE
1567 sc->sk_res_spec = sk_res_spec_io;
1569 sc->sk_res_spec = sk_res_spec_mem;
1571 error = bus_alloc_resources(dev, sc->sk_res_spec, sc->sk_res);
1573 if (sc->sk_res_spec == sk_res_spec_mem)
1574 sc->sk_res_spec = sk_res_spec_io;
1576 sc->sk_res_spec = sk_res_spec_mem;
1577 error = bus_alloc_resources(dev, sc->sk_res_spec, sc->sk_res);
1579 device_printf(dev, "couldn't allocate %s resources\n",
1580 sc->sk_res_spec == sk_res_spec_mem ? "memory" :
1586 sc->sk_type = sk_win_read_1(sc, SK_CHIPVER);
1587 sc->sk_rev = (sk_win_read_1(sc, SK_CONFIG) >> 4) & 0xf;
1589 /* Bail out if chip is not recognized. */
1590 if (sc->sk_type != SK_GENESIS && !SK_YUKON_FAMILY(sc->sk_type)) {
1591 device_printf(dev, "unknown device: chipver=%02x, rev=%x\n",
1592 sc->sk_type, sc->sk_rev);
1597 SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
1598 SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
1599 OID_AUTO, "int_mod", CTLTYPE_INT|CTLFLAG_RW,
1600 &sc->sk_int_mod, 0, sysctl_hw_sk_int_mod, "I",
1601 "SK interrupt moderation");
1603 /* Pull in device tunables. */
1604 sc->sk_int_mod = SK_IM_DEFAULT;
1605 error = resource_int_value(device_get_name(dev), device_get_unit(dev),
1606 "int_mod", &sc->sk_int_mod);
1608 if (sc->sk_int_mod < SK_IM_MIN ||
1609 sc->sk_int_mod > SK_IM_MAX) {
1610 device_printf(dev, "int_mod value out of range; "
1611 "using default: %d\n", SK_IM_DEFAULT);
1612 sc->sk_int_mod = SK_IM_DEFAULT;
1616 /* Reset the adapter. */
1619 skrs = sk_win_read_1(sc, SK_EPROM0);
1620 if (sc->sk_type == SK_GENESIS) {
1621 /* Read and save RAM size and RAMbuffer offset */
1623 case SK_RAMSIZE_512K_64:
1624 sc->sk_ramsize = 0x80000;
1625 sc->sk_rboff = SK_RBOFF_0;
1627 case SK_RAMSIZE_1024K_64:
1628 sc->sk_ramsize = 0x100000;
1629 sc->sk_rboff = SK_RBOFF_80000;
1631 case SK_RAMSIZE_1024K_128:
1632 sc->sk_ramsize = 0x100000;
1633 sc->sk_rboff = SK_RBOFF_0;
1635 case SK_RAMSIZE_2048K_128:
1636 sc->sk_ramsize = 0x200000;
1637 sc->sk_rboff = SK_RBOFF_0;
1640 device_printf(dev, "unknown ram size: %d\n", skrs);
1644 } else { /* SK_YUKON_FAMILY */
1646 sc->sk_ramsize = 0x20000;
1648 sc->sk_ramsize = skrs * (1<<12);
1649 sc->sk_rboff = SK_RBOFF_0;
1652 /* Read and save physical media type */
1653 sc->sk_pmd = sk_win_read_1(sc, SK_PMDTYPE);
1655 if (sc->sk_pmd == 'T' || sc->sk_pmd == '1')
1656 sc->sk_coppertype = 1;
1658 sc->sk_coppertype = 0;
1660 /* Determine whether to name it with VPD PN or just make it up.
1661 * Marvell Yukon VPD PN seems to freqently be bogus. */
1662 switch (pci_get_device(dev)) {
1663 case DEVICEID_SK_V1:
1664 case DEVICEID_BELKIN_5005:
1665 case DEVICEID_3COM_3C940:
1666 case DEVICEID_LINKSYS_EG1032:
1667 case DEVICEID_DLINK_DGE530T_A1:
1668 case DEVICEID_DLINK_DGE530T_B1:
1669 /* Stay with VPD PN. */
1670 (void) pci_get_vpd_ident(dev, &pname);
1672 case DEVICEID_SK_V2:
1673 /* YUKON VPD PN might bear no resemblance to reality. */
1674 switch (sc->sk_type) {
1676 /* Stay with VPD PN. */
1677 (void) pci_get_vpd_ident(dev, &pname);
1680 pname = "Marvell Yukon Gigabit Ethernet";
1683 pname = "Marvell Yukon Lite Gigabit Ethernet";
1686 pname = "Marvell Yukon LP Gigabit Ethernet";
1689 pname = "Marvell Yukon (Unknown) Gigabit Ethernet";
1693 /* Yukon Lite Rev. A0 needs special test. */
1694 if (sc->sk_type == SK_YUKON || sc->sk_type == SK_YUKON_LP) {
1698 /* Save flash address register before testing. */
1699 far = sk_win_read_4(sc, SK_EP_ADDR);
1701 sk_win_write_1(sc, SK_EP_ADDR+0x03, 0xff);
1702 testbyte = sk_win_read_1(sc, SK_EP_ADDR+0x03);
1704 if (testbyte != 0x00) {
1705 /* Yukon Lite Rev. A0 detected. */
1706 sc->sk_type = SK_YUKON_LITE;
1707 sc->sk_rev = SK_YUKON_LITE_REV_A0;
1708 /* Restore flash address register. */
1709 sk_win_write_4(sc, SK_EP_ADDR, far);
1714 device_printf(dev, "unknown device: vendor=%04x, device=%04x, "
1715 "chipver=%02x, rev=%x\n",
1716 pci_get_vendor(dev), pci_get_device(dev),
1717 sc->sk_type, sc->sk_rev);
1722 if (sc->sk_type == SK_YUKON_LITE) {
1723 switch (sc->sk_rev) {
1724 case SK_YUKON_LITE_REV_A0:
1727 case SK_YUKON_LITE_REV_A1:
1730 case SK_YUKON_LITE_REV_A3:
1741 /* Announce the product name and more VPD data if there. */
1743 device_printf(dev, "%s rev. %s(0x%x)\n",
1744 pname, revstr, sc->sk_rev);
1747 device_printf(dev, "chip ver = 0x%02x\n", sc->sk_type);
1748 device_printf(dev, "chip rev = 0x%02x\n", sc->sk_rev);
1749 device_printf(dev, "SK_EPROM0 = 0x%02x\n", skrs);
1750 device_printf(dev, "SRAM size = 0x%06x\n", sc->sk_ramsize);
1753 sc->sk_devs[SK_PORT_A] = device_add_child(dev, "sk", -1);
1754 if (sc->sk_devs[SK_PORT_A] == NULL) {
1755 device_printf(dev, "failed to add child for PORT_A\n");
1759 port = malloc(sizeof(int), M_DEVBUF, M_NOWAIT);
1761 device_printf(dev, "failed to allocate memory for "
1762 "ivars of PORT_A\n");
1767 device_set_ivars(sc->sk_devs[SK_PORT_A], port);
1769 if (!(sk_win_read_1(sc, SK_CONFIG) & SK_CONFIG_SINGLEMAC)) {
1770 sc->sk_devs[SK_PORT_B] = device_add_child(dev, "sk", -1);
1771 if (sc->sk_devs[SK_PORT_B] == NULL) {
1772 device_printf(dev, "failed to add child for PORT_B\n");
1776 port = malloc(sizeof(int), M_DEVBUF, M_NOWAIT);
1778 device_printf(dev, "failed to allocate memory for "
1779 "ivars of PORT_B\n");
1784 device_set_ivars(sc->sk_devs[SK_PORT_B], port);
1787 /* Turn on the 'driver is loaded' LED. */
1788 CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_ON);
1790 error = bus_generic_attach(dev);
1792 device_printf(dev, "failed to attach port(s)\n");
1796 /* Hook interrupt last to avoid having to lock softc */
1797 error = bus_setup_intr(dev, sc->sk_res[1], INTR_TYPE_NET|INTR_MPSAFE,
1798 NULL, sk_intr, sc, &sc->sk_intrhand);
1801 device_printf(dev, "couldn't set up irq\n");
1813 * Shutdown hardware and free up resources. This can be called any
1814 * time after the mutex has been initialized. It is called in both
1815 * the error case in attach and the normal detach case so it needs
1816 * to be careful about only freeing resources that have actually been
1823 struct sk_if_softc *sc_if;
1826 sc_if = device_get_softc(dev);
1827 KASSERT(mtx_initialized(&sc_if->sk_softc->sk_mtx),
1828 ("sk mutex not initialized in sk_detach"));
1831 ifp = sc_if->sk_ifp;
1832 /* These should only be active if attach_xmac succeeded */
1833 if (device_is_attached(dev)) {
1835 /* Can't hold locks while calling detach */
1836 SK_IF_UNLOCK(sc_if);
1837 callout_drain(&sc_if->sk_tick_ch);
1838 callout_drain(&sc_if->sk_watchdog_ch);
1839 ether_ifdetach(ifp);
1845 * We're generally called from skc_detach() which is using
1846 * device_delete_child() to get to here. It's already trashed
1847 * miibus for us, so don't do it here or we'll panic.
1850 if (sc_if->sk_miibus != NULL)
1851 device_delete_child(dev, sc_if->sk_miibus);
1853 bus_generic_detach(dev);
1854 sk_dma_jumbo_free(sc_if);
1856 SK_IF_UNLOCK(sc_if);
1865 struct sk_softc *sc;
1867 sc = device_get_softc(dev);
1868 KASSERT(mtx_initialized(&sc->sk_mtx), ("sk mutex not initialized"));
1870 if (device_is_alive(dev)) {
1871 if (sc->sk_devs[SK_PORT_A] != NULL) {
1872 free(device_get_ivars(sc->sk_devs[SK_PORT_A]), M_DEVBUF);
1873 device_delete_child(dev, sc->sk_devs[SK_PORT_A]);
1875 if (sc->sk_devs[SK_PORT_B] != NULL) {
1876 free(device_get_ivars(sc->sk_devs[SK_PORT_B]), M_DEVBUF);
1877 device_delete_child(dev, sc->sk_devs[SK_PORT_B]);
1879 bus_generic_detach(dev);
1882 if (sc->sk_intrhand)
1883 bus_teardown_intr(dev, sc->sk_res[1], sc->sk_intrhand);
1884 bus_release_resources(dev, sc->sk_res_spec, sc->sk_res);
1886 mtx_destroy(&sc->sk_mii_mtx);
1887 mtx_destroy(&sc->sk_mtx);
1892 struct sk_dmamap_arg {
1893 bus_addr_t sk_busaddr;
1897 sk_dmamap_cb(arg, segs, nseg, error)
1899 bus_dma_segment_t *segs;
1903 struct sk_dmamap_arg *ctx;
1909 ctx->sk_busaddr = segs[0].ds_addr;
1913 * Allocate jumbo buffer storage. The SysKonnect adapters support
1914 * "jumbograms" (9K frames), although SysKonnect doesn't currently
1915 * use them in their drivers. In order for us to use them, we need
1916 * large 9K receive buffers, however standard mbuf clusters are only
1917 * 2048 bytes in size. Consequently, we need to allocate and manage
1918 * our own jumbo buffer pool. Fortunately, this does not require an
1919 * excessive amount of additional code.
1923 struct sk_if_softc *sc_if;
1925 struct sk_dmamap_arg ctx;
1926 struct sk_txdesc *txd;
1927 struct sk_rxdesc *rxd;
1930 /* create parent tag */
1933 * This driver should use BUS_SPACE_MAXADDR for lowaddr argument
1934 * in bus_dma_tag_create(9) as the NIC would support DAC mode.
1935 * However bz@ reported that it does not work on amd64 with > 4GB
1936 * RAM. Until we have more clues of the breakage, disable DAC mode
1937 * by limiting DMA address to be in 32bit address space.
1939 error = bus_dma_tag_create(
1940 bus_get_dma_tag(sc_if->sk_if_dev),/* parent */
1941 1, 0, /* algnmnt, boundary */
1942 BUS_SPACE_MAXADDR_32BIT, /* lowaddr */
1943 BUS_SPACE_MAXADDR, /* highaddr */
1944 NULL, NULL, /* filter, filterarg */
1945 BUS_SPACE_MAXSIZE_32BIT, /* maxsize */
1947 BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */
1949 NULL, NULL, /* lockfunc, lockarg */
1950 &sc_if->sk_cdata.sk_parent_tag);
1952 device_printf(sc_if->sk_if_dev,
1953 "failed to create parent DMA tag\n");
1957 /* create tag for Tx ring */
1958 error = bus_dma_tag_create(sc_if->sk_cdata.sk_parent_tag,/* parent */
1959 SK_RING_ALIGN, 0, /* algnmnt, boundary */
1960 BUS_SPACE_MAXADDR_32BIT, /* lowaddr */
1961 BUS_SPACE_MAXADDR, /* highaddr */
1962 NULL, NULL, /* filter, filterarg */
1963 SK_TX_RING_SZ, /* maxsize */
1965 SK_TX_RING_SZ, /* maxsegsize */
1967 NULL, NULL, /* lockfunc, lockarg */
1968 &sc_if->sk_cdata.sk_tx_ring_tag);
1970 device_printf(sc_if->sk_if_dev,
1971 "failed to allocate Tx ring DMA tag\n");
1975 /* create tag for Rx ring */
1976 error = bus_dma_tag_create(sc_if->sk_cdata.sk_parent_tag,/* parent */
1977 SK_RING_ALIGN, 0, /* algnmnt, boundary */
1978 BUS_SPACE_MAXADDR_32BIT, /* lowaddr */
1979 BUS_SPACE_MAXADDR, /* highaddr */
1980 NULL, NULL, /* filter, filterarg */
1981 SK_RX_RING_SZ, /* maxsize */
1983 SK_RX_RING_SZ, /* maxsegsize */
1985 NULL, NULL, /* lockfunc, lockarg */
1986 &sc_if->sk_cdata.sk_rx_ring_tag);
1988 device_printf(sc_if->sk_if_dev,
1989 "failed to allocate Rx ring DMA tag\n");
1993 /* create tag for Tx buffers */
1994 error = bus_dma_tag_create(sc_if->sk_cdata.sk_parent_tag,/* parent */
1995 1, 0, /* algnmnt, boundary */
1996 BUS_SPACE_MAXADDR, /* lowaddr */
1997 BUS_SPACE_MAXADDR, /* highaddr */
1998 NULL, NULL, /* filter, filterarg */
1999 MCLBYTES * SK_MAXTXSEGS, /* maxsize */
2000 SK_MAXTXSEGS, /* nsegments */
2001 MCLBYTES, /* maxsegsize */
2003 NULL, NULL, /* lockfunc, lockarg */
2004 &sc_if->sk_cdata.sk_tx_tag);
2006 device_printf(sc_if->sk_if_dev,
2007 "failed to allocate Tx DMA tag\n");
2011 /* create tag for Rx buffers */
2012 error = bus_dma_tag_create(sc_if->sk_cdata.sk_parent_tag,/* parent */
2013 1, 0, /* algnmnt, boundary */
2014 BUS_SPACE_MAXADDR, /* lowaddr */
2015 BUS_SPACE_MAXADDR, /* highaddr */
2016 NULL, NULL, /* filter, filterarg */
2017 MCLBYTES, /* maxsize */
2019 MCLBYTES, /* maxsegsize */
2021 NULL, NULL, /* lockfunc, lockarg */
2022 &sc_if->sk_cdata.sk_rx_tag);
2024 device_printf(sc_if->sk_if_dev,
2025 "failed to allocate Rx DMA tag\n");
2029 /* allocate DMA'able memory and load the DMA map for Tx ring */
2030 error = bus_dmamem_alloc(sc_if->sk_cdata.sk_tx_ring_tag,
2031 (void **)&sc_if->sk_rdata.sk_tx_ring, BUS_DMA_NOWAIT |
2032 BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->sk_cdata.sk_tx_ring_map);
2034 device_printf(sc_if->sk_if_dev,
2035 "failed to allocate DMA'able memory for Tx ring\n");
2040 error = bus_dmamap_load(sc_if->sk_cdata.sk_tx_ring_tag,
2041 sc_if->sk_cdata.sk_tx_ring_map, sc_if->sk_rdata.sk_tx_ring,
2042 SK_TX_RING_SZ, sk_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
2044 device_printf(sc_if->sk_if_dev,
2045 "failed to load DMA'able memory for Tx ring\n");
2048 sc_if->sk_rdata.sk_tx_ring_paddr = ctx.sk_busaddr;
2050 /* allocate DMA'able memory and load the DMA map for Rx ring */
2051 error = bus_dmamem_alloc(sc_if->sk_cdata.sk_rx_ring_tag,
2052 (void **)&sc_if->sk_rdata.sk_rx_ring, BUS_DMA_NOWAIT |
2053 BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc_if->sk_cdata.sk_rx_ring_map);
2055 device_printf(sc_if->sk_if_dev,
2056 "failed to allocate DMA'able memory for Rx ring\n");
2061 error = bus_dmamap_load(sc_if->sk_cdata.sk_rx_ring_tag,
2062 sc_if->sk_cdata.sk_rx_ring_map, sc_if->sk_rdata.sk_rx_ring,
2063 SK_RX_RING_SZ, sk_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
2065 device_printf(sc_if->sk_if_dev,
2066 "failed to load DMA'able memory for Rx ring\n");
2069 sc_if->sk_rdata.sk_rx_ring_paddr = ctx.sk_busaddr;
2071 /* create DMA maps for Tx buffers */
2072 for (i = 0; i < SK_TX_RING_CNT; i++) {
2073 txd = &sc_if->sk_cdata.sk_txdesc[i];
2075 txd->tx_dmamap = NULL;
2076 error = bus_dmamap_create(sc_if->sk_cdata.sk_tx_tag, 0,
2079 device_printf(sc_if->sk_if_dev,
2080 "failed to create Tx dmamap\n");
2085 /* create DMA maps for Rx buffers */
2086 if ((error = bus_dmamap_create(sc_if->sk_cdata.sk_rx_tag, 0,
2087 &sc_if->sk_cdata.sk_rx_sparemap)) != 0) {
2088 device_printf(sc_if->sk_if_dev,
2089 "failed to create spare Rx dmamap\n");
2092 for (i = 0; i < SK_RX_RING_CNT; i++) {
2093 rxd = &sc_if->sk_cdata.sk_rxdesc[i];
2095 rxd->rx_dmamap = NULL;
2096 error = bus_dmamap_create(sc_if->sk_cdata.sk_rx_tag, 0,
2099 device_printf(sc_if->sk_if_dev,
2100 "failed to create Rx dmamap\n");
2110 sk_dma_jumbo_alloc(sc_if)
2111 struct sk_if_softc *sc_if;
2113 struct sk_dmamap_arg ctx;
2114 struct sk_rxdesc *jrxd;
2117 if (jumbo_disable != 0) {
2118 device_printf(sc_if->sk_if_dev, "disabling jumbo frame support\n");
2119 sc_if->sk_jumbo_disable = 1;
2122 /* create tag for jumbo Rx ring */
2123 error = bus_dma_tag_create(sc_if->sk_cdata.sk_parent_tag,/* parent */
2124 SK_RING_ALIGN, 0, /* algnmnt, boundary */
2125 BUS_SPACE_MAXADDR_32BIT, /* lowaddr */
2126 BUS_SPACE_MAXADDR, /* highaddr */
2127 NULL, NULL, /* filter, filterarg */
2128 SK_JUMBO_RX_RING_SZ, /* maxsize */
2130 SK_JUMBO_RX_RING_SZ, /* maxsegsize */
2132 NULL, NULL, /* lockfunc, lockarg */
2133 &sc_if->sk_cdata.sk_jumbo_rx_ring_tag);
2135 device_printf(sc_if->sk_if_dev,
2136 "failed to allocate jumbo Rx ring DMA tag\n");
2140 /* create tag for jumbo Rx buffers */
2141 error = bus_dma_tag_create(sc_if->sk_cdata.sk_parent_tag,/* parent */
2142 1, 0, /* algnmnt, boundary */
2143 BUS_SPACE_MAXADDR, /* lowaddr */
2144 BUS_SPACE_MAXADDR, /* highaddr */
2145 NULL, NULL, /* filter, filterarg */
2146 MJUM9BYTES, /* maxsize */
2148 MJUM9BYTES, /* maxsegsize */
2150 NULL, NULL, /* lockfunc, lockarg */
2151 &sc_if->sk_cdata.sk_jumbo_rx_tag);
2153 device_printf(sc_if->sk_if_dev,
2154 "failed to allocate jumbo Rx DMA tag\n");
2158 /* allocate DMA'able memory and load the DMA map for jumbo Rx ring */
2159 error = bus_dmamem_alloc(sc_if->sk_cdata.sk_jumbo_rx_ring_tag,
2160 (void **)&sc_if->sk_rdata.sk_jumbo_rx_ring, BUS_DMA_NOWAIT |
2161 BUS_DMA_COHERENT | BUS_DMA_ZERO,
2162 &sc_if->sk_cdata.sk_jumbo_rx_ring_map);
2164 device_printf(sc_if->sk_if_dev,
2165 "failed to allocate DMA'able memory for jumbo Rx ring\n");
2170 error = bus_dmamap_load(sc_if->sk_cdata.sk_jumbo_rx_ring_tag,
2171 sc_if->sk_cdata.sk_jumbo_rx_ring_map,
2172 sc_if->sk_rdata.sk_jumbo_rx_ring, SK_JUMBO_RX_RING_SZ, sk_dmamap_cb,
2173 &ctx, BUS_DMA_NOWAIT);
2175 device_printf(sc_if->sk_if_dev,
2176 "failed to load DMA'able memory for jumbo Rx ring\n");
2179 sc_if->sk_rdata.sk_jumbo_rx_ring_paddr = ctx.sk_busaddr;
2181 /* create DMA maps for jumbo Rx buffers */
2182 if ((error = bus_dmamap_create(sc_if->sk_cdata.sk_jumbo_rx_tag, 0,
2183 &sc_if->sk_cdata.sk_jumbo_rx_sparemap)) != 0) {
2184 device_printf(sc_if->sk_if_dev,
2185 "failed to create spare jumbo Rx dmamap\n");
2188 for (i = 0; i < SK_JUMBO_RX_RING_CNT; i++) {
2189 jrxd = &sc_if->sk_cdata.sk_jumbo_rxdesc[i];
2191 jrxd->rx_dmamap = NULL;
2192 error = bus_dmamap_create(sc_if->sk_cdata.sk_jumbo_rx_tag, 0,
2195 device_printf(sc_if->sk_if_dev,
2196 "failed to create jumbo Rx dmamap\n");
2204 sk_dma_jumbo_free(sc_if);
2205 device_printf(sc_if->sk_if_dev, "disabling jumbo frame support due to "
2206 "resource shortage\n");
2207 sc_if->sk_jumbo_disable = 1;
2213 struct sk_if_softc *sc_if;
2215 struct sk_txdesc *txd;
2216 struct sk_rxdesc *rxd;
2220 if (sc_if->sk_cdata.sk_tx_ring_tag) {
2221 if (sc_if->sk_cdata.sk_tx_ring_map)
2222 bus_dmamap_unload(sc_if->sk_cdata.sk_tx_ring_tag,
2223 sc_if->sk_cdata.sk_tx_ring_map);
2224 if (sc_if->sk_cdata.sk_tx_ring_map &&
2225 sc_if->sk_rdata.sk_tx_ring)
2226 bus_dmamem_free(sc_if->sk_cdata.sk_tx_ring_tag,
2227 sc_if->sk_rdata.sk_tx_ring,
2228 sc_if->sk_cdata.sk_tx_ring_map);
2229 sc_if->sk_rdata.sk_tx_ring = NULL;
2230 sc_if->sk_cdata.sk_tx_ring_map = NULL;
2231 bus_dma_tag_destroy(sc_if->sk_cdata.sk_tx_ring_tag);
2232 sc_if->sk_cdata.sk_tx_ring_tag = NULL;
2235 if (sc_if->sk_cdata.sk_rx_ring_tag) {
2236 if (sc_if->sk_cdata.sk_rx_ring_map)
2237 bus_dmamap_unload(sc_if->sk_cdata.sk_rx_ring_tag,
2238 sc_if->sk_cdata.sk_rx_ring_map);
2239 if (sc_if->sk_cdata.sk_rx_ring_map &&
2240 sc_if->sk_rdata.sk_rx_ring)
2241 bus_dmamem_free(sc_if->sk_cdata.sk_rx_ring_tag,
2242 sc_if->sk_rdata.sk_rx_ring,
2243 sc_if->sk_cdata.sk_rx_ring_map);
2244 sc_if->sk_rdata.sk_rx_ring = NULL;
2245 sc_if->sk_cdata.sk_rx_ring_map = NULL;
2246 bus_dma_tag_destroy(sc_if->sk_cdata.sk_rx_ring_tag);
2247 sc_if->sk_cdata.sk_rx_ring_tag = NULL;
2250 if (sc_if->sk_cdata.sk_tx_tag) {
2251 for (i = 0; i < SK_TX_RING_CNT; i++) {
2252 txd = &sc_if->sk_cdata.sk_txdesc[i];
2253 if (txd->tx_dmamap) {
2254 bus_dmamap_destroy(sc_if->sk_cdata.sk_tx_tag,
2256 txd->tx_dmamap = NULL;
2259 bus_dma_tag_destroy(sc_if->sk_cdata.sk_tx_tag);
2260 sc_if->sk_cdata.sk_tx_tag = NULL;
2263 if (sc_if->sk_cdata.sk_rx_tag) {
2264 for (i = 0; i < SK_RX_RING_CNT; i++) {
2265 rxd = &sc_if->sk_cdata.sk_rxdesc[i];
2266 if (rxd->rx_dmamap) {
2267 bus_dmamap_destroy(sc_if->sk_cdata.sk_rx_tag,
2269 rxd->rx_dmamap = NULL;
2272 if (sc_if->sk_cdata.sk_rx_sparemap) {
2273 bus_dmamap_destroy(sc_if->sk_cdata.sk_rx_tag,
2274 sc_if->sk_cdata.sk_rx_sparemap);
2275 sc_if->sk_cdata.sk_rx_sparemap = NULL;
2277 bus_dma_tag_destroy(sc_if->sk_cdata.sk_rx_tag);
2278 sc_if->sk_cdata.sk_rx_tag = NULL;
2281 if (sc_if->sk_cdata.sk_parent_tag) {
2282 bus_dma_tag_destroy(sc_if->sk_cdata.sk_parent_tag);
2283 sc_if->sk_cdata.sk_parent_tag = NULL;
2288 sk_dma_jumbo_free(sc_if)
2289 struct sk_if_softc *sc_if;
2291 struct sk_rxdesc *jrxd;
2295 if (sc_if->sk_cdata.sk_jumbo_rx_ring_tag) {
2296 if (sc_if->sk_cdata.sk_jumbo_rx_ring_map)
2297 bus_dmamap_unload(sc_if->sk_cdata.sk_jumbo_rx_ring_tag,
2298 sc_if->sk_cdata.sk_jumbo_rx_ring_map);
2299 if (sc_if->sk_cdata.sk_jumbo_rx_ring_map &&
2300 sc_if->sk_rdata.sk_jumbo_rx_ring)
2301 bus_dmamem_free(sc_if->sk_cdata.sk_jumbo_rx_ring_tag,
2302 sc_if->sk_rdata.sk_jumbo_rx_ring,
2303 sc_if->sk_cdata.sk_jumbo_rx_ring_map);
2304 sc_if->sk_rdata.sk_jumbo_rx_ring = NULL;
2305 sc_if->sk_cdata.sk_jumbo_rx_ring_map = NULL;
2306 bus_dma_tag_destroy(sc_if->sk_cdata.sk_jumbo_rx_ring_tag);
2307 sc_if->sk_cdata.sk_jumbo_rx_ring_tag = NULL;
2310 /* jumbo Rx buffers */
2311 if (sc_if->sk_cdata.sk_jumbo_rx_tag) {
2312 for (i = 0; i < SK_JUMBO_RX_RING_CNT; i++) {
2313 jrxd = &sc_if->sk_cdata.sk_jumbo_rxdesc[i];
2314 if (jrxd->rx_dmamap) {
2316 sc_if->sk_cdata.sk_jumbo_rx_tag,
2318 jrxd->rx_dmamap = NULL;
2321 if (sc_if->sk_cdata.sk_jumbo_rx_sparemap) {
2322 bus_dmamap_destroy(sc_if->sk_cdata.sk_jumbo_rx_tag,
2323 sc_if->sk_cdata.sk_jumbo_rx_sparemap);
2324 sc_if->sk_cdata.sk_jumbo_rx_sparemap = NULL;
2326 bus_dma_tag_destroy(sc_if->sk_cdata.sk_jumbo_rx_tag);
2327 sc_if->sk_cdata.sk_jumbo_rx_tag = NULL;
2332 sk_txcksum(ifp, m, f)
2335 struct sk_tx_desc *f;
2341 offset = sizeof(struct ip) + ETHER_HDR_LEN;
2342 for(; m && m->m_len == 0; m = m->m_next)
2344 if (m == NULL || m->m_len < ETHER_HDR_LEN) {
2345 if_printf(ifp, "%s: m_len < ETHER_HDR_LEN\n", __func__);
2346 /* checksum may be corrupted */
2349 if (m->m_len < ETHER_HDR_LEN + sizeof(u_int32_t)) {
2350 if (m->m_len != ETHER_HDR_LEN) {
2351 if_printf(ifp, "%s: m_len != ETHER_HDR_LEN\n",
2353 /* checksum may be corrupted */
2356 for(m = m->m_next; m && m->m_len == 0; m = m->m_next)
2359 offset = sizeof(struct ip) + ETHER_HDR_LEN;
2360 /* checksum may be corrupted */
2363 ip = mtod(m, struct ip *);
2365 p = mtod(m, u_int8_t *);
2367 ip = (struct ip *)p;
2369 offset = (ip->ip_hl << 2) + ETHER_HDR_LEN;
2372 f->sk_csum_startval = 0;
2373 f->sk_csum_start = htole32(((offset + m->m_pkthdr.csum_data) & 0xffff) |
2378 sk_encap(sc_if, m_head)
2379 struct sk_if_softc *sc_if;
2380 struct mbuf **m_head;
2382 struct sk_txdesc *txd;
2383 struct sk_tx_desc *f = NULL;
2385 bus_dma_segment_t txsegs[SK_MAXTXSEGS];
2386 u_int32_t cflags, frag, si, sk_ctl;
2389 SK_IF_LOCK_ASSERT(sc_if);
2391 if ((txd = STAILQ_FIRST(&sc_if->sk_cdata.sk_txfreeq)) == NULL)
2394 error = bus_dmamap_load_mbuf_sg(sc_if->sk_cdata.sk_tx_tag,
2395 txd->tx_dmamap, *m_head, txsegs, &nseg, 0);
2396 if (error == EFBIG) {
2397 m = m_defrag(*m_head, M_DONTWAIT);
2404 error = bus_dmamap_load_mbuf_sg(sc_if->sk_cdata.sk_tx_tag,
2405 txd->tx_dmamap, *m_head, txsegs, &nseg, 0);
2411 } else if (error != 0)
2418 if (sc_if->sk_cdata.sk_tx_cnt + nseg >= SK_TX_RING_CNT) {
2419 bus_dmamap_unload(sc_if->sk_cdata.sk_tx_tag, txd->tx_dmamap);
2424 if ((m->m_pkthdr.csum_flags & sc_if->sk_ifp->if_hwassist) != 0)
2425 cflags = SK_OPCODE_CSUM;
2427 cflags = SK_OPCODE_DEFAULT;
2428 si = frag = sc_if->sk_cdata.sk_tx_prod;
2429 for (i = 0; i < nseg; i++) {
2430 f = &sc_if->sk_rdata.sk_tx_ring[frag];
2431 f->sk_data_lo = htole32(SK_ADDR_LO(txsegs[i].ds_addr));
2432 f->sk_data_hi = htole32(SK_ADDR_HI(txsegs[i].ds_addr));
2433 sk_ctl = txsegs[i].ds_len | cflags;
2435 if (cflags == SK_OPCODE_CSUM)
2436 sk_txcksum(sc_if->sk_ifp, m, f);
2437 sk_ctl |= SK_TXCTL_FIRSTFRAG;
2439 sk_ctl |= SK_TXCTL_OWN;
2440 f->sk_ctl = htole32(sk_ctl);
2441 sc_if->sk_cdata.sk_tx_cnt++;
2442 SK_INC(frag, SK_TX_RING_CNT);
2444 sc_if->sk_cdata.sk_tx_prod = frag;
2446 /* set EOF on the last desciptor */
2447 frag = (frag + SK_TX_RING_CNT - 1) % SK_TX_RING_CNT;
2448 f = &sc_if->sk_rdata.sk_tx_ring[frag];
2449 f->sk_ctl |= htole32(SK_TXCTL_LASTFRAG | SK_TXCTL_EOF_INTR);
2451 /* turn the first descriptor ownership to NIC */
2452 f = &sc_if->sk_rdata.sk_tx_ring[si];
2453 f->sk_ctl |= htole32(SK_TXCTL_OWN);
2455 STAILQ_REMOVE_HEAD(&sc_if->sk_cdata.sk_txfreeq, tx_q);
2456 STAILQ_INSERT_TAIL(&sc_if->sk_cdata.sk_txbusyq, txd, tx_q);
2459 /* sync descriptors */
2460 bus_dmamap_sync(sc_if->sk_cdata.sk_tx_tag, txd->tx_dmamap,
2461 BUS_DMASYNC_PREWRITE);
2462 bus_dmamap_sync(sc_if->sk_cdata.sk_tx_ring_tag,
2463 sc_if->sk_cdata.sk_tx_ring_map,
2464 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2473 struct sk_if_softc *sc_if;
2475 sc_if = ifp->if_softc;
2478 sk_start_locked(ifp);
2479 SK_IF_UNLOCK(sc_if);
2485 sk_start_locked(ifp)
2488 struct sk_softc *sc;
2489 struct sk_if_softc *sc_if;
2490 struct mbuf *m_head;
2493 sc_if = ifp->if_softc;
2494 sc = sc_if->sk_softc;
2496 SK_IF_LOCK_ASSERT(sc_if);
2498 for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
2499 sc_if->sk_cdata.sk_tx_cnt < SK_TX_RING_CNT - 1; ) {
2500 IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2505 * Pack the data into the transmit ring. If we
2506 * don't have room, set the OACTIVE flag and wait
2507 * for the NIC to drain the ring.
2509 if (sk_encap(sc_if, &m_head)) {
2512 IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
2513 ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2519 * If there's a BPF listener, bounce a copy of this frame
2522 BPF_MTAP(ifp, m_head);
2527 CSR_WRITE_4(sc, sc_if->sk_tx_bmu, SK_TXBMU_TX_START);
2529 /* Set a timeout in case the chip goes out to lunch. */
2530 sc_if->sk_watchdog_timer = 5;
2539 struct sk_if_softc *sc_if;
2543 sc_if = ifp->if_softc;
2545 SK_IF_LOCK_ASSERT(sc_if);
2547 if (sc_if->sk_watchdog_timer == 0 || --sc_if->sk_watchdog_timer)
2551 * Reclaim first as there is a possibility of losing Tx completion
2555 if (sc_if->sk_cdata.sk_tx_cnt != 0) {
2556 if_printf(sc_if->sk_ifp, "watchdog timeout\n");
2558 ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2559 sk_init_locked(sc_if);
2563 callout_reset(&sc_if->sk_watchdog_ch, hz, sk_watchdog, ifp);
2572 struct sk_softc *sc;
2574 sc = device_get_softc(dev);
2577 /* Turn off the 'driver is loaded' LED. */
2578 CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_OFF);
2581 * Reset the GEnesis controller. Doing this should also
2582 * assert the resets on the attached XMAC(s).
2594 struct sk_softc *sc;
2595 struct sk_if_softc *sc_if0, *sc_if1;
2596 struct ifnet *ifp0 = NULL, *ifp1 = NULL;
2598 sc = device_get_softc(dev);
2602 sc_if0 = sc->sk_if[SK_PORT_A];
2603 sc_if1 = sc->sk_if[SK_PORT_B];
2605 ifp0 = sc_if0->sk_ifp;
2607 ifp1 = sc_if1->sk_ifp;
2612 sc->sk_suspended = 1;
2623 struct sk_softc *sc;
2624 struct sk_if_softc *sc_if0, *sc_if1;
2625 struct ifnet *ifp0 = NULL, *ifp1 = NULL;
2627 sc = device_get_softc(dev);
2631 sc_if0 = sc->sk_if[SK_PORT_A];
2632 sc_if1 = sc->sk_if[SK_PORT_B];
2634 ifp0 = sc_if0->sk_ifp;
2636 ifp1 = sc_if1->sk_ifp;
2637 if (ifp0 != NULL && ifp0->if_flags & IFF_UP)
2638 sk_init_locked(sc_if0);
2639 if (ifp1 != NULL && ifp1->if_flags & IFF_UP)
2640 sk_init_locked(sc_if1);
2641 sc->sk_suspended = 0;
2649 * According to the data sheet from SK-NET GENESIS the hardware can compute
2650 * two Rx checksums at the same time(Each checksum start position is
2651 * programmed in Rx descriptors). However it seems that TCP/UDP checksum
2652 * does not work at least on my Yukon hardware. I tried every possible ways
2653 * to get correct checksum value but couldn't get correct one. So TCP/UDP
2654 * checksum offload was disabled at the moment and only IP checksum offload
2656 * As nomral IP header size is 20 bytes I can't expect it would give an
2657 * increase in throughput. However it seems it doesn't hurt performance in
2658 * my testing. If there is a more detailed information for checksum secret
2659 * of the hardware in question please contact yongari@FreeBSD.org to add
2660 * TCP/UDP checksum offload support.
2662 static __inline void
2663 sk_rxcksum(ifp, m, csum)
2668 struct ether_header *eh;
2670 int32_t hlen, len, pktlen;
2671 u_int16_t csum1, csum2, ipcsum;
2673 pktlen = m->m_pkthdr.len;
2674 if (pktlen < sizeof(struct ether_header) + sizeof(struct ip))
2676 eh = mtod(m, struct ether_header *);
2677 if (eh->ether_type != htons(ETHERTYPE_IP))
2679 ip = (struct ip *)(eh + 1);
2680 if (ip->ip_v != IPVERSION)
2682 hlen = ip->ip_hl << 2;
2683 pktlen -= sizeof(struct ether_header);
2684 if (hlen < sizeof(struct ip))
2686 if (ntohs(ip->ip_len) < hlen)
2688 if (ntohs(ip->ip_len) != pktlen)
2691 csum1 = htons(csum & 0xffff);
2692 csum2 = htons((csum >> 16) & 0xffff);
2693 ipcsum = in_addword(csum1, ~csum2 & 0xffff);
2694 /* checksum fixup for IP options */
2695 len = hlen - sizeof(struct ip);
2698 * If the second checksum value is correct we can compute IP
2699 * checksum with simple math. Unfortunately the second checksum
2700 * value is wrong so we can't verify the checksum from the
2701 * value(It seems there is some magic here to get correct
2702 * value). If the second checksum value is correct it also
2703 * means we can get TCP/UDP checksum) here. However, it still
2704 * needs pseudo header checksum calculation due to hardware
2709 m->m_pkthdr.csum_flags = CSUM_IP_CHECKED;
2710 if (ipcsum == 0xffff)
2711 m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
2715 sk_rxvalid(sc, stat, len)
2716 struct sk_softc *sc;
2717 u_int32_t stat, len;
2720 if (sc->sk_type == SK_GENESIS) {
2721 if ((stat & XM_RXSTAT_ERRFRAME) == XM_RXSTAT_ERRFRAME ||
2722 XM_RXSTAT_BYTES(stat) != len)
2725 if ((stat & (YU_RXSTAT_CRCERR | YU_RXSTAT_LONGERR |
2726 YU_RXSTAT_MIIERR | YU_RXSTAT_BADFC | YU_RXSTAT_GOODFC |
2727 YU_RXSTAT_JABBER)) != 0 ||
2728 (stat & YU_RXSTAT_RXOK) != YU_RXSTAT_RXOK ||
2729 YU_RXSTAT_BYTES(stat) != len)
2738 struct sk_if_softc *sc_if;
2740 struct sk_softc *sc;
2743 struct sk_rx_desc *cur_rx;
2744 struct sk_rxdesc *rxd;
2746 u_int32_t csum, rxstat, sk_ctl;
2748 sc = sc_if->sk_softc;
2749 ifp = sc_if->sk_ifp;
2751 SK_IF_LOCK_ASSERT(sc_if);
2753 bus_dmamap_sync(sc_if->sk_cdata.sk_rx_ring_tag,
2754 sc_if->sk_cdata.sk_rx_ring_map, BUS_DMASYNC_POSTREAD);
2757 for (cons = sc_if->sk_cdata.sk_rx_cons; prog < SK_RX_RING_CNT;
2758 prog++, SK_INC(cons, SK_RX_RING_CNT)) {
2759 cur_rx = &sc_if->sk_rdata.sk_rx_ring[cons];
2760 sk_ctl = le32toh(cur_rx->sk_ctl);
2761 if ((sk_ctl & SK_RXCTL_OWN) != 0)
2763 rxd = &sc_if->sk_cdata.sk_rxdesc[cons];
2764 rxstat = le32toh(cur_rx->sk_xmac_rxstat);
2766 if ((sk_ctl & (SK_RXCTL_STATUS_VALID | SK_RXCTL_FIRSTFRAG |
2767 SK_RXCTL_LASTFRAG)) != (SK_RXCTL_STATUS_VALID |
2768 SK_RXCTL_FIRSTFRAG | SK_RXCTL_LASTFRAG) ||
2769 SK_RXBYTES(sk_ctl) < SK_MIN_FRAMELEN ||
2770 SK_RXBYTES(sk_ctl) > SK_MAX_FRAMELEN ||
2771 sk_rxvalid(sc, rxstat, SK_RXBYTES(sk_ctl)) == 0) {
2773 sk_discard_rxbuf(sc_if, cons);
2778 csum = le32toh(cur_rx->sk_csum);
2779 if (sk_newbuf(sc_if, cons) != 0) {
2781 /* reuse old buffer */
2782 sk_discard_rxbuf(sc_if, cons);
2785 m->m_pkthdr.rcvif = ifp;
2786 m->m_pkthdr.len = m->m_len = SK_RXBYTES(sk_ctl);
2788 if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
2789 sk_rxcksum(ifp, m, csum);
2790 SK_IF_UNLOCK(sc_if);
2791 (*ifp->if_input)(ifp, m);
2796 sc_if->sk_cdata.sk_rx_cons = cons;
2797 bus_dmamap_sync(sc_if->sk_cdata.sk_rx_ring_tag,
2798 sc_if->sk_cdata.sk_rx_ring_map,
2799 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2804 sk_jumbo_rxeof(sc_if)
2805 struct sk_if_softc *sc_if;
2807 struct sk_softc *sc;
2810 struct sk_rx_desc *cur_rx;
2811 struct sk_rxdesc *jrxd;
2813 u_int32_t csum, rxstat, sk_ctl;
2815 sc = sc_if->sk_softc;
2816 ifp = sc_if->sk_ifp;
2818 SK_IF_LOCK_ASSERT(sc_if);
2820 bus_dmamap_sync(sc_if->sk_cdata.sk_jumbo_rx_ring_tag,
2821 sc_if->sk_cdata.sk_jumbo_rx_ring_map, BUS_DMASYNC_POSTREAD);
2824 for (cons = sc_if->sk_cdata.sk_jumbo_rx_cons;
2825 prog < SK_JUMBO_RX_RING_CNT;
2826 prog++, SK_INC(cons, SK_JUMBO_RX_RING_CNT)) {
2827 cur_rx = &sc_if->sk_rdata.sk_jumbo_rx_ring[cons];
2828 sk_ctl = le32toh(cur_rx->sk_ctl);
2829 if ((sk_ctl & SK_RXCTL_OWN) != 0)
2831 jrxd = &sc_if->sk_cdata.sk_jumbo_rxdesc[cons];
2832 rxstat = le32toh(cur_rx->sk_xmac_rxstat);
2834 if ((sk_ctl & (SK_RXCTL_STATUS_VALID | SK_RXCTL_FIRSTFRAG |
2835 SK_RXCTL_LASTFRAG)) != (SK_RXCTL_STATUS_VALID |
2836 SK_RXCTL_FIRSTFRAG | SK_RXCTL_LASTFRAG) ||
2837 SK_RXBYTES(sk_ctl) < SK_MIN_FRAMELEN ||
2838 SK_RXBYTES(sk_ctl) > SK_JUMBO_FRAMELEN ||
2839 sk_rxvalid(sc, rxstat, SK_RXBYTES(sk_ctl)) == 0) {
2841 sk_discard_jumbo_rxbuf(sc_if, cons);
2846 csum = le32toh(cur_rx->sk_csum);
2847 if (sk_jumbo_newbuf(sc_if, cons) != 0) {
2849 /* reuse old buffer */
2850 sk_discard_jumbo_rxbuf(sc_if, cons);
2853 m->m_pkthdr.rcvif = ifp;
2854 m->m_pkthdr.len = m->m_len = SK_RXBYTES(sk_ctl);
2856 if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
2857 sk_rxcksum(ifp, m, csum);
2858 SK_IF_UNLOCK(sc_if);
2859 (*ifp->if_input)(ifp, m);
2864 sc_if->sk_cdata.sk_jumbo_rx_cons = cons;
2865 bus_dmamap_sync(sc_if->sk_cdata.sk_jumbo_rx_ring_tag,
2866 sc_if->sk_cdata.sk_jumbo_rx_ring_map,
2867 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2873 struct sk_if_softc *sc_if;
2875 struct sk_softc *sc;
2876 struct sk_txdesc *txd;
2877 struct sk_tx_desc *cur_tx;
2879 u_int32_t idx, sk_ctl;
2881 sc = sc_if->sk_softc;
2882 ifp = sc_if->sk_ifp;
2884 txd = STAILQ_FIRST(&sc_if->sk_cdata.sk_txbusyq);
2887 bus_dmamap_sync(sc_if->sk_cdata.sk_tx_ring_tag,
2888 sc_if->sk_cdata.sk_tx_ring_map, BUS_DMASYNC_POSTREAD);
2890 * Go through our tx ring and free mbufs for those
2891 * frames that have been sent.
2893 for (idx = sc_if->sk_cdata.sk_tx_cons;; SK_INC(idx, SK_TX_RING_CNT)) {
2894 if (sc_if->sk_cdata.sk_tx_cnt <= 0)
2896 cur_tx = &sc_if->sk_rdata.sk_tx_ring[idx];
2897 sk_ctl = le32toh(cur_tx->sk_ctl);
2898 if (sk_ctl & SK_TXCTL_OWN)
2900 sc_if->sk_cdata.sk_tx_cnt--;
2901 ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2902 if ((sk_ctl & SK_TXCTL_LASTFRAG) == 0)
2904 bus_dmamap_sync(sc_if->sk_cdata.sk_tx_tag, txd->tx_dmamap,
2905 BUS_DMASYNC_POSTWRITE);
2906 bus_dmamap_unload(sc_if->sk_cdata.sk_tx_tag, txd->tx_dmamap);
2911 STAILQ_REMOVE_HEAD(&sc_if->sk_cdata.sk_txbusyq, tx_q);
2912 STAILQ_INSERT_TAIL(&sc_if->sk_cdata.sk_txfreeq, txd, tx_q);
2913 txd = STAILQ_FIRST(&sc_if->sk_cdata.sk_txbusyq);
2915 sc_if->sk_cdata.sk_tx_cons = idx;
2916 sc_if->sk_watchdog_timer = sc_if->sk_cdata.sk_tx_cnt > 0 ? 5 : 0;
2918 bus_dmamap_sync(sc_if->sk_cdata.sk_tx_ring_tag,
2919 sc_if->sk_cdata.sk_tx_ring_map,
2920 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2927 struct sk_if_softc *sc_if;
2928 struct mii_data *mii;
2933 ifp = sc_if->sk_ifp;
2934 mii = device_get_softc(sc_if->sk_miibus);
2936 if (!(ifp->if_flags & IFF_UP))
2939 if (sc_if->sk_phytype == SK_PHYTYPE_BCOM) {
2940 sk_intr_bcom(sc_if);
2945 * According to SysKonnect, the correct way to verify that
2946 * the link has come back up is to poll bit 0 of the GPIO
2947 * register three times. This pin has the signal from the
2948 * link_sync pin connected to it; if we read the same link
2949 * state 3 times in a row, we know the link is up.
2951 for (i = 0; i < 3; i++) {
2952 if (SK_XM_READ_2(sc_if, XM_GPIO) & XM_GPIO_GP0_SET)
2957 callout_reset(&sc_if->sk_tick_ch, hz, sk_tick, sc_if);
2961 /* Turn the GP0 interrupt back on. */
2962 SK_XM_CLRBIT_2(sc_if, XM_IMR, XM_IMR_GP0_SET);
2963 SK_XM_READ_2(sc_if, XM_ISR);
2965 callout_stop(&sc_if->sk_tick_ch);
2969 sk_yukon_tick(xsc_if)
2972 struct sk_if_softc *sc_if;
2973 struct mii_data *mii;
2976 mii = device_get_softc(sc_if->sk_miibus);
2979 callout_reset(&sc_if->sk_tick_ch, hz, sk_yukon_tick, sc_if);
2984 struct sk_if_softc *sc_if;
2986 struct mii_data *mii;
2989 mii = device_get_softc(sc_if->sk_miibus);
2990 ifp = sc_if->sk_ifp;
2992 SK_XM_CLRBIT_2(sc_if, XM_MMUCMD, XM_MMUCMD_TX_ENB|XM_MMUCMD_RX_ENB);
2995 * Read the PHY interrupt register to make sure
2996 * we clear any pending interrupts.
2998 status = sk_xmac_miibus_readreg(sc_if, SK_PHYADDR_BCOM, BRGPHY_MII_ISR);
3000 if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
3001 sk_init_xmac(sc_if);
3005 if (status & (BRGPHY_ISR_LNK_CHG|BRGPHY_ISR_AN_PR)) {
3007 lstat = sk_xmac_miibus_readreg(sc_if, SK_PHYADDR_BCOM,
3010 if (!(lstat & BRGPHY_AUXSTS_LINK) && sc_if->sk_link) {
3012 /* Turn off the link LED. */
3013 SK_IF_WRITE_1(sc_if, 0,
3014 SK_LINKLED1_CTL, SK_LINKLED_OFF);
3016 } else if (status & BRGPHY_ISR_LNK_CHG) {
3017 sk_xmac_miibus_writereg(sc_if, SK_PHYADDR_BCOM,
3018 BRGPHY_MII_IMR, 0xFF00);
3021 /* Turn on the link LED. */
3022 SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL,
3023 SK_LINKLED_ON|SK_LINKLED_LINKSYNC_OFF|
3024 SK_LINKLED_BLINK_OFF);
3027 callout_reset(&sc_if->sk_tick_ch, hz, sk_tick, sc_if);
3031 SK_XM_SETBIT_2(sc_if, XM_MMUCMD, XM_MMUCMD_TX_ENB|XM_MMUCMD_RX_ENB);
3038 struct sk_if_softc *sc_if;
3040 struct sk_softc *sc;
3043 sc = sc_if->sk_softc;
3044 status = SK_XM_READ_2(sc_if, XM_ISR);
3047 * Link has gone down. Start MII tick timeout to
3048 * watch for link resync.
3050 if (sc_if->sk_phytype == SK_PHYTYPE_XMAC) {
3051 if (status & XM_ISR_GP0_SET) {
3052 SK_XM_SETBIT_2(sc_if, XM_IMR, XM_IMR_GP0_SET);
3053 callout_reset(&sc_if->sk_tick_ch, hz, sk_tick, sc_if);
3056 if (status & XM_ISR_AUTONEG_DONE) {
3057 callout_reset(&sc_if->sk_tick_ch, hz, sk_tick, sc_if);
3061 if (status & XM_IMR_TX_UNDERRUN)
3062 SK_XM_SETBIT_4(sc_if, XM_MODE, XM_MODE_FLUSH_TXFIFO);
3064 if (status & XM_IMR_RX_OVERRUN)
3065 SK_XM_SETBIT_4(sc_if, XM_MODE, XM_MODE_FLUSH_RXFIFO);
3067 status = SK_XM_READ_2(sc_if, XM_ISR);
3073 sk_intr_yukon(sc_if)
3074 struct sk_if_softc *sc_if;
3078 status = SK_IF_READ_1(sc_if, 0, SK_GMAC_ISR);
3080 if ((status & SK_GMAC_INT_RX_OVER) != 0) {
3081 SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST,
3082 SK_RFCTL_RX_FIFO_OVER);
3085 if ((status & SK_GMAC_INT_TX_UNDER) != 0) {
3086 SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST,
3087 SK_TFCTL_TX_FIFO_UNDER);
3095 struct sk_softc *sc = xsc;
3096 struct sk_if_softc *sc_if0, *sc_if1;
3097 struct ifnet *ifp0 = NULL, *ifp1 = NULL;
3102 status = CSR_READ_4(sc, SK_ISSR);
3103 if (status == 0 || status == 0xffffffff || sc->sk_suspended)
3106 sc_if0 = sc->sk_if[SK_PORT_A];
3107 sc_if1 = sc->sk_if[SK_PORT_B];
3110 ifp0 = sc_if0->sk_ifp;
3112 ifp1 = sc_if1->sk_ifp;
3114 for (; (status &= sc->sk_intrmask) != 0;) {
3115 /* Handle receive interrupts first. */
3116 if (status & SK_ISR_RX1_EOF) {
3117 if (ifp0->if_mtu > SK_MAX_FRAMELEN)
3118 sk_jumbo_rxeof(sc_if0);
3121 CSR_WRITE_4(sc, SK_BMU_RX_CSR0,
3122 SK_RXBMU_CLR_IRQ_EOF|SK_RXBMU_RX_START);
3124 if (status & SK_ISR_RX2_EOF) {
3125 if (ifp1->if_mtu > SK_MAX_FRAMELEN)
3126 sk_jumbo_rxeof(sc_if1);
3129 CSR_WRITE_4(sc, SK_BMU_RX_CSR1,
3130 SK_RXBMU_CLR_IRQ_EOF|SK_RXBMU_RX_START);
3133 /* Then transmit interrupts. */
3134 if (status & SK_ISR_TX1_S_EOF) {
3136 CSR_WRITE_4(sc, SK_BMU_TXS_CSR0, SK_TXBMU_CLR_IRQ_EOF);
3138 if (status & SK_ISR_TX2_S_EOF) {
3140 CSR_WRITE_4(sc, SK_BMU_TXS_CSR1, SK_TXBMU_CLR_IRQ_EOF);
3143 /* Then MAC interrupts. */
3144 if (status & SK_ISR_MAC1 &&
3145 ifp0->if_drv_flags & IFF_DRV_RUNNING) {
3146 if (sc->sk_type == SK_GENESIS)
3147 sk_intr_xmac(sc_if0);
3149 sk_intr_yukon(sc_if0);
3152 if (status & SK_ISR_MAC2 &&
3153 ifp1->if_drv_flags & IFF_DRV_RUNNING) {
3154 if (sc->sk_type == SK_GENESIS)
3155 sk_intr_xmac(sc_if1);
3157 sk_intr_yukon(sc_if1);
3160 if (status & SK_ISR_EXTERNAL_REG) {
3162 sc_if0->sk_phytype == SK_PHYTYPE_BCOM)
3163 sk_intr_bcom(sc_if0);
3165 sc_if1->sk_phytype == SK_PHYTYPE_BCOM)
3166 sk_intr_bcom(sc_if1);
3168 status = CSR_READ_4(sc, SK_ISSR);
3171 CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
3173 if (ifp0 != NULL && !IFQ_DRV_IS_EMPTY(&ifp0->if_snd))
3174 sk_start_locked(ifp0);
3175 if (ifp1 != NULL && !IFQ_DRV_IS_EMPTY(&ifp1->if_snd))
3176 sk_start_locked(ifp1);
3184 struct sk_if_softc *sc_if;
3186 struct sk_softc *sc;
3188 u_int16_t eaddr[(ETHER_ADDR_LEN+1)/2];
3189 struct sk_bcom_hack bhack[] = {
3190 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 }, { 0x17, 0x0013 },
3191 { 0x15, 0x0404 }, { 0x17, 0x8006 }, { 0x15, 0x0132 }, { 0x17, 0x8006 },
3192 { 0x15, 0x0232 }, { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
3195 SK_IF_LOCK_ASSERT(sc_if);
3197 sc = sc_if->sk_softc;
3198 ifp = sc_if->sk_ifp;
3200 /* Unreset the XMAC. */
3201 SK_IF_WRITE_2(sc_if, 0, SK_TXF1_MACCTL, SK_TXMACCTL_XMAC_UNRESET);
3204 /* Reset the XMAC's internal state. */
3205 SK_XM_SETBIT_2(sc_if, XM_GPIO, XM_GPIO_RESETMAC);
3207 /* Save the XMAC II revision */
3208 sc_if->sk_xmac_rev = XM_XMAC_REV(SK_XM_READ_4(sc_if, XM_DEVID));
3211 * Perform additional initialization for external PHYs,
3212 * namely for the 1000baseTX cards that use the XMAC's
3215 if (sc_if->sk_phytype == SK_PHYTYPE_BCOM) {
3219 /* Take PHY out of reset. */
3220 val = sk_win_read_4(sc, SK_GPIO);
3221 if (sc_if->sk_port == SK_PORT_A)
3222 val |= SK_GPIO_DIR0|SK_GPIO_DAT0;
3224 val |= SK_GPIO_DIR2|SK_GPIO_DAT2;
3225 sk_win_write_4(sc, SK_GPIO, val);
3227 /* Enable GMII mode on the XMAC. */
3228 SK_XM_SETBIT_2(sc_if, XM_HWCFG, XM_HWCFG_GMIIMODE);
3230 sk_xmac_miibus_writereg(sc_if, SK_PHYADDR_BCOM,
3231 BRGPHY_MII_BMCR, BRGPHY_BMCR_RESET);
3233 sk_xmac_miibus_writereg(sc_if, SK_PHYADDR_BCOM,
3234 BRGPHY_MII_IMR, 0xFFF0);
3237 * Early versions of the BCM5400 apparently have
3238 * a bug that requires them to have their reserved
3239 * registers initialized to some magic values. I don't
3240 * know what the numbers do, I'm just the messenger.
3242 if (sk_xmac_miibus_readreg(sc_if, SK_PHYADDR_BCOM, 0x03)
3244 while(bhack[i].reg) {
3245 sk_xmac_miibus_writereg(sc_if, SK_PHYADDR_BCOM,
3246 bhack[i].reg, bhack[i].val);
3252 /* Set station address */
3253 bcopy(IF_LLADDR(sc_if->sk_ifp), eaddr, ETHER_ADDR_LEN);
3254 SK_XM_WRITE_2(sc_if, XM_PAR0, eaddr[0]);
3255 SK_XM_WRITE_2(sc_if, XM_PAR1, eaddr[1]);
3256 SK_XM_WRITE_2(sc_if, XM_PAR2, eaddr[2]);
3257 SK_XM_SETBIT_4(sc_if, XM_MODE, XM_MODE_RX_USE_STATION);
3259 if (ifp->if_flags & IFF_BROADCAST) {
3260 SK_XM_CLRBIT_4(sc_if, XM_MODE, XM_MODE_RX_NOBROAD);
3262 SK_XM_SETBIT_4(sc_if, XM_MODE, XM_MODE_RX_NOBROAD);
3265 /* We don't need the FCS appended to the packet. */
3266 SK_XM_SETBIT_2(sc_if, XM_RXCMD, XM_RXCMD_STRIPFCS);
3268 /* We want short frames padded to 60 bytes. */
3269 SK_XM_SETBIT_2(sc_if, XM_TXCMD, XM_TXCMD_AUTOPAD);
3272 * Enable the reception of all error frames. This is is
3273 * a necessary evil due to the design of the XMAC. The
3274 * XMAC's receive FIFO is only 8K in size, however jumbo
3275 * frames can be up to 9000 bytes in length. When bad
3276 * frame filtering is enabled, the XMAC's RX FIFO operates
3277 * in 'store and forward' mode. For this to work, the
3278 * entire frame has to fit into the FIFO, but that means
3279 * that jumbo frames larger than 8192 bytes will be
3280 * truncated. Disabling all bad frame filtering causes
3281 * the RX FIFO to operate in streaming mode, in which
3282 * case the XMAC will start transfering frames out of the
3283 * RX FIFO as soon as the FIFO threshold is reached.
3285 if (ifp->if_mtu > SK_MAX_FRAMELEN) {
3286 SK_XM_SETBIT_4(sc_if, XM_MODE, XM_MODE_RX_BADFRAMES|
3287 XM_MODE_RX_GIANTS|XM_MODE_RX_RUNTS|XM_MODE_RX_CRCERRS|
3288 XM_MODE_RX_INRANGELEN);
3289 SK_XM_SETBIT_2(sc_if, XM_RXCMD, XM_RXCMD_BIGPKTOK);
3291 SK_XM_CLRBIT_2(sc_if, XM_RXCMD, XM_RXCMD_BIGPKTOK);
3294 * Bump up the transmit threshold. This helps hold off transmit
3295 * underruns when we're blasting traffic from both ports at once.
3297 SK_XM_WRITE_2(sc_if, XM_TX_REQTHRESH, SK_XM_TX_FIFOTHRESH);
3300 sk_rxfilter_genesis(sc_if);
3302 /* Clear and enable interrupts */
3303 SK_XM_READ_2(sc_if, XM_ISR);
3304 if (sc_if->sk_phytype == SK_PHYTYPE_XMAC)
3305 SK_XM_WRITE_2(sc_if, XM_IMR, XM_INTRS);
3307 SK_XM_WRITE_2(sc_if, XM_IMR, 0xFFFF);
3309 /* Configure MAC arbiter */
3310 switch(sc_if->sk_xmac_rev) {
3311 case XM_XMAC_REV_B2:
3312 sk_win_write_1(sc, SK_RCINIT_RX1, SK_RCINIT_XMAC_B2);
3313 sk_win_write_1(sc, SK_RCINIT_TX1, SK_RCINIT_XMAC_B2);
3314 sk_win_write_1(sc, SK_RCINIT_RX2, SK_RCINIT_XMAC_B2);
3315 sk_win_write_1(sc, SK_RCINIT_TX2, SK_RCINIT_XMAC_B2);
3316 sk_win_write_1(sc, SK_MINIT_RX1, SK_MINIT_XMAC_B2);
3317 sk_win_write_1(sc, SK_MINIT_TX1, SK_MINIT_XMAC_B2);
3318 sk_win_write_1(sc, SK_MINIT_RX2, SK_MINIT_XMAC_B2);
3319 sk_win_write_1(sc, SK_MINIT_TX2, SK_MINIT_XMAC_B2);
3320 sk_win_write_1(sc, SK_RECOVERY_CTL, SK_RECOVERY_XMAC_B2);
3322 case XM_XMAC_REV_C1:
3323 sk_win_write_1(sc, SK_RCINIT_RX1, SK_RCINIT_XMAC_C1);
3324 sk_win_write_1(sc, SK_RCINIT_TX1, SK_RCINIT_XMAC_C1);
3325 sk_win_write_1(sc, SK_RCINIT_RX2, SK_RCINIT_XMAC_C1);
3326 sk_win_write_1(sc, SK_RCINIT_TX2, SK_RCINIT_XMAC_C1);
3327 sk_win_write_1(sc, SK_MINIT_RX1, SK_MINIT_XMAC_C1);
3328 sk_win_write_1(sc, SK_MINIT_TX1, SK_MINIT_XMAC_C1);
3329 sk_win_write_1(sc, SK_MINIT_RX2, SK_MINIT_XMAC_C1);
3330 sk_win_write_1(sc, SK_MINIT_TX2, SK_MINIT_XMAC_C1);
3331 sk_win_write_1(sc, SK_RECOVERY_CTL, SK_RECOVERY_XMAC_B2);
3336 sk_win_write_2(sc, SK_MACARB_CTL,
3337 SK_MACARBCTL_UNRESET|SK_MACARBCTL_FASTOE_OFF);
3345 sk_init_yukon(sc_if)
3346 struct sk_if_softc *sc_if;
3350 struct sk_softc *sc;
3355 SK_IF_LOCK_ASSERT(sc_if);
3357 sc = sc_if->sk_softc;
3358 ifp = sc_if->sk_ifp;
3360 if (sc->sk_type == SK_YUKON_LITE &&
3361 sc->sk_rev >= SK_YUKON_LITE_REV_A3) {
3363 * Workaround code for COMA mode, set PHY reset.
3364 * Otherwise it will not correctly take chip out of
3367 v = sk_win_read_4(sc, SK_GPIO);
3368 v |= SK_GPIO_DIR9 | SK_GPIO_DAT9;
3369 sk_win_write_4(sc, SK_GPIO, v);
3372 /* GMAC and GPHY Reset */
3373 SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, SK_GPHY_RESET_SET);
3374 SK_IF_WRITE_4(sc_if, 0, SK_GMAC_CTRL, SK_GMAC_RESET_SET);
3377 if (sc->sk_type == SK_YUKON_LITE &&
3378 sc->sk_rev >= SK_YUKON_LITE_REV_A3) {
3380 * Workaround code for COMA mode, clear PHY reset
3382 v = sk_win_read_4(sc, SK_GPIO);
3385 sk_win_write_4(sc, SK_GPIO, v);
3388 phy = SK_GPHY_INT_POL_HI | SK_GPHY_DIS_FC | SK_GPHY_DIS_SLEEP |
3389 SK_GPHY_ENA_XC | SK_GPHY_ANEG_ALL | SK_GPHY_ENA_PAUSE;
3391 if (sc->sk_coppertype)
3392 phy |= SK_GPHY_COPPER;
3394 phy |= SK_GPHY_FIBER;
3396 SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, phy | SK_GPHY_RESET_SET);
3398 SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, phy | SK_GPHY_RESET_CLEAR);
3399 SK_IF_WRITE_4(sc_if, 0, SK_GMAC_CTRL, SK_GMAC_LOOP_OFF |
3400 SK_GMAC_PAUSE_ON | SK_GMAC_RESET_CLEAR);
3402 /* unused read of the interrupt source register */
3403 SK_IF_READ_2(sc_if, 0, SK_GMAC_ISR);
3405 reg = SK_YU_READ_2(sc_if, YUKON_PAR);
3407 /* MIB Counter Clear Mode set */
3408 reg |= YU_PAR_MIB_CLR;
3409 SK_YU_WRITE_2(sc_if, YUKON_PAR, reg);
3411 /* MIB Counter Clear Mode clear */
3412 reg &= ~YU_PAR_MIB_CLR;
3413 SK_YU_WRITE_2(sc_if, YUKON_PAR, reg);
3415 /* receive control reg */
3416 SK_YU_WRITE_2(sc_if, YUKON_RCR, YU_RCR_CRCR);
3418 /* transmit parameter register */
3419 SK_YU_WRITE_2(sc_if, YUKON_TPR, YU_TPR_JAM_LEN(0x3) |
3420 YU_TPR_JAM_IPG(0xb) | YU_TPR_JAM2DATA_IPG(0x1a) );
3422 /* serial mode register */
3423 reg = YU_SMR_DATA_BLIND(0x1c) | YU_SMR_MFL_VLAN | YU_SMR_IPG_DATA(0x1e);
3424 if (ifp->if_mtu > SK_MAX_FRAMELEN)
3425 reg |= YU_SMR_MFL_JUMBO;
3426 SK_YU_WRITE_2(sc_if, YUKON_SMR, reg);
3428 /* Setup Yukon's station address */
3429 eaddr = IF_LLADDR(sc_if->sk_ifp);
3430 for (i = 0; i < 3; i++)
3431 SK_YU_WRITE_2(sc_if, SK_MAC0_0 + i * 4,
3432 eaddr[i * 2] | eaddr[i * 2 + 1] << 8);
3433 /* Set GMAC source address of flow control. */
3434 for (i = 0; i < 3; i++)
3435 SK_YU_WRITE_2(sc_if, YUKON_SAL1 + i * 4,
3436 eaddr[i * 2] | eaddr[i * 2 + 1] << 8);
3437 /* Set GMAC virtual address. */
3438 for (i = 0; i < 3; i++)
3439 SK_YU_WRITE_2(sc_if, YUKON_SAL2 + i * 4,
3440 eaddr[i * 2] | eaddr[i * 2 + 1] << 8);
3443 sk_rxfilter_yukon(sc_if);
3445 /* enable interrupt mask for counter overflows */
3446 SK_YU_WRITE_2(sc_if, YUKON_TIMR, 0);
3447 SK_YU_WRITE_2(sc_if, YUKON_RIMR, 0);
3448 SK_YU_WRITE_2(sc_if, YUKON_TRIMR, 0);
3450 /* Configure RX MAC FIFO Flush Mask */
3451 v = YU_RXSTAT_FOFL | YU_RXSTAT_CRCERR | YU_RXSTAT_MIIERR |
3452 YU_RXSTAT_BADFC | YU_RXSTAT_GOODFC | YU_RXSTAT_RUNT |
3454 SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_FLUSH_MASK, v);
3456 /* Disable RX MAC FIFO Flush for YUKON-Lite Rev. A0 only */
3457 if (sc->sk_type == SK_YUKON_LITE && sc->sk_rev == SK_YUKON_LITE_REV_A0)
3458 v = SK_TFCTL_OPERATION_ON;
3460 v = SK_TFCTL_OPERATION_ON | SK_RFCTL_FIFO_FLUSH_ON;
3461 /* Configure RX MAC FIFO */
3462 SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_RESET_CLEAR);
3463 SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_CTRL_TEST, v);
3465 /* Increase flush threshould to 64 bytes */
3466 SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_FLUSH_THRESHOLD,
3467 SK_RFCTL_FIFO_THRESHOLD + 1);
3469 /* Configure TX MAC FIFO */
3470 SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_RESET_CLEAR);
3471 SK_IF_WRITE_2(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_OPERATION_ON);
3475 * Note that to properly initialize any part of the GEnesis chip,
3476 * you first have to take it out of reset mode.
3482 struct sk_if_softc *sc_if = xsc;
3485 sk_init_locked(sc_if);
3486 SK_IF_UNLOCK(sc_if);
3492 sk_init_locked(sc_if)
3493 struct sk_if_softc *sc_if;
3495 struct sk_softc *sc;
3497 struct mii_data *mii;
3502 SK_IF_LOCK_ASSERT(sc_if);
3504 ifp = sc_if->sk_ifp;
3505 sc = sc_if->sk_softc;
3506 mii = device_get_softc(sc_if->sk_miibus);
3508 if (ifp->if_drv_flags & IFF_DRV_RUNNING)
3511 /* Cancel pending I/O and free all RX/TX buffers. */
3514 if (sc->sk_type == SK_GENESIS) {
3515 /* Configure LINK_SYNC LED */
3516 SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_ON);
3517 SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL,
3518 SK_LINKLED_LINKSYNC_ON);
3520 /* Configure RX LED */
3521 SK_IF_WRITE_1(sc_if, 0, SK_RXLED1_CTL,
3522 SK_RXLEDCTL_COUNTER_START);
3524 /* Configure TX LED */
3525 SK_IF_WRITE_1(sc_if, 0, SK_TXLED1_CTL,
3526 SK_TXLEDCTL_COUNTER_START);
3530 * Configure descriptor poll timer
3532 * SK-NET GENESIS data sheet says that possibility of losing Start
3533 * transmit command due to CPU/cache related interim storage problems
3534 * under certain conditions. The document recommends a polling
3535 * mechanism to send a Start transmit command to initiate transfer
3536 * of ready descriptors regulary. To cope with this issue sk(4) now
3537 * enables descriptor poll timer to initiate descriptor processing
3538 * periodically as defined by SK_DPT_TIMER_MAX. However sk(4) still
3539 * issue SK_TXBMU_TX_START to Tx BMU to get fast execution of Tx
3540 * command instead of waiting for next descriptor polling time.
3541 * The same rule may apply to Rx side too but it seems that is not
3542 * needed at the moment.
3543 * Since sk(4) uses descriptor polling as a last resort there is no
3544 * need to set smaller polling time than maximum allowable one.
3546 SK_IF_WRITE_4(sc_if, 0, SK_DPT_INIT, SK_DPT_TIMER_MAX);
3548 /* Configure I2C registers */
3550 /* Configure XMAC(s) */
3551 switch (sc->sk_type) {
3553 sk_init_xmac(sc_if);
3558 sk_init_yukon(sc_if);
3563 if (sc->sk_type == SK_GENESIS) {
3564 /* Configure MAC FIFOs */
3565 SK_IF_WRITE_4(sc_if, 0, SK_RXF1_CTL, SK_FIFO_UNRESET);
3566 SK_IF_WRITE_4(sc_if, 0, SK_RXF1_END, SK_FIFO_END);
3567 SK_IF_WRITE_4(sc_if, 0, SK_RXF1_CTL, SK_FIFO_ON);
3569 SK_IF_WRITE_4(sc_if, 0, SK_TXF1_CTL, SK_FIFO_UNRESET);
3570 SK_IF_WRITE_4(sc_if, 0, SK_TXF1_END, SK_FIFO_END);
3571 SK_IF_WRITE_4(sc_if, 0, SK_TXF1_CTL, SK_FIFO_ON);
3574 /* Configure transmit arbiter(s) */
3575 SK_IF_WRITE_1(sc_if, 0, SK_TXAR1_COUNTERCTL,
3576 SK_TXARCTL_ON|SK_TXARCTL_FSYNC_ON);
3578 /* Configure RAMbuffers */
3579 SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_UNRESET);
3580 SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_START, sc_if->sk_rx_ramstart);
3581 SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_WR_PTR, sc_if->sk_rx_ramstart);
3582 SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_RD_PTR, sc_if->sk_rx_ramstart);
3583 SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_END, sc_if->sk_rx_ramend);
3584 SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_ON);
3586 SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_CTLTST, SK_RBCTL_UNRESET);
3587 SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_CTLTST, SK_RBCTL_STORENFWD_ON);
3588 SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_START, sc_if->sk_tx_ramstart);
3589 SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_WR_PTR, sc_if->sk_tx_ramstart);
3590 SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_RD_PTR, sc_if->sk_tx_ramstart);
3591 SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_END, sc_if->sk_tx_ramend);
3592 SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_CTLTST, SK_RBCTL_ON);
3594 /* Configure BMUs */
3595 SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, SK_RXBMU_ONLINE);
3596 if (ifp->if_mtu > SK_MAX_FRAMELEN) {
3597 SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_CURADDR_LO,
3598 SK_ADDR_LO(SK_JUMBO_RX_RING_ADDR(sc_if, 0)));
3599 SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_CURADDR_HI,
3600 SK_ADDR_HI(SK_JUMBO_RX_RING_ADDR(sc_if, 0)));
3602 SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_CURADDR_LO,
3603 SK_ADDR_LO(SK_RX_RING_ADDR(sc_if, 0)));
3604 SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_CURADDR_HI,
3605 SK_ADDR_HI(SK_RX_RING_ADDR(sc_if, 0)));
3608 SK_IF_WRITE_4(sc_if, 1, SK_TXQS1_BMU_CSR, SK_TXBMU_ONLINE);
3609 SK_IF_WRITE_4(sc_if, 1, SK_TXQS1_CURADDR_LO,
3610 SK_ADDR_LO(SK_TX_RING_ADDR(sc_if, 0)));
3611 SK_IF_WRITE_4(sc_if, 1, SK_TXQS1_CURADDR_HI,
3612 SK_ADDR_HI(SK_TX_RING_ADDR(sc_if, 0)));
3614 /* Init descriptors */
3615 if (ifp->if_mtu > SK_MAX_FRAMELEN)
3616 error = sk_init_jumbo_rx_ring(sc_if);
3618 error = sk_init_rx_ring(sc_if);
3620 device_printf(sc_if->sk_if_dev,
3621 "initialization failed: no memory for rx buffers\n");
3625 sk_init_tx_ring(sc_if);
3627 /* Set interrupt moderation if changed via sysctl. */
3628 imr = sk_win_read_4(sc, SK_IMTIMERINIT);
3629 if (imr != SK_IM_USECS(sc->sk_int_mod, sc->sk_int_ticks)) {
3630 sk_win_write_4(sc, SK_IMTIMERINIT, SK_IM_USECS(sc->sk_int_mod,
3633 device_printf(sc_if->sk_if_dev,
3634 "interrupt moderation is %d us.\n",
3638 /* Configure interrupt handling */
3639 CSR_READ_4(sc, SK_ISSR);
3640 if (sc_if->sk_port == SK_PORT_A)
3641 sc->sk_intrmask |= SK_INTRS1;
3643 sc->sk_intrmask |= SK_INTRS2;
3645 sc->sk_intrmask |= SK_ISR_EXTERNAL_REG;
3647 CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
3650 SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, SK_RXBMU_RX_START);
3652 switch(sc->sk_type) {
3654 /* Enable XMACs TX and RX state machines */
3655 SK_XM_CLRBIT_2(sc_if, XM_MMUCMD, XM_MMUCMD_IGNPAUSE);
3656 SK_XM_SETBIT_2(sc_if, XM_MMUCMD, XM_MMUCMD_TX_ENB|XM_MMUCMD_RX_ENB);
3661 reg = SK_YU_READ_2(sc_if, YUKON_GPCR);
3662 reg |= YU_GPCR_TXEN | YU_GPCR_RXEN;
3664 /* XXX disable 100Mbps and full duplex mode? */
3665 reg &= ~(YU_GPCR_SPEED | YU_GPCR_DPLX_DIS);
3667 SK_YU_WRITE_2(sc_if, YUKON_GPCR, reg);
3670 /* Activate descriptor polling timer */
3671 SK_IF_WRITE_4(sc_if, 0, SK_DPT_TIMER_CTRL, SK_DPT_TCTL_START);
3672 /* start transfer of Tx descriptors */
3673 CSR_WRITE_4(sc, sc_if->sk_tx_bmu, SK_TXBMU_TX_START);
3675 ifp->if_drv_flags |= IFF_DRV_RUNNING;
3676 ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3678 switch (sc->sk_type) {
3682 callout_reset(&sc_if->sk_tick_ch, hz, sk_yukon_tick, sc_if);
3686 callout_reset(&sc_if->sk_watchdog_ch, hz, sk_watchdog, ifp);
3693 struct sk_if_softc *sc_if;
3696 struct sk_softc *sc;
3697 struct sk_txdesc *txd;
3698 struct sk_rxdesc *rxd;
3699 struct sk_rxdesc *jrxd;
3703 SK_IF_LOCK_ASSERT(sc_if);
3704 sc = sc_if->sk_softc;
3705 ifp = sc_if->sk_ifp;
3707 callout_stop(&sc_if->sk_tick_ch);
3708 callout_stop(&sc_if->sk_watchdog_ch);
3710 /* stop Tx descriptor polling timer */
3711 SK_IF_WRITE_4(sc_if, 0, SK_DPT_TIMER_CTRL, SK_DPT_TCTL_STOP);
3712 /* stop transfer of Tx descriptors */
3713 CSR_WRITE_4(sc, sc_if->sk_tx_bmu, SK_TXBMU_TX_STOP);
3714 for (i = 0; i < SK_TIMEOUT; i++) {
3715 val = CSR_READ_4(sc, sc_if->sk_tx_bmu);
3716 if ((val & SK_TXBMU_TX_STOP) == 0)
3720 if (i == SK_TIMEOUT)
3721 device_printf(sc_if->sk_if_dev,
3722 "can not stop transfer of Tx descriptor\n");
3723 /* stop transfer of Rx descriptors */
3724 SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, SK_RXBMU_RX_STOP);
3725 for (i = 0; i < SK_TIMEOUT; i++) {
3726 val = SK_IF_READ_4(sc_if, 0, SK_RXQ1_BMU_CSR);
3727 if ((val & SK_RXBMU_RX_STOP) == 0)
3731 if (i == SK_TIMEOUT)
3732 device_printf(sc_if->sk_if_dev,
3733 "can not stop transfer of Rx descriptor\n");
3735 if (sc_if->sk_phytype == SK_PHYTYPE_BCOM) {
3736 /* Put PHY back into reset. */
3737 val = sk_win_read_4(sc, SK_GPIO);
3738 if (sc_if->sk_port == SK_PORT_A) {
3739 val |= SK_GPIO_DIR0;
3740 val &= ~SK_GPIO_DAT0;
3742 val |= SK_GPIO_DIR2;
3743 val &= ~SK_GPIO_DAT2;
3745 sk_win_write_4(sc, SK_GPIO, val);
3748 /* Turn off various components of this interface. */
3749 SK_XM_SETBIT_2(sc_if, XM_GPIO, XM_GPIO_RESETMAC);
3750 switch (sc->sk_type) {
3752 SK_IF_WRITE_2(sc_if, 0, SK_TXF1_MACCTL, SK_TXMACCTL_XMAC_RESET);
3753 SK_IF_WRITE_4(sc_if, 0, SK_RXF1_CTL, SK_FIFO_RESET);
3758 SK_IF_WRITE_1(sc_if,0, SK_RXMF1_CTRL_TEST, SK_RFCTL_RESET_SET);
3759 SK_IF_WRITE_1(sc_if,0, SK_TXMF1_CTRL_TEST, SK_TFCTL_RESET_SET);
3762 SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, SK_RXBMU_OFFLINE);
3763 SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_RESET|SK_RBCTL_OFF);
3764 SK_IF_WRITE_4(sc_if, 1, SK_TXQS1_BMU_CSR, SK_TXBMU_OFFLINE);
3765 SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_CTLTST, SK_RBCTL_RESET|SK_RBCTL_OFF);
3766 SK_IF_WRITE_1(sc_if, 0, SK_TXAR1_COUNTERCTL, SK_TXARCTL_OFF);
3767 SK_IF_WRITE_1(sc_if, 0, SK_RXLED1_CTL, SK_RXLEDCTL_COUNTER_STOP);
3768 SK_IF_WRITE_1(sc_if, 0, SK_TXLED1_CTL, SK_RXLEDCTL_COUNTER_STOP);
3769 SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_OFF);
3770 SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_LINKSYNC_OFF);
3772 /* Disable interrupts */
3773 if (sc_if->sk_port == SK_PORT_A)
3774 sc->sk_intrmask &= ~SK_INTRS1;
3776 sc->sk_intrmask &= ~SK_INTRS2;
3777 CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
3779 SK_XM_READ_2(sc_if, XM_ISR);
3780 SK_XM_WRITE_2(sc_if, XM_IMR, 0xFFFF);
3782 /* Free RX and TX mbufs still in the queues. */
3783 for (i = 0; i < SK_RX_RING_CNT; i++) {
3784 rxd = &sc_if->sk_cdata.sk_rxdesc[i];
3785 if (rxd->rx_m != NULL) {
3786 bus_dmamap_sync(sc_if->sk_cdata.sk_rx_tag,
3787 rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3788 bus_dmamap_unload(sc_if->sk_cdata.sk_rx_tag,
3794 for (i = 0; i < SK_JUMBO_RX_RING_CNT; i++) {
3795 jrxd = &sc_if->sk_cdata.sk_jumbo_rxdesc[i];
3796 if (jrxd->rx_m != NULL) {
3797 bus_dmamap_sync(sc_if->sk_cdata.sk_jumbo_rx_tag,
3798 jrxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3799 bus_dmamap_unload(sc_if->sk_cdata.sk_jumbo_rx_tag,
3801 m_freem(jrxd->rx_m);
3805 for (i = 0; i < SK_TX_RING_CNT; i++) {
3806 txd = &sc_if->sk_cdata.sk_txdesc[i];
3807 if (txd->tx_m != NULL) {
3808 bus_dmamap_sync(sc_if->sk_cdata.sk_tx_tag,
3809 txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3810 bus_dmamap_unload(sc_if->sk_cdata.sk_tx_tag,
3817 ifp->if_drv_flags &= ~(IFF_DRV_RUNNING|IFF_DRV_OACTIVE);
3823 sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
3829 value = *(int *)arg1;
3830 error = sysctl_handle_int(oidp, &value, 0, req);
3831 if (error || !req->newptr)
3833 if (value < low || value > high)
3835 *(int *)arg1 = value;
3840 sysctl_hw_sk_int_mod(SYSCTL_HANDLER_ARGS)
3842 return (sysctl_int_range(oidp, arg1, arg2, req, SK_IM_MIN, SK_IM_MAX));