2 * Copyright (c) 2000 Matthew C. Forman
4 * Based (heavily) on alpm.c which is:
6 * Copyright (c) 1998, 1999 Nicolas Souchu
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions and the following disclaimer.
14 * 2. Redistributions in binary form must reproduce the above copyright
15 * notice, this list of conditions and the following disclaimer in the
16 * documentation and/or other materials provided with the distribution.
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 * Power management function/SMBus function support for the AMD 756 chip.
35 #include <sys/cdefs.h>
36 __FBSDID("$FreeBSD$");
38 #include <sys/param.h>
40 #include <sys/kernel.h>
42 #include <sys/module.h>
43 #include <sys/mutex.h>
44 #include <sys/systm.h>
46 #include <machine/bus.h>
47 #include <machine/resource.h>
50 #include <dev/pci/pcivar.h>
51 #include <dev/pci/pcireg.h>
53 #include <dev/smbus/smbconf.h>
56 #define AMDPM_DEBUG(x) if (amdpm_debug) (x)
59 static int amdpm_debug = 1;
61 static int amdpm_debug = 0;
64 #define AMDPM_VENDORID_AMD 0x1022
65 #define AMDPM_DEVICEID_AMD756PM 0x740b
66 #define AMDPM_DEVICEID_AMD766PM 0x7413
67 #define AMDPM_DEVICEID_AMD768PM 0x7443
68 #define AMDPM_DEVICEID_AMD8111PM 0x746B
70 /* nVidia nForce chipset */
71 #define AMDPM_VENDORID_NVIDIA 0x10de
72 #define AMDPM_DEVICEID_NF_SMB 0x01b4
74 /* PCI Configuration space registers */
75 #define AMDPCI_PMBASE 0x58
76 #define NFPCI_PMBASE 0x14
78 #define AMDPCI_GEN_CONFIG_PM 0x41
79 #define AMDPCI_PMIOEN (1<<7)
81 #define AMDPCI_SCIINT_CONFIG_PM 0x42
82 #define AMDPCI_SCISEL_IRQ11 11
84 #define AMDPCI_REVID 0x08
88 * Base address programmed via AMDPCI_PMBASE.
91 #define AMDSMB_GLOBAL_STATUS (0x00)
92 #define AMDSMB_GS_TO_STS (1<<5)
93 #define AMDSMB_GS_HCYC_STS (1<<4)
94 #define AMDSMB_GS_HST_STS (1<<3)
95 #define AMDSMB_GS_PRERR_STS (1<<2)
96 #define AMDSMB_GS_COL_STS (1<<1)
97 #define AMDSMB_GS_ABRT_STS (1<<0)
98 #define AMDSMB_GS_CLEAR_STS (AMDSMB_GS_TO_STS|AMDSMB_GS_HCYC_STS|AMDSMB_GS_PRERR_STS|AMDSMB_GS_COL_STS|AMDSMB_GS_ABRT_STS)
100 #define AMDSMB_GLOBAL_ENABLE (0x02)
101 #define AMDSMB_GE_ABORT (1<<5)
102 #define AMDSMB_GE_HCYC_EN (1<<4)
103 #define AMDSMB_GE_HOST_STC (1<<3)
104 #define AMDSMB_GE_CYC_QUICK 0
105 #define AMDSMB_GE_CYC_BYTE 1
106 #define AMDSMB_GE_CYC_BDATA 2
107 #define AMDSMB_GE_CYC_WDATA 3
108 #define AMDSMB_GE_CYC_PROCCALL 4
109 #define AMDSMB_GE_CYC_BLOCK 5
111 #define LSB 0x1 /* XXX: Better name: Read/Write? */
113 #define AMDSMB_HSTADDR (0x04)
114 #define AMDSMB_HSTDATA (0x06)
115 #define AMDSMB_HSTCMD (0x08)
116 #define AMDSMB_HSTDFIFO (0x09)
117 #define AMDSMB_HSLVDATA (0x0A)
118 #define AMDSMB_HSLVDA (0x0C)
119 #define AMDSMB_HSLVDDR (0x0E)
120 #define AMDSMB_SNPADDR (0x0F)
125 struct resource *res;
130 #define AMDPM_LOCK(amdpm) mtx_lock(&(amdpm)->lock)
131 #define AMDPM_UNLOCK(amdpm) mtx_unlock(&(amdpm)->lock)
132 #define AMDPM_LOCK_ASSERT(amdpm) mtx_assert(&(amdpm)->lock, MA_OWNED)
134 #define AMDPM_SMBINB(amdpm,register) \
135 (bus_read_1(amdpm->res, register))
136 #define AMDPM_SMBOUTB(amdpm,register,value) \
137 (bus_write_1(amdpm->res, register, value))
138 #define AMDPM_SMBINW(amdpm,register) \
139 (bus_read_2(amdpm->res, register))
140 #define AMDPM_SMBOUTW(amdpm,register,value) \
141 (bus_write_2(amdpm->res, register, value))
143 static int amdpm_detach(device_t dev);
146 amdpm_probe(device_t dev)
152 vid = pci_get_vendor(dev);
153 did = pci_get_device(dev);
154 if ((vid == AMDPM_VENDORID_AMD) &&
155 ((did == AMDPM_DEVICEID_AMD756PM) ||
156 (did == AMDPM_DEVICEID_AMD766PM) ||
157 (did == AMDPM_DEVICEID_AMD768PM) ||
158 (did == AMDPM_DEVICEID_AMD8111PM))) {
159 device_set_desc(dev, "AMD 756/766/768/8111 Power Management Controller");
162 * We have to do this, since the BIOS won't give us the
163 * resource info (not mine, anyway).
165 base = pci_read_config(dev, AMDPCI_PMBASE, 4);
167 bus_set_resource(dev, SYS_RES_IOPORT, AMDPCI_PMBASE,
169 return (BUS_PROBE_DEFAULT);
172 if ((vid == AMDPM_VENDORID_NVIDIA) &&
173 (did == AMDPM_DEVICEID_NF_SMB)) {
174 device_set_desc(dev, "nForce SMBus Controller");
177 * We have to do this, since the BIOS won't give us the
178 * resource info (not mine, anyway).
180 base = pci_read_config(dev, NFPCI_PMBASE, 4);
182 bus_set_resource(dev, SYS_RES_IOPORT, NFPCI_PMBASE,
185 return (BUS_PROBE_DEFAULT);
192 amdpm_attach(device_t dev)
194 struct amdpm_softc *amdpm_sc = device_get_softc(dev);
197 /* Enable I/O block access */
198 val_b = pci_read_config(dev, AMDPCI_GEN_CONFIG_PM, 1);
199 pci_write_config(dev, AMDPCI_GEN_CONFIG_PM, val_b | AMDPCI_PMIOEN, 1);
201 /* Allocate I/O space */
202 if (pci_get_vendor(dev) == AMDPM_VENDORID_AMD)
203 amdpm_sc->rid = AMDPCI_PMBASE;
205 amdpm_sc->rid = NFPCI_PMBASE;
206 amdpm_sc->res = bus_alloc_resource_any(dev, SYS_RES_IOPORT,
207 &amdpm_sc->rid, RF_ACTIVE);
209 if (amdpm_sc->res == NULL) {
210 device_printf(dev, "could not map i/o space\n");
214 mtx_init(&amdpm_sc->lock, device_get_nameunit(dev), "amdpm", MTX_DEF);
216 /* Allocate a new smbus device */
217 amdpm_sc->smbus = device_add_child(dev, "smbus", -1);
218 if (!amdpm_sc->smbus) {
223 bus_generic_attach(dev);
229 amdpm_detach(device_t dev)
231 struct amdpm_softc *amdpm_sc = device_get_softc(dev);
233 if (amdpm_sc->smbus) {
234 device_delete_child(dev, amdpm_sc->smbus);
235 amdpm_sc->smbus = NULL;
238 mtx_destroy(&amdpm_sc->lock);
240 bus_release_resource(dev, SYS_RES_IOPORT, amdpm_sc->rid,
247 amdpm_callback(device_t dev, int index, void *data)
252 case SMB_REQUEST_BUS:
253 case SMB_RELEASE_BUS:
263 amdpm_clear(struct amdpm_softc *sc)
266 AMDPM_LOCK_ASSERT(sc);
267 AMDPM_SMBOUTW(sc, AMDSMB_GLOBAL_STATUS, AMDSMB_GS_CLEAR_STS);
275 amdpm_abort(struct amdpm_softc *sc)
279 l = AMDPM_SMBINW(sc, AMDSMB_GLOBAL_ENABLE);
280 AMDPM_SMBOUTW(sc, AMDSMB_GLOBAL_ENABLE, l | AMDSMB_GE_ABORT);
287 amdpm_idle(struct amdpm_softc *sc)
291 AMDPM_LOCK_ASSERT(sc);
292 sts = AMDPM_SMBINW(sc, AMDSMB_GLOBAL_STATUS);
294 AMDPM_DEBUG(printf("amdpm: busy? STS=0x%x\n", sts));
296 return (~(sts & AMDSMB_GS_HST_STS));
300 * Poll the SMBus controller
303 amdpm_wait(struct amdpm_softc *sc)
309 AMDPM_LOCK_ASSERT(sc);
310 /* Wait for command to complete (SMBus controller is idle) */
313 sts = AMDPM_SMBINW(sc, AMDSMB_GLOBAL_STATUS);
314 if (!(sts & AMDSMB_GS_HST_STS))
318 AMDPM_DEBUG(printf("amdpm: STS=0x%x (count=%d)\n", sts, count));
323 error |= SMB_ETIMEOUT;
325 if (sts & AMDSMB_GS_ABRT_STS)
328 if (sts & AMDSMB_GS_COL_STS)
331 if (sts & AMDSMB_GS_PRERR_STS)
332 error |= SMB_EBUSERR;
334 if (error != SMB_ENOERR)
341 amdpm_quick(device_t dev, u_char slave, int how)
343 struct amdpm_softc *sc = (struct amdpm_softc *)device_get_softc(dev);
349 if (!amdpm_idle(sc)) {
356 AMDPM_DEBUG(printf("amdpm: QWRITE to 0x%x", slave));
357 AMDPM_SMBOUTW(sc, AMDSMB_HSTADDR, slave & ~LSB);
360 AMDPM_DEBUG(printf("amdpm: QREAD to 0x%x", slave));
361 AMDPM_SMBOUTW(sc, AMDSMB_HSTADDR, slave | LSB);
364 panic("%s: unknown QUICK command (%x)!", __func__, how);
366 l = AMDPM_SMBINW(sc, AMDSMB_GLOBAL_ENABLE);
367 AMDPM_SMBOUTW(sc, AMDSMB_GLOBAL_ENABLE, (l & 0xfff8) | AMDSMB_GE_CYC_QUICK | AMDSMB_GE_HOST_STC);
369 error = amdpm_wait(sc);
371 AMDPM_DEBUG(printf(", error=0x%x\n", error));
378 amdpm_sendb(device_t dev, u_char slave, char byte)
380 struct amdpm_softc *sc = (struct amdpm_softc *)device_get_softc(dev);
386 if (!amdpm_idle(sc)) {
391 AMDPM_SMBOUTW(sc, AMDSMB_HSTADDR, slave & ~LSB);
392 AMDPM_SMBOUTW(sc, AMDSMB_HSTDATA, byte);
393 l = AMDPM_SMBINW(sc, AMDSMB_GLOBAL_ENABLE);
394 AMDPM_SMBOUTW(sc, AMDSMB_GLOBAL_ENABLE, (l & 0xfff8) | AMDSMB_GE_CYC_BYTE | AMDSMB_GE_HOST_STC);
396 error = amdpm_wait(sc);
398 AMDPM_DEBUG(printf("amdpm: SENDB to 0x%x, byte=0x%x, error=0x%x\n", slave, byte, error));
405 amdpm_recvb(device_t dev, u_char slave, char *byte)
407 struct amdpm_softc *sc = (struct amdpm_softc *)device_get_softc(dev);
413 if (!amdpm_idle(sc)) {
418 AMDPM_SMBOUTW(sc, AMDSMB_HSTADDR, slave | LSB);
419 l = AMDPM_SMBINW(sc, AMDSMB_GLOBAL_ENABLE);
420 AMDPM_SMBOUTW(sc, AMDSMB_GLOBAL_ENABLE, (l & 0xfff8) | AMDSMB_GE_CYC_BYTE | AMDSMB_GE_HOST_STC);
422 if ((error = amdpm_wait(sc)) == SMB_ENOERR)
423 *byte = AMDPM_SMBINW(sc, AMDSMB_HSTDATA);
425 AMDPM_DEBUG(printf("amdpm: RECVB from 0x%x, byte=0x%x, error=0x%x\n", slave, *byte, error));
432 amdpm_writeb(device_t dev, u_char slave, char cmd, char byte)
434 struct amdpm_softc *sc = (struct amdpm_softc *)device_get_softc(dev);
440 if (!amdpm_idle(sc)) {
445 AMDPM_SMBOUTW(sc, AMDSMB_HSTADDR, slave & ~LSB);
446 AMDPM_SMBOUTW(sc, AMDSMB_HSTDATA, byte);
447 AMDPM_SMBOUTB(sc, AMDSMB_HSTCMD, cmd);
448 l = AMDPM_SMBINW(sc, AMDSMB_GLOBAL_ENABLE);
449 AMDPM_SMBOUTW(sc, AMDSMB_GLOBAL_ENABLE, (l & 0xfff8) | AMDSMB_GE_CYC_BDATA | AMDSMB_GE_HOST_STC);
451 error = amdpm_wait(sc);
453 AMDPM_DEBUG(printf("amdpm: WRITEB to 0x%x, cmd=0x%x, byte=0x%x, error=0x%x\n", slave, cmd, byte, error));
460 amdpm_readb(device_t dev, u_char slave, char cmd, char *byte)
462 struct amdpm_softc *sc = (struct amdpm_softc *)device_get_softc(dev);
468 if (!amdpm_idle(sc)) {
473 AMDPM_SMBOUTW(sc, AMDSMB_HSTADDR, slave | LSB);
474 AMDPM_SMBOUTB(sc, AMDSMB_HSTCMD, cmd);
475 l = AMDPM_SMBINW(sc, AMDSMB_GLOBAL_ENABLE);
476 AMDPM_SMBOUTW(sc, AMDSMB_GLOBAL_ENABLE, (l & 0xfff8) | AMDSMB_GE_CYC_BDATA | AMDSMB_GE_HOST_STC);
478 if ((error = amdpm_wait(sc)) == SMB_ENOERR)
479 *byte = AMDPM_SMBINW(sc, AMDSMB_HSTDATA);
481 AMDPM_DEBUG(printf("amdpm: READB from 0x%x, cmd=0x%x, byte=0x%x, error=0x%x\n", slave, cmd, *byte, error));
488 amdpm_writew(device_t dev, u_char slave, char cmd, short word)
490 struct amdpm_softc *sc = (struct amdpm_softc *)device_get_softc(dev);
496 if (!amdpm_idle(sc)) {
501 AMDPM_SMBOUTW(sc, AMDSMB_HSTADDR, slave & ~LSB);
502 AMDPM_SMBOUTW(sc, AMDSMB_HSTDATA, word);
503 AMDPM_SMBOUTB(sc, AMDSMB_HSTCMD, cmd);
504 l = AMDPM_SMBINW(sc, AMDSMB_GLOBAL_ENABLE);
505 AMDPM_SMBOUTW(sc, AMDSMB_GLOBAL_ENABLE, (l & 0xfff8) | AMDSMB_GE_CYC_WDATA | AMDSMB_GE_HOST_STC);
507 error = amdpm_wait(sc);
509 AMDPM_DEBUG(printf("amdpm: WRITEW to 0x%x, cmd=0x%x, word=0x%x, error=0x%x\n", slave, cmd, word, error));
516 amdpm_readw(device_t dev, u_char slave, char cmd, short *word)
518 struct amdpm_softc *sc = (struct amdpm_softc *)device_get_softc(dev);
524 if (!amdpm_idle(sc)) {
529 AMDPM_SMBOUTW(sc, AMDSMB_HSTADDR, slave | LSB);
530 AMDPM_SMBOUTB(sc, AMDSMB_HSTCMD, cmd);
531 l = AMDPM_SMBINW(sc, AMDSMB_GLOBAL_ENABLE);
532 AMDPM_SMBOUTW(sc, AMDSMB_GLOBAL_ENABLE, (l & 0xfff8) | AMDSMB_GE_CYC_WDATA | AMDSMB_GE_HOST_STC);
534 if ((error = amdpm_wait(sc)) == SMB_ENOERR)
535 *word = AMDPM_SMBINW(sc, AMDSMB_HSTDATA);
537 AMDPM_DEBUG(printf("amdpm: READW from 0x%x, cmd=0x%x, word=0x%x, error=0x%x\n", slave, cmd, *word, error));
544 amdpm_bwrite(device_t dev, u_char slave, char cmd, u_char count, char *buf)
546 struct amdpm_softc *sc = (struct amdpm_softc *)device_get_softc(dev);
551 if (count < 1 || count > 32)
556 if (!amdpm_idle(sc)) {
561 AMDPM_SMBOUTW(sc, AMDSMB_HSTADDR, slave & ~LSB);
564 * Do we have to reset the internal 32-byte buffer?
565 * Can't see how to do this from the data sheet.
567 AMDPM_SMBOUTW(sc, AMDSMB_HSTDATA, count);
569 /* Fill the 32-byte internal buffer */
570 for (i = 0; i < count; i++) {
571 AMDPM_SMBOUTB(sc, AMDSMB_HSTDFIFO, buf[i]);
574 AMDPM_SMBOUTB(sc, AMDSMB_HSTCMD, cmd);
575 l = AMDPM_SMBINW(sc, AMDSMB_GLOBAL_ENABLE);
576 AMDPM_SMBOUTW(sc, AMDSMB_GLOBAL_ENABLE,
577 (l & 0xfff8) | AMDSMB_GE_CYC_BLOCK | AMDSMB_GE_HOST_STC);
579 error = amdpm_wait(sc);
581 AMDPM_DEBUG(printf("amdpm: WRITEBLK to 0x%x, count=0x%x, cmd=0x%x, error=0x%x", slave, count, cmd, error));
588 amdpm_bread(device_t dev, u_char slave, char cmd, u_char *count, char *buf)
590 struct amdpm_softc *sc = (struct amdpm_softc *)device_get_softc(dev);
595 if (*count < 1 || *count > 32)
600 if (!amdpm_idle(sc)) {
605 AMDPM_SMBOUTW(sc, AMDSMB_HSTADDR, slave | LSB);
607 AMDPM_SMBOUTB(sc, AMDSMB_HSTCMD, cmd);
609 l = AMDPM_SMBINW(sc, AMDSMB_GLOBAL_ENABLE);
610 AMDPM_SMBOUTW(sc, AMDSMB_GLOBAL_ENABLE,
611 (l & 0xfff8) | AMDSMB_GE_CYC_BLOCK | AMDSMB_GE_HOST_STC);
613 if ((error = amdpm_wait(sc)) != SMB_ENOERR)
616 len = AMDPM_SMBINW(sc, AMDSMB_HSTDATA);
618 /* Read the 32-byte internal buffer */
619 for (i = 0; i < len; i++) {
620 data = AMDPM_SMBINB(sc, AMDSMB_HSTDFIFO);
628 AMDPM_DEBUG(printf("amdpm: READBLK to 0x%x, count=0x%x, cmd=0x%x, error=0x%x", slave, *count, cmd, error));
634 static devclass_t amdpm_devclass;
636 static device_method_t amdpm_methods[] = {
637 /* Device interface */
638 DEVMETHOD(device_probe, amdpm_probe),
639 DEVMETHOD(device_attach, amdpm_attach),
640 DEVMETHOD(device_detach, amdpm_detach),
642 /* SMBus interface */
643 DEVMETHOD(smbus_callback, amdpm_callback),
644 DEVMETHOD(smbus_quick, amdpm_quick),
645 DEVMETHOD(smbus_sendb, amdpm_sendb),
646 DEVMETHOD(smbus_recvb, amdpm_recvb),
647 DEVMETHOD(smbus_writeb, amdpm_writeb),
648 DEVMETHOD(smbus_readb, amdpm_readb),
649 DEVMETHOD(smbus_writew, amdpm_writew),
650 DEVMETHOD(smbus_readw, amdpm_readw),
651 DEVMETHOD(smbus_bwrite, amdpm_bwrite),
652 DEVMETHOD(smbus_bread, amdpm_bread),
657 static driver_t amdpm_driver = {
660 sizeof(struct amdpm_softc),
663 DRIVER_MODULE(amdpm, pci, amdpm_driver, amdpm_devclass, 0, 0);
664 DRIVER_MODULE(smbus, amdpm, smbus_driver, smbus_devclass, 0, 0);
666 MODULE_DEPEND(amdpm, pci, 1, 1, 1);
667 MODULE_DEPEND(amdpm, smbus, SMBUS_MINVER, SMBUS_PREFVER, SMBUS_MAXVER);
668 MODULE_VERSION(amdpm, 1);