2 * Copyright (c) 1998, 1999 Takanori Watanabe
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 #include <sys/cdefs.h>
28 __FBSDID("$FreeBSD$");
30 #include <sys/param.h>
31 #include <sys/systm.h>
33 #include <sys/kernel.h>
35 #include <sys/module.h>
36 #include <sys/mutex.h>
38 #include <machine/bus.h>
39 #include <dev/smbus/smbconf.h>
43 #include <dev/pci/pcireg.h>
44 #include <dev/pci/pcivar.h>
45 #include <pci/intpmreg.h>
47 #include "opt_intpm.h"
51 struct resource *io_res;
52 struct resource *irq_res;
63 #define INTSMB_LOCK(sc) mtx_lock(&(sc)->lock)
64 #define INTSMB_UNLOCK(sc) mtx_unlock(&(sc)->lock)
65 #define INTSMB_LOCK_ASSERT(sc) mtx_assert(&(sc)->lock, MA_OWNED)
67 static int intsmb_probe(device_t);
68 static int intsmb_attach(device_t);
69 static int intsmb_detach(device_t);
70 static int intsmb_intr(struct intsmb_softc *sc);
71 static int intsmb_slvintr(struct intsmb_softc *sc);
72 static void intsmb_alrintr(struct intsmb_softc *sc);
73 static int intsmb_callback(device_t dev, int index, void *data);
74 static int intsmb_quick(device_t dev, u_char slave, int how);
75 static int intsmb_sendb(device_t dev, u_char slave, char byte);
76 static int intsmb_recvb(device_t dev, u_char slave, char *byte);
77 static int intsmb_writeb(device_t dev, u_char slave, char cmd, char byte);
78 static int intsmb_writew(device_t dev, u_char slave, char cmd, short word);
79 static int intsmb_readb(device_t dev, u_char slave, char cmd, char *byte);
80 static int intsmb_readw(device_t dev, u_char slave, char cmd, short *word);
81 static int intsmb_pcall(device_t dev, u_char slave, char cmd, short sdata, short *rdata);
82 static int intsmb_bwrite(device_t dev, u_char slave, char cmd, u_char count, char *buf);
83 static int intsmb_bread(device_t dev, u_char slave, char cmd, u_char *count, char *buf);
84 static void intsmb_start(struct intsmb_softc *sc, u_char cmd, int nointr);
85 static int intsmb_stop(struct intsmb_softc *sc);
86 static int intsmb_stop_poll(struct intsmb_softc *sc);
87 static int intsmb_free(struct intsmb_softc *sc);
88 static void intsmb_rawintr(void *arg);
91 intsmb_probe(device_t dev)
94 switch (pci_get_devid(dev)) {
95 case 0x71138086: /* Intel 82371AB */
96 case 0x719b8086: /* Intel 82443MX */
98 /* Not a good idea yet, this stops isab0 functioning */
99 case 0x02001166: /* ServerWorks OSB4 */
101 device_set_desc(dev, "Intel PIIX4 SMBUS Interface");
104 device_set_desc(dev, "ATI IXP400 SMBus Controller");
107 case 0x780b1022: /* AMD Hudson */
108 device_set_desc(dev, "AMD SB600/7xx/8xx SMBus Controller");
109 /* XXX Maybe force polling right here? */
115 return (BUS_PROBE_DEFAULT);
119 sb8xx_pmio_read(struct resource *res, uint8_t reg)
121 bus_write_1(res, 0, reg); /* Index */
122 return (bus_read_1(res, 1)); /* Data */
126 sb8xx_attach(device_t dev)
128 static const int AMDSB_PMIO_INDEX = 0xcd6;
129 static const int AMDSB_PMIO_WIDTH = 2;
130 static const int AMDSB8_SMBUS_ADDR = 0x2c;
131 static const int AMDSB8_SMBUS_EN = 0x01;
132 static const int AMDSB8_SMBUS_ADDR_MASK = ~0x1fu;
133 static const int AMDSB_SMBIO_WIDTH = 0x14;
134 static const int AMDSB_SMBUS_CFG = 0x10;
135 static const int AMDSB_SMBUS_IRQ = 0x01;
136 static const int AMDSB_SMBUS_REV_MASK = ~0x0fu;
137 static const int AMDSB_SMBUS_REV_SHIFT = 4;
138 static const int AMDSB_IO_RID = 0;
140 struct intsmb_softc *sc;
141 struct resource *res;
147 sc = device_get_softc(dev);
149 rc = bus_set_resource(dev, SYS_RES_IOPORT, rid, AMDSB_PMIO_INDEX,
152 device_printf(dev, "bus_set_resource for PM IO failed\n");
155 res = bus_alloc_resource_any(dev, SYS_RES_IOPORT, &rid,
156 RF_ACTIVE | RF_SHAREABLE);
158 device_printf(dev, "bus_alloc_resource for PM IO failed\n");
162 addr = sb8xx_pmio_read(res, AMDSB8_SMBUS_ADDR + 1);
164 addr |= sb8xx_pmio_read(res, AMDSB8_SMBUS_ADDR);
166 bus_release_resource(dev, SYS_RES_IOPORT, rid, res);
167 bus_delete_resource(dev, SYS_RES_IOPORT, rid);
169 if ((addr & AMDSB8_SMBUS_EN) == 0) {
170 device_printf(dev, "SB8xx SMBus not enabled\n");
174 addr &= AMDSB8_SMBUS_ADDR_MASK;
175 sc->io_rid = AMDSB_IO_RID;
176 rc = bus_set_resource(dev, SYS_RES_IOPORT, sc->io_rid, addr,
179 device_printf(dev, "bus_set_resource for SMBus IO failed\n");
183 device_printf(dev, "bus_alloc_resource for SMBus IO failed\n");
186 sc->io_res = bus_alloc_resource_any(dev, SYS_RES_IOPORT, &sc->io_rid,
187 RF_ACTIVE | RF_SHAREABLE);
188 cfg = bus_read_1(sc->io_res, AMDSB_SMBUS_CFG);
191 device_printf(dev, "intr %s disabled ",
192 (cfg & AMDSB_SMBUS_IRQ) != 0 ? "IRQ" : "SMI");
193 printf("revision %d\n",
194 (cfg & AMDSB_SMBUS_REV_MASK) >> AMDSB_SMBUS_REV_SHIFT);
200 intsmb_attach(device_t dev)
202 struct intsmb_softc *sc = device_get_softc(dev);
203 int error, rid, value;
209 mtx_init(&sc->lock, device_get_nameunit(dev), "intsmb", MTX_DEF);
212 switch (pci_get_devid(dev)) {
213 #ifndef NO_CHANGE_PCICONF
214 case 0x71138086: /* Intel 82371AB */
215 case 0x719b8086: /* Intel 82443MX */
216 /* Changing configuration is allowed. */
222 if (pci_get_revid(dev) >= 0x40)
228 error = sb8xx_attach(dev);
235 sc->io_rid = PCI_BASE_ADDR_SMB;
236 sc->io_res = bus_alloc_resource_any(dev, SYS_RES_IOPORT, &sc->io_rid,
238 if (sc->io_res == NULL) {
239 device_printf(dev, "Could not allocate I/O space\n");
245 pci_write_config(dev, PCIR_INTLINE, 0x9, 1);
246 pci_write_config(dev, PCI_HST_CFG_SMB,
247 PCI_INTR_SMB_IRQ9 | PCI_INTR_SMB_ENABLE, 1);
249 value = pci_read_config(dev, PCI_HST_CFG_SMB, 1);
250 sc->poll = (value & PCI_INTR_SMB_ENABLE) == 0;
251 intr = value & PCI_INTR_SMB_MASK;
253 case PCI_INTR_SMB_SMI:
256 case PCI_INTR_SMB_IRQ9:
259 case PCI_INTR_SMB_IRQ_PCI:
266 device_printf(dev, "intr %s %s ", str,
267 sc->poll == 0 ? "enabled" : "disabled");
268 printf("revision %d\n", pci_read_config(dev, PCI_REVID_SMB, 1));
270 if (!sc->poll && intr == PCI_INTR_SMB_SMI) {
272 "using polling mode when configured interrupt is SMI\n");
279 if (intr != PCI_INTR_SMB_IRQ9 && intr != PCI_INTR_SMB_IRQ_PCI) {
280 device_printf(dev, "Unsupported interrupt mode\n");
288 bus_set_resource(dev, SYS_RES_IRQ, rid, 9, 1);
290 sc->irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
291 RF_SHAREABLE | RF_ACTIVE);
292 if (sc->irq_res == NULL) {
293 device_printf(dev, "Could not allocate irq\n");
298 error = bus_setup_intr(dev, sc->irq_res, INTR_TYPE_MISC | INTR_MPSAFE,
299 NULL, intsmb_rawintr, sc, &sc->irq_hand);
301 device_printf(dev, "Failed to map intr\n");
307 sc->smbus = device_add_child(dev, "smbus", -1);
308 if (sc->smbus == NULL) {
312 error = device_probe_and_attach(sc->smbus);
318 bus_write_1(sc->io_res, PIIX4_SMBSLVCNT, PIIX4_SMBSLVCNT_ALTEN);
328 intsmb_detach(device_t dev)
330 struct intsmb_softc *sc = device_get_softc(dev);
333 error = bus_generic_detach(dev);
338 device_delete_child(dev, sc->smbus);
340 bus_teardown_intr(dev, sc->irq_res, sc->irq_hand);
342 bus_release_resource(dev, SYS_RES_IRQ, 0, sc->irq_res);
344 bus_release_resource(dev, SYS_RES_IOPORT, sc->io_rid,
346 mtx_destroy(&sc->lock);
351 intsmb_rawintr(void *arg)
353 struct intsmb_softc *sc = arg;
362 intsmb_callback(device_t dev, int index, void *data)
367 case SMB_REQUEST_BUS:
369 case SMB_RELEASE_BUS:
378 /* Counterpart of smbtx_smb_free(). */
380 intsmb_free(struct intsmb_softc *sc)
383 INTSMB_LOCK_ASSERT(sc);
384 if ((bus_read_1(sc->io_res, PIIX4_SMBHSTSTS) & PIIX4_SMBHSTSTAT_BUSY) ||
386 (bus_read_1(sc->io_res, PIIX4_SMBSLVSTS) & PIIX4_SMBSLVSTS_BUSY) ||
392 /* Disable Interrupt in slave part. */
394 bus_write_1(sc->io_res, PIIX4_SMBSLVCNT, 0);
396 /* Reset INTR Flag to prepare INTR. */
397 bus_write_1(sc->io_res, PIIX4_SMBHSTSTS,
398 PIIX4_SMBHSTSTAT_INTR | PIIX4_SMBHSTSTAT_ERR |
399 PIIX4_SMBHSTSTAT_BUSC | PIIX4_SMBHSTSTAT_FAIL);
404 intsmb_intr(struct intsmb_softc *sc)
408 status = bus_read_1(sc->io_res, PIIX4_SMBHSTSTS);
409 if (status & PIIX4_SMBHSTSTAT_BUSY)
412 if (status & (PIIX4_SMBHSTSTAT_INTR | PIIX4_SMBHSTSTAT_ERR |
413 PIIX4_SMBHSTSTAT_BUSC | PIIX4_SMBHSTSTAT_FAIL)) {
415 tmp = bus_read_1(sc->io_res, PIIX4_SMBHSTCNT);
416 bus_write_1(sc->io_res, PIIX4_SMBHSTCNT,
417 tmp & ~PIIX4_SMBHSTCNT_INTREN);
424 return (1); /* Not Completed */
428 intsmb_slvintr(struct intsmb_softc *sc)
432 status = bus_read_1(sc->io_res, PIIX4_SMBSLVSTS);
433 if (status & PIIX4_SMBSLVSTS_BUSY)
435 if (status & PIIX4_SMBSLVSTS_ALART)
437 else if (status & ~(PIIX4_SMBSLVSTS_ALART | PIIX4_SMBSLVSTS_SDW2
438 | PIIX4_SMBSLVSTS_SDW1)) {
441 /* Reset Status Register */
442 bus_write_1(sc->io_res, PIIX4_SMBSLVSTS,
443 PIIX4_SMBSLVSTS_ALART | PIIX4_SMBSLVSTS_SDW2 |
444 PIIX4_SMBSLVSTS_SDW1 | PIIX4_SMBSLVSTS_SLV);
449 intsmb_alrintr(struct intsmb_softc *sc)
457 /* Stop generating INTR from ALART. */
458 slvcnt = bus_read_1(sc->io_res, PIIX4_SMBSLVCNT);
460 bus_write_1(sc->io_res, PIIX4_SMBSLVCNT,
461 slvcnt & ~PIIX4_SMBSLVCNT_ALTEN);
465 /* Ask bus who asserted it and then ask it what's the matter. */
467 error = intsmb_free(sc);
471 bus_write_1(sc->io_res, PIIX4_SMBHSTADD, SMBALTRESP | LSB);
472 intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BYTE, 1);
473 error = intsmb_stop_poll(sc);
475 device_printf(sc->dev, "ALART: ERROR\n");
477 addr = bus_read_1(sc->io_res, PIIX4_SMBHSTDAT0);
478 device_printf(sc->dev, "ALART_RESPONSE: 0x%x\n", addr);
481 /* Re-enable INTR from ALART. */
482 bus_write_1(sc->io_res, PIIX4_SMBSLVCNT,
483 slvcnt | PIIX4_SMBSLVCNT_ALTEN);
489 intsmb_start(struct intsmb_softc *sc, unsigned char cmd, int nointr)
493 INTSMB_LOCK_ASSERT(sc);
494 tmp = bus_read_1(sc->io_res, PIIX4_SMBHSTCNT);
497 tmp |= PIIX4_SMBHSTCNT_START;
499 /* While not in autoconfiguration enable interrupts. */
500 if (!sc->poll && !cold && !nointr)
501 tmp |= PIIX4_SMBHSTCNT_INTREN;
502 bus_write_1(sc->io_res, PIIX4_SMBHSTCNT, tmp);
506 intsmb_error(device_t dev, int status)
510 if (status & PIIX4_SMBHSTSTAT_ERR)
511 error |= SMB_EBUSERR;
512 if (status & PIIX4_SMBHSTSTAT_BUSC)
514 if (status & PIIX4_SMBHSTSTAT_FAIL)
517 if (error != 0 && bootverbose)
518 device_printf(dev, "error = %d, status = %#x\n", error, status);
526 * Polling is not encouraged because it requires waiting for the
527 * device if it is busy.
528 * (29063505.pdf from Intel) But during boot, interrupt cannot be used, so use
532 intsmb_stop_poll(struct intsmb_softc *sc)
534 int error, i, status, tmp;
536 INTSMB_LOCK_ASSERT(sc);
538 /* First, wait for busy to be set. */
539 for (i = 0; i < 0x7fff; i++)
540 if (bus_read_1(sc->io_res, PIIX4_SMBHSTSTS) &
541 PIIX4_SMBHSTSTAT_BUSY)
544 /* Wait for busy to clear. */
545 for (i = 0; i < 0x7fff; i++) {
546 status = bus_read_1(sc->io_res, PIIX4_SMBHSTSTS);
547 if (!(status & PIIX4_SMBHSTSTAT_BUSY)) {
549 error = intsmb_error(sc->dev, status);
554 /* Timed out waiting for busy to clear. */
556 tmp = bus_read_1(sc->io_res, PIIX4_SMBHSTCNT);
557 bus_write_1(sc->io_res, PIIX4_SMBHSTCNT, tmp & ~PIIX4_SMBHSTCNT_INTREN);
558 return (SMB_ETIMEOUT);
562 * Wait for completion and return result.
565 intsmb_stop(struct intsmb_softc *sc)
569 INTSMB_LOCK_ASSERT(sc);
571 if (sc->poll || cold)
572 /* So that it can use device during device probe on SMBus. */
573 return (intsmb_stop_poll(sc));
575 error = msleep(sc, &sc->lock, PWAIT | PCATCH, "SMBWAI", hz / 8);
577 status = bus_read_1(sc->io_res, PIIX4_SMBHSTSTS);
578 if (!(status & PIIX4_SMBHSTSTAT_BUSY)) {
579 error = intsmb_error(sc->dev, status);
580 if (error == 0 && !(status & PIIX4_SMBHSTSTAT_INTR))
581 device_printf(sc->dev, "unknown cause why?\n");
583 bus_write_1(sc->io_res, PIIX4_SMBSLVCNT,
584 PIIX4_SMBSLVCNT_ALTEN);
590 /* Timeout Procedure. */
593 /* Re-enable supressed interrupt from slave part. */
594 bus_write_1(sc->io_res, PIIX4_SMBSLVCNT, PIIX4_SMBSLVCNT_ALTEN);
595 if (error == EWOULDBLOCK)
596 return (SMB_ETIMEOUT);
602 intsmb_quick(device_t dev, u_char slave, int how)
604 struct intsmb_softc *sc = device_get_softc(dev);
610 /* Quick command is part of Address, I think. */
623 error = intsmb_free(sc);
628 bus_write_1(sc->io_res, PIIX4_SMBHSTADD, data);
629 intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_QUICK, 0);
630 error = intsmb_stop(sc);
636 intsmb_sendb(device_t dev, u_char slave, char byte)
638 struct intsmb_softc *sc = device_get_softc(dev);
642 error = intsmb_free(sc);
647 bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave & ~LSB);
648 bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, byte);
649 intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BYTE, 0);
650 error = intsmb_stop(sc);
656 intsmb_recvb(device_t dev, u_char slave, char *byte)
658 struct intsmb_softc *sc = device_get_softc(dev);
662 error = intsmb_free(sc);
667 bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave | LSB);
668 intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BYTE, 0);
669 error = intsmb_stop(sc);
671 #ifdef RECV_IS_IN_CMD
673 * Linux SMBus stuff also troubles
674 * Because Intel's datasheet does not make clear.
676 *byte = bus_read_1(sc->io_res, PIIX4_SMBHSTCMD);
678 *byte = bus_read_1(sc->io_res, PIIX4_SMBHSTDAT0);
686 intsmb_writeb(device_t dev, u_char slave, char cmd, char byte)
688 struct intsmb_softc *sc = device_get_softc(dev);
692 error = intsmb_free(sc);
697 bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave & ~LSB);
698 bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
699 bus_write_1(sc->io_res, PIIX4_SMBHSTDAT0, byte);
700 intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BDATA, 0);
701 error = intsmb_stop(sc);
707 intsmb_writew(device_t dev, u_char slave, char cmd, short word)
709 struct intsmb_softc *sc = device_get_softc(dev);
713 error = intsmb_free(sc);
718 bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave & ~LSB);
719 bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
720 bus_write_1(sc->io_res, PIIX4_SMBHSTDAT0, word & 0xff);
721 bus_write_1(sc->io_res, PIIX4_SMBHSTDAT1, (word >> 8) & 0xff);
722 intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_WDATA, 0);
723 error = intsmb_stop(sc);
729 intsmb_readb(device_t dev, u_char slave, char cmd, char *byte)
731 struct intsmb_softc *sc = device_get_softc(dev);
735 error = intsmb_free(sc);
740 bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave | LSB);
741 bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
742 intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BDATA, 0);
743 error = intsmb_stop(sc);
745 *byte = bus_read_1(sc->io_res, PIIX4_SMBHSTDAT0);
751 intsmb_readw(device_t dev, u_char slave, char cmd, short *word)
753 struct intsmb_softc *sc = device_get_softc(dev);
757 error = intsmb_free(sc);
762 bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave | LSB);
763 bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
764 intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_WDATA, 0);
765 error = intsmb_stop(sc);
767 *word = bus_read_1(sc->io_res, PIIX4_SMBHSTDAT0);
768 *word |= bus_read_1(sc->io_res, PIIX4_SMBHSTDAT1) << 8;
775 * Data sheet claims that it implements all function, but also claims
776 * that it implements 7 function and not mention PCALL. So I don't know
777 * whether it will work.
780 intsmb_pcall(device_t dev, u_char slave, char cmd, short sdata, short *rdata)
783 struct intsmb_softc *sc = device_get_softc(dev);
787 error = intsmb_free(sc);
792 bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave & ~LSB);
793 bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
794 bus_write_1(sc->io_res, PIIX4_SMBHSTDAT0, sdata & 0xff);
795 bus_write_1(sc->io_res, PIIX4_SMBHSTDAT1, (sdata & 0xff) >> 8);
796 intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_WDATA, 0);
797 error = intsmb_stop(sc);
799 *rdata = bus_read_1(sc->io_res, PIIX4_SMBHSTDAT0);
800 *rdata |= bus_read_1(sc->io_res, PIIX4_SMBHSTDAT1) << 8;
805 return (SMB_ENOTSUPP);
810 intsmb_bwrite(device_t dev, u_char slave, char cmd, u_char count, char *buf)
812 struct intsmb_softc *sc = device_get_softc(dev);
815 if (count > SMBBLOCKTRANS_MAX || count == 0)
819 error = intsmb_free(sc);
825 /* Reset internal array index. */
826 bus_read_1(sc->io_res, PIIX4_SMBHSTCNT);
828 bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave & ~LSB);
829 bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
830 for (i = 0; i < count; i++)
831 bus_write_1(sc->io_res, PIIX4_SMBBLKDAT, buf[i]);
832 bus_write_1(sc->io_res, PIIX4_SMBHSTDAT0, count);
833 intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BLOCK, 0);
834 error = intsmb_stop(sc);
840 intsmb_bread(device_t dev, u_char slave, char cmd, u_char *count, char *buf)
842 struct intsmb_softc *sc = device_get_softc(dev);
846 if (*count > SMBBLOCKTRANS_MAX || *count == 0)
850 error = intsmb_free(sc);
856 /* Reset internal array index. */
857 bus_read_1(sc->io_res, PIIX4_SMBHSTCNT);
859 bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave | LSB);
860 bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
861 bus_write_1(sc->io_res, PIIX4_SMBHSTDAT0, *count);
862 intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BLOCK, 0);
863 error = intsmb_stop(sc);
865 nread = bus_read_1(sc->io_res, PIIX4_SMBHSTDAT0);
866 if (nread != 0 && nread <= SMBBLOCKTRANS_MAX) {
867 for (i = 0; i < nread; i++) {
868 data = bus_read_1(sc->io_res, PIIX4_SMBBLKDAT);
880 static devclass_t intsmb_devclass;
882 static device_method_t intsmb_methods[] = {
883 /* Device interface */
884 DEVMETHOD(device_probe, intsmb_probe),
885 DEVMETHOD(device_attach, intsmb_attach),
886 DEVMETHOD(device_detach, intsmb_detach),
888 /* SMBus interface */
889 DEVMETHOD(smbus_callback, intsmb_callback),
890 DEVMETHOD(smbus_quick, intsmb_quick),
891 DEVMETHOD(smbus_sendb, intsmb_sendb),
892 DEVMETHOD(smbus_recvb, intsmb_recvb),
893 DEVMETHOD(smbus_writeb, intsmb_writeb),
894 DEVMETHOD(smbus_writew, intsmb_writew),
895 DEVMETHOD(smbus_readb, intsmb_readb),
896 DEVMETHOD(smbus_readw, intsmb_readw),
897 DEVMETHOD(smbus_pcall, intsmb_pcall),
898 DEVMETHOD(smbus_bwrite, intsmb_bwrite),
899 DEVMETHOD(smbus_bread, intsmb_bread),
904 static driver_t intsmb_driver = {
907 sizeof(struct intsmb_softc),
910 DRIVER_MODULE(intsmb, pci, intsmb_driver, intsmb_devclass, 0, 0);
911 DRIVER_MODULE(smbus, intsmb, smbus_driver, smbus_devclass, 0, 0);
912 MODULE_DEPEND(intsmb, smbus, SMBUS_MINVER, SMBUS_PREFVER, SMBUS_MAXVER);
913 MODULE_VERSION(intsmb, 1);