2 * Copyright (c) 2007 Yahoo!, Inc.
4 * Written by: John Baldwin <jhb@FreeBSD.org>
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * 3. Neither the name of the author nor the names of any co-contributors
15 * may be used to endorse or promote products derived from this software
16 * without specific prior written permission.
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 static const char rcsid[] =
36 #include <sys/types.h>
40 #include <sys/agpio.h>
41 #include <sys/pciio.h>
43 #include <dev/agp/agpreg.h>
44 #include <dev/pci/pcireg.h>
48 static void list_ecaps(int fd, struct pci_conf *p);
51 cap_power(int fd, struct pci_conf *p, uint8_t ptr)
55 cap = read_config(fd, &p->pc_sel, ptr + PCIR_POWER_CAP, 2);
56 status = read_config(fd, &p->pc_sel, ptr + PCIR_POWER_STATUS, 2);
57 printf("powerspec %d supports D0%s%s D3 current D%d",
59 cap & PCIM_PCAP_D1SUPP ? " D1" : "",
60 cap & PCIM_PCAP_D2SUPP ? " D2" : "",
61 status & PCIM_PSTAT_DMASK);
65 cap_agp(int fd, struct pci_conf *p, uint8_t ptr)
67 uint32_t status, command;
69 status = read_config(fd, &p->pc_sel, ptr + AGP_STATUS, 4);
70 command = read_config(fd, &p->pc_sel, ptr + AGP_CAPID, 4);
72 if (AGP_MODE_GET_MODE_3(status)) {
74 if (AGP_MODE_GET_RATE(status) & AGP_MODE_V3_RATE_8x)
76 if (AGP_MODE_GET_RATE(status) & AGP_MODE_V3_RATE_4x)
79 if (AGP_MODE_GET_RATE(status) & AGP_MODE_V2_RATE_4x)
81 if (AGP_MODE_GET_RATE(status) & AGP_MODE_V2_RATE_2x)
83 if (AGP_MODE_GET_RATE(status) & AGP_MODE_V2_RATE_1x)
86 if (AGP_MODE_GET_SBA(status))
88 if (AGP_MODE_GET_AGP(command)) {
89 printf("enabled at ");
90 if (AGP_MODE_GET_MODE_3(command)) {
92 switch (AGP_MODE_GET_RATE(command)) {
93 case AGP_MODE_V3_RATE_8x:
96 case AGP_MODE_V3_RATE_4x:
101 switch (AGP_MODE_GET_RATE(command)) {
102 case AGP_MODE_V2_RATE_4x:
105 case AGP_MODE_V2_RATE_2x:
108 case AGP_MODE_V2_RATE_1x:
112 if (AGP_MODE_GET_SBA(command))
119 cap_vpd(int fd, struct pci_conf *p, uint8_t ptr)
126 cap_msi(int fd, struct pci_conf *p, uint8_t ptr)
131 ctrl = read_config(fd, &p->pc_sel, ptr + PCIR_MSI_CTRL, 2);
132 msgnum = 1 << ((ctrl & PCIM_MSICTRL_MMC_MASK) >> 1);
133 printf("MSI supports %d message%s%s%s ", msgnum,
134 (msgnum == 1) ? "" : "s",
135 (ctrl & PCIM_MSICTRL_64BIT) ? ", 64 bit" : "",
136 (ctrl & PCIM_MSICTRL_VECTOR) ? ", vector masks" : "");
137 if (ctrl & PCIM_MSICTRL_MSI_ENABLE) {
138 msgnum = 1 << ((ctrl & PCIM_MSICTRL_MME_MASK) >> 4);
139 printf("enabled with %d message%s", msgnum,
140 (msgnum == 1) ? "" : "s");
145 cap_pcix(int fd, struct pci_conf *p, uint8_t ptr)
148 int comma, max_splits, max_burst_read;
150 status = read_config(fd, &p->pc_sel, ptr + PCIXR_STATUS, 4);
152 if (status & PCIXM_STATUS_64BIT)
154 if ((p->pc_hdr & PCIM_HDRTYPE) == 1)
156 if ((p->pc_hdr & PCIM_HDRTYPE) != 1 || (status & (PCIXM_STATUS_133CAP |
157 PCIXM_STATUS_266CAP | PCIXM_STATUS_533CAP)) != 0)
160 if (status & PCIXM_STATUS_133CAP) {
161 printf("%s 133MHz", comma ? "," : "");
164 if (status & PCIXM_STATUS_266CAP) {
165 printf("%s 266MHz", comma ? "," : "");
168 if (status & PCIXM_STATUS_533CAP) {
169 printf("%s 533MHz", comma ? "," : "");
172 if ((p->pc_hdr & PCIM_HDRTYPE) == 1)
174 switch (status & PCIXM_STATUS_MAX_READ) {
175 case PCIXM_STATUS_MAX_READ_512:
176 max_burst_read = 512;
178 case PCIXM_STATUS_MAX_READ_1024:
179 max_burst_read = 1024;
181 case PCIXM_STATUS_MAX_READ_2048:
182 max_burst_read = 2048;
184 case PCIXM_STATUS_MAX_READ_4096:
185 max_burst_read = 4096;
188 switch (status & PCIXM_STATUS_MAX_SPLITS) {
189 case PCIXM_STATUS_MAX_SPLITS_1:
192 case PCIXM_STATUS_MAX_SPLITS_2:
195 case PCIXM_STATUS_MAX_SPLITS_3:
198 case PCIXM_STATUS_MAX_SPLITS_4:
201 case PCIXM_STATUS_MAX_SPLITS_8:
204 case PCIXM_STATUS_MAX_SPLITS_12:
207 case PCIXM_STATUS_MAX_SPLITS_16:
210 case PCIXM_STATUS_MAX_SPLITS_32:
214 printf("%s %d burst read, %d split transaction%s", comma ? "," : "",
215 max_burst_read, max_splits, max_splits == 1 ? "" : "s");
219 cap_ht(int fd, struct pci_conf *p, uint8_t ptr)
224 command = read_config(fd, &p->pc_sel, ptr + PCIR_HT_COMMAND, 2);
226 if ((command & 0xe000) == PCIM_HTCAP_SLAVE)
228 else if ((command & 0xe000) == PCIM_HTCAP_HOST)
231 switch (command & PCIM_HTCMD_CAP_MASK) {
232 case PCIM_HTCAP_SWITCH:
235 case PCIM_HTCAP_INTERRUPT:
238 case PCIM_HTCAP_REVISION_ID:
239 printf("revision ID");
241 case PCIM_HTCAP_UNITID_CLUMPING:
242 printf("unit ID clumping");
244 case PCIM_HTCAP_EXT_CONFIG_SPACE:
245 printf("extended config space");
247 case PCIM_HTCAP_ADDRESS_MAPPING:
248 printf("address mapping");
250 case PCIM_HTCAP_MSI_MAPPING:
251 printf("MSI %saddress window %s at 0x",
252 command & PCIM_HTCMD_MSI_FIXED ? "fixed " : "",
253 command & PCIM_HTCMD_MSI_ENABLE ? "enabled" :
255 if (command & PCIM_HTCMD_MSI_FIXED)
258 reg = read_config(fd, &p->pc_sel,
259 ptr + PCIR_HTMSI_ADDRESS_HI, 4);
262 reg = read_config(fd, &p->pc_sel,
263 ptr + PCIR_HTMSI_ADDRESS_LO, 4);
267 case PCIM_HTCAP_DIRECT_ROUTE:
268 printf("direct route");
270 case PCIM_HTCAP_VCSET:
273 case PCIM_HTCAP_RETRY_MODE:
274 printf("retry mode");
276 case PCIM_HTCAP_X86_ENCODING:
277 printf("X86 encoding");
279 case PCIM_HTCAP_GEN3:
283 printf("function-level extension");
286 printf("power management");
288 case PCIM_HTCAP_HIGH_NODE_COUNT:
289 printf("high node count");
292 printf("unknown %02x", command);
298 cap_vendor(int fd, struct pci_conf *p, uint8_t ptr)
302 length = read_config(fd, &p->pc_sel, ptr + PCIR_VENDOR_LENGTH, 1);
303 printf("vendor (length %d)", length);
304 if (p->pc_vendor == 0x8086) {
308 version = read_config(fd, &p->pc_sel, ptr + PCIR_VENDOR_DATA,
310 printf(" Intel cap %d version %d", version >> 4, version & 0xf);
311 if (version >> 4 == 1 && length == 12) {
312 /* Feature Detection */
317 fvec = read_config(fd, &p->pc_sel, ptr +
318 PCIR_VENDOR_DATA + 5, 4);
319 printf("\n\t\t features:");
320 if (fvec & (1 << 0)) {
324 fvec = read_config(fd, &p->pc_sel, ptr +
325 PCIR_VENDOR_DATA + 1, 4);
326 if (fvec & (1 << 21)) {
327 printf("%s Quick Resume", comma ? "," : "");
330 if (fvec & (1 << 18)) {
331 printf("%s SATA RAID-5", comma ? "," : "");
334 if (fvec & (1 << 9)) {
335 printf("%s Mobile", comma ? "," : "");
338 if (fvec & (1 << 7)) {
339 printf("%s 6 PCI-e x1 slots", comma ? "," : "");
342 printf("%s 4 PCI-e x1 slots", comma ? "," : "");
345 if (fvec & (1 << 5)) {
346 printf("%s SATA RAID-0/1/10", comma ? "," : "");
349 if (fvec & (1 << 3)) {
350 printf("%s SATA AHCI", comma ? "," : "");
358 cap_debug(int fd, struct pci_conf *p, uint8_t ptr)
362 debug_port = read_config(fd, &p->pc_sel, ptr + PCIR_DEBUG_PORT, 2);
363 printf("EHCI Debug Port at offset 0x%x in map 0x%x", debug_port &
364 PCIM_DEBUG_PORT_OFFSET, PCIR_BAR(debug_port >> 13));
368 cap_subvendor(int fd, struct pci_conf *p, uint8_t ptr)
372 id = read_config(fd, &p->pc_sel, ptr + PCIR_SUBVENDCAP_ID, 4);
373 printf("PCI Bridge card=0x%08x", id);
376 #define MAX_PAYLOAD(field) (128 << (field))
379 link_speed_string(uint8_t speed)
395 aspm_string(uint8_t aspm)
411 cap_express(int fd, struct pci_conf *p, uint8_t ptr)
414 uint16_t ctl, flags, sta;
416 flags = read_config(fd, &p->pc_sel, ptr + PCIER_FLAGS, 2);
417 printf("PCI-Express %d ", flags & PCIEM_FLAGS_VERSION);
418 switch (flags & PCIEM_FLAGS_TYPE) {
419 case PCIEM_TYPE_ENDPOINT:
422 case PCIEM_TYPE_LEGACY_ENDPOINT:
423 printf("legacy endpoint");
425 case PCIEM_TYPE_ROOT_PORT:
428 case PCIEM_TYPE_UPSTREAM_PORT:
429 printf("upstream port");
431 case PCIEM_TYPE_DOWNSTREAM_PORT:
432 printf("downstream port");
434 case PCIEM_TYPE_PCI_BRIDGE:
435 printf("PCI bridge");
437 case PCIEM_TYPE_PCIE_BRIDGE:
438 printf("PCI to PCIe bridge");
440 case PCIEM_TYPE_ROOT_INT_EP:
441 printf("root endpoint");
443 case PCIEM_TYPE_ROOT_EC:
444 printf("event collector");
447 printf("type %d", (flags & PCIEM_FLAGS_TYPE) >> 4);
450 if (flags & PCIEM_FLAGS_SLOT)
452 if (flags & PCIEM_FLAGS_IRQ)
453 printf(" IRQ %d", (flags & PCIEM_FLAGS_IRQ) >> 9);
454 cap = read_config(fd, &p->pc_sel, ptr + PCIER_DEVICE_CAP, 4);
455 cap2 = read_config(fd, &p->pc_sel, ptr + PCIER_DEVICE_CAP2, 4);
456 ctl = read_config(fd, &p->pc_sel, ptr + PCIER_DEVICE_CTL, 2);
457 printf(" max data %d(%d)",
458 MAX_PAYLOAD((ctl & PCIEM_CTL_MAX_PAYLOAD) >> 5),
459 MAX_PAYLOAD(cap & PCIEM_CAP_MAX_PAYLOAD));
460 if ((cap & PCIEM_CAP_FLR) != 0)
462 if (ctl & PCIEM_CTL_RELAXED_ORD_ENABLE)
464 if (ctl & PCIEM_CTL_NOSNOOP_ENABLE)
466 cap = read_config(fd, &p->pc_sel, ptr + PCIER_LINK_CAP, 4);
467 sta = read_config(fd, &p->pc_sel, ptr + PCIER_LINK_STA, 2);
468 printf(" link x%d(x%d)", (sta & PCIEM_LINK_STA_WIDTH) >> 4,
469 (cap & PCIEM_LINK_CAP_MAX_WIDTH) >> 4);
470 if ((cap & (PCIEM_LINK_CAP_MAX_WIDTH | PCIEM_LINK_CAP_ASPM)) != 0)
472 if ((cap & PCIEM_LINK_CAP_MAX_WIDTH) != 0) {
473 printf(" speed %s(%s)", (sta & PCIEM_LINK_STA_WIDTH) == 0 ?
474 "0.0" : link_speed_string(sta & PCIEM_LINK_STA_SPEED),
475 link_speed_string(cap & PCIEM_LINK_CAP_MAX_SPEED));
477 if ((cap & PCIEM_LINK_CAP_ASPM) != 0) {
478 ctl = read_config(fd, &p->pc_sel, ptr + PCIER_LINK_CTL, 2);
479 printf(" ASPM %s(%s)", aspm_string(ctl & PCIEM_LINK_CTL_ASPMC),
480 aspm_string((cap & PCIEM_LINK_CAP_ASPM) >> 10));
482 if ((cap2 & PCIEM_CAP2_ARI) != 0) {
483 ctl = read_config(fd, &p->pc_sel, ptr + PCIER_DEVICE_CTL2, 4);
485 (ctl & PCIEM_CTL2_ARI) ? "enabled" : "disabled");
490 cap_msix(int fd, struct pci_conf *p, uint8_t ptr)
492 uint32_t pba_offset, table_offset, val;
493 int msgnum, pba_bar, table_bar;
496 ctrl = read_config(fd, &p->pc_sel, ptr + PCIR_MSIX_CTRL, 2);
497 msgnum = (ctrl & PCIM_MSIXCTRL_TABLE_SIZE) + 1;
499 val = read_config(fd, &p->pc_sel, ptr + PCIR_MSIX_TABLE, 4);
500 table_bar = PCIR_BAR(val & PCIM_MSIX_BIR_MASK);
501 table_offset = val & ~PCIM_MSIX_BIR_MASK;
503 val = read_config(fd, &p->pc_sel, ptr + PCIR_MSIX_PBA, 4);
504 pba_bar = PCIR_BAR(val & PCIM_MSIX_BIR_MASK);
505 pba_offset = val & ~PCIM_MSIX_BIR_MASK;
507 printf("MSI-X supports %d message%s%s\n", msgnum,
508 (msgnum == 1) ? "" : "s",
509 (ctrl & PCIM_MSIXCTRL_MSIX_ENABLE) ? ", enabled" : "");
512 printf("Table in map 0x%x[0x%x], PBA in map 0x%x[0x%x]",
513 table_bar, table_offset, pba_bar, pba_offset);
517 cap_sata(int fd, struct pci_conf *p, uint8_t ptr)
520 printf("SATA Index-Data Pair");
524 cap_pciaf(int fd, struct pci_conf *p, uint8_t ptr)
528 cap = read_config(fd, &p->pc_sel, ptr + PCIR_PCIAF_CAP, 1);
529 printf("PCI Advanced Features:%s%s",
530 cap & PCIM_PCIAFCAP_FLR ? " FLR" : "",
531 cap & PCIM_PCIAFCAP_TP ? " TP" : "");
535 list_caps(int fd, struct pci_conf *p)
541 /* Are capabilities present for this device? */
542 sta = read_config(fd, &p->pc_sel, PCIR_STATUS, 2);
543 if (!(sta & PCIM_STATUS_CAPPRESENT))
546 switch (p->pc_hdr & PCIM_HDRTYPE) {
547 case PCIM_HDRTYPE_NORMAL:
548 case PCIM_HDRTYPE_BRIDGE:
551 case PCIM_HDRTYPE_CARDBUS:
552 ptr = PCIR_CAP_PTR_2;
555 errx(1, "list_caps: bad header type");
558 /* Walk the capability list. */
560 ptr = read_config(fd, &p->pc_sel, ptr, 1);
561 while (ptr != 0 && ptr != 0xff) {
562 cap = read_config(fd, &p->pc_sel, ptr + PCICAP_ID, 1);
563 printf(" cap %02x[%02x] = ", cap, ptr);
566 cap_power(fd, p, ptr);
578 cap_pcix(fd, p, ptr);
584 cap_vendor(fd, p, ptr);
587 cap_debug(fd, p, ptr);
590 cap_subvendor(fd, p, ptr);
594 cap_express(fd, p, ptr);
597 cap_msix(fd, p, ptr);
600 cap_sata(fd, p, ptr);
603 cap_pciaf(fd, p, ptr);
610 ptr = read_config(fd, &p->pc_sel, ptr + PCICAP_NEXTPTR, 1);
617 /* From <sys/systm.h>. */
618 static __inline uint32_t
619 bitcount32(uint32_t x)
622 x = (x & 0x55555555) + ((x & 0xaaaaaaaa) >> 1);
623 x = (x & 0x33333333) + ((x & 0xcccccccc) >> 2);
624 x = (x + (x >> 4)) & 0x0f0f0f0f;
626 x = (x + (x >> 16)) & 0x000000ff;
631 ecap_aer(int fd, struct pci_conf *p, uint16_t ptr, uint8_t ver)
635 printf("AER %d", ver);
638 sta = read_config(fd, &p->pc_sel, ptr + PCIR_AER_UC_STATUS, 4);
639 mask = read_config(fd, &p->pc_sel, ptr + PCIR_AER_UC_SEVERITY, 4);
640 printf(" %d fatal", bitcount32(sta & mask));
641 printf(" %d non-fatal", bitcount32(sta & ~mask));
642 sta = read_config(fd, &p->pc_sel, ptr + PCIR_AER_COR_STATUS, 4);
643 printf(" %d corrected", bitcount32(sta));
647 ecap_vc(int fd, struct pci_conf *p, uint16_t ptr, uint8_t ver)
651 printf("VC %d", ver);
654 cap1 = read_config(fd, &p->pc_sel, ptr + PCIR_VC_CAP1, 4);
655 printf(" max VC%d", cap1 & PCIM_VC_CAP1_EXT_COUNT);
656 if ((cap1 & PCIM_VC_CAP1_LOWPRI_EXT_COUNT) != 0)
657 printf(" lowpri VC0-VC%d",
658 (cap1 & PCIM_VC_CAP1_LOWPRI_EXT_COUNT) >> 4);
662 ecap_sernum(int fd, struct pci_conf *p, uint16_t ptr, uint8_t ver)
666 printf("Serial %d", ver);
669 low = read_config(fd, &p->pc_sel, ptr + PCIR_SERIAL_LOW, 4);
670 high = read_config(fd, &p->pc_sel, ptr + PCIR_SERIAL_HIGH, 4);
671 printf(" %08x%08x", high, low);
675 ecap_vendor(int fd, struct pci_conf *p, uint16_t ptr, uint8_t ver)
679 printf("Vendor %d", ver);
682 val = read_config(fd, &p->pc_sel, ptr + 4, 4);
683 printf(" ID %d", val & 0xffff);
687 ecap_sec_pcie(int fd, struct pci_conf *p, uint16_t ptr, uint8_t ver)
691 printf("PCIe Sec %d", ver);
694 val = read_config(fd, &p->pc_sel, ptr + 8, 4);
695 printf(" lane errors %#x", val);
702 { PCIZ_PWRBDGT, "Power Budgeting" },
703 { PCIZ_RCLINK_DCL, "Root Complex Link Declaration" },
704 { PCIZ_RCLINK_CTL, "Root Complex Internal Link Control" },
705 { PCIZ_RCEC_ASSOC, "Root Complex Event Collector ASsociation" },
706 { PCIZ_MFVC, "MFVC" },
707 { PCIZ_RCRB, "RCRB" },
711 { PCIZ_SRIOV, "SRIOV" },
712 { PCIZ_MULTICAST, "Multicast" },
713 { PCIZ_RESIZE_BAR, "Resizable BAR" },
715 { PCIZ_TPH_REQ, "TPH Requester" },
721 list_ecaps(int fd, struct pci_conf *p)
729 ecap = read_config(fd, &p->pc_sel, ptr, 4);
730 if (ecap == 0xffffffff || ecap == 0)
733 printf(" ecap %04x[%03x] = ", PCI_EXTCAP_ID(ecap), ptr);
734 switch (PCI_EXTCAP_ID(ecap)) {
736 ecap_aer(fd, p, ptr, PCI_EXTCAP_VER(ecap));
739 ecap_vc(fd, p, ptr, PCI_EXTCAP_VER(ecap));
742 ecap_sernum(fd, p, ptr, PCI_EXTCAP_VER(ecap));
745 ecap_vendor(fd, p, ptr, PCI_EXTCAP_VER(ecap));
748 ecap_sec_pcie(fd, p, ptr, PCI_EXTCAP_VER(ecap));
752 for (i = 0; ecap_names[i].name != NULL; i++)
753 if (ecap_names[i].id == PCI_EXTCAP_ID(ecap)) {
754 name = ecap_names[i].name;
757 printf("%s %d", name, PCI_EXTCAP_VER(ecap));
761 ptr = PCI_EXTCAP_NEXTPTR(ecap);
764 ecap = read_config(fd, &p->pc_sel, ptr, 4);
768 /* Find offset of a specific capability. Returns 0 on failure. */
770 pci_find_cap(int fd, struct pci_conf *p, uint8_t id)
775 /* Are capabilities present for this device? */
776 sta = read_config(fd, &p->pc_sel, PCIR_STATUS, 2);
777 if (!(sta & PCIM_STATUS_CAPPRESENT))
780 switch (p->pc_hdr & PCIM_HDRTYPE) {
781 case PCIM_HDRTYPE_NORMAL:
782 case PCIM_HDRTYPE_BRIDGE:
785 case PCIM_HDRTYPE_CARDBUS:
786 ptr = PCIR_CAP_PTR_2;
792 ptr = read_config(fd, &p->pc_sel, ptr, 1);
793 while (ptr != 0 && ptr != 0xff) {
794 cap = read_config(fd, &p->pc_sel, ptr + PCICAP_ID, 1);
797 ptr = read_config(fd, &p->pc_sel, ptr + PCICAP_NEXTPTR, 1);
802 /* Find offset of a specific extended capability. Returns 0 on failure. */
804 pcie_find_cap(int fd, struct pci_conf *p, uint16_t id)
810 ecap = read_config(fd, &p->pc_sel, ptr, 4);
811 if (ecap == 0xffffffff || ecap == 0)
814 if (PCI_EXTCAP_ID(ecap) == id)
816 ptr = PCI_EXTCAP_NEXTPTR(ecap);
819 ecap = read_config(fd, &p->pc_sel, ptr, 4);