1 //===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file describes the PowerPC 64-bit instructions. These patterns are used
11 // both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
13 //===----------------------------------------------------------------------===//
15 //===----------------------------------------------------------------------===//
18 def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20 let EncoderMethod = "getImm16Encoding";
21 let ParserMatchClass = PPCS16ImmAsmOperand;
22 let DecoderMethod = "decodeSImmOperand<16>";
24 def u16imm64 : Operand<i64> {
25 let PrintMethod = "printU16ImmOperand";
26 let EncoderMethod = "getImm16Encoding";
27 let ParserMatchClass = PPCU16ImmAsmOperand;
28 let DecoderMethod = "decodeUImmOperand<16>";
30 def s17imm64 : Operand<i64> {
31 // This operand type is used for addis/lis to allow the assembler parser
32 // to accept immediates in the range -65536..65535 for compatibility with
33 // the GNU assembler. The operand is treated as 16-bit otherwise.
34 let PrintMethod = "printS16ImmOperand";
35 let EncoderMethod = "getImm16Encoding";
36 let ParserMatchClass = PPCS17ImmAsmOperand;
37 let DecoderMethod = "decodeSImmOperand<16>";
39 def tocentry : Operand<iPTR> {
40 let MIOperandInfo = (ops i64imm:$imm);
42 def tlsreg : Operand<i64> {
43 let EncoderMethod = "getTLSRegEncoding";
44 let ParserMatchClass = PPCTLSRegOperand;
46 def tlsgd : Operand<i64> {}
47 def tlscall : Operand<i64> {
48 let PrintMethod = "printTLSCall";
49 let MIOperandInfo = (ops calltarget:$func, tlsgd:$sym);
50 let EncoderMethod = "getTLSCallEncoding";
53 //===----------------------------------------------------------------------===//
54 // 64-bit transformation functions.
57 def SHL64 : SDNodeXForm<imm, [{
58 // Transformation function: 63 - imm
59 return getI32Imm(63 - N->getZExtValue(), SDLoc(N));
62 def SRL64 : SDNodeXForm<imm, [{
63 // Transformation function: 64 - imm
64 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue(), SDLoc(N))
65 : getI32Imm(0, SDLoc(N));
69 //===----------------------------------------------------------------------===//
73 let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
74 let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
75 let isReturn = 1, Uses = [LR8, RM] in
76 def BLR8 : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
77 [(retflag)]>, Requires<[In64BitMode]>;
78 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR8] in {
79 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
81 Requires<[In64BitMode]>;
82 def BCCCTR8 : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
83 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
85 Requires<[In64BitMode]>;
87 def BCCTR8 : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
88 "bcctr 12, $bi, 0", IIC_BrB, []>,
89 Requires<[In64BitMode]>;
90 def BCCTR8n : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
91 "bcctr 4, $bi, 0", IIC_BrB, []>,
92 Requires<[In64BitMode]>;
97 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
100 let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
101 let Defs = [CTR8], Uses = [CTR8] in {
102 def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
104 def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
108 let isReturn = 1, Defs = [CTR8], Uses = [CTR8, LR8, RM] in {
109 def BDZLR8 : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
110 "bdzlr", IIC_BrB, []>;
111 def BDNZLR8 : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
112 "bdnzlr", IIC_BrB, []>;
118 let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
119 // Convenient aliases for call instructions
121 def BL8 : IForm<18, 0, 1, (outs), (ins calltarget:$func),
122 "bl $func", IIC_BrB, []>; // See Pat patterns below.
124 def BL8_TLS : IForm<18, 0, 1, (outs), (ins tlscall:$func),
125 "bl $func", IIC_BrB, []>;
127 def BLA8 : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
128 "bla $func", IIC_BrB, [(PPCcall (i64 imm:$func))]>;
130 let Uses = [RM], isCodeGenOnly = 1 in {
131 def BL8_NOP : IForm_and_DForm_4_zero<18, 0, 1, 24,
132 (outs), (ins calltarget:$func),
133 "bl $func\n\tnop", IIC_BrB, []>;
135 def BL8_NOP_TLS : IForm_and_DForm_4_zero<18, 0, 1, 24,
136 (outs), (ins tlscall:$func),
137 "bl $func\n\tnop", IIC_BrB, []>;
139 def BLA8_NOP : IForm_and_DForm_4_zero<18, 1, 1, 24,
140 (outs), (ins abscalltarget:$func),
141 "bla $func\n\tnop", IIC_BrB,
142 [(PPCcall_nop (i64 imm:$func))]>;
144 let Uses = [CTR8, RM] in {
145 def BCTRL8 : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
146 "bctrl", IIC_BrB, [(PPCbctrl)]>,
147 Requires<[In64BitMode]>;
149 let isCodeGenOnly = 1 in {
150 def BCCCTRL8 : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
151 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
153 Requires<[In64BitMode]>;
155 def BCCTRL8 : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
156 "bcctrl 12, $bi, 0", IIC_BrB, []>,
157 Requires<[In64BitMode]>;
158 def BCCTRL8n : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
159 "bcctrl 4, $bi, 0", IIC_BrB, []>,
160 Requires<[In64BitMode]>;
165 let isCall = 1, PPC970_Unit = 7, isCodeGenOnly = 1,
166 Defs = [LR8, X2], Uses = [CTR8, RM], RST = 2 in {
167 def BCTRL8_LDinto_toc :
168 XLForm_2_ext_and_DSForm_1<19, 528, 20, 0, 1, 58, 0, (outs),
170 "bctrl\n\tld 2, $src", IIC_BrB,
171 [(PPCbctrl_load_toc ixaddr:$src)]>,
172 Requires<[In64BitMode]>;
175 } // Interpretation64Bit
177 // FIXME: Duplicating this for the asm parser should be unnecessary, but the
178 // previous definition must be marked as CodeGen only to prevent decoding
180 let Interpretation64Bit = 1, isAsmParserOnly = 1 in
181 let isCall = 1, PPC970_Unit = 7, Defs = [LR8], Uses = [RM] in
182 def BL8_TLS_ : IForm<18, 0, 1, (outs), (ins tlscall:$func),
183 "bl $func", IIC_BrB, []>;
186 def : Pat<(PPCcall (i64 tglobaladdr:$dst)),
187 (BL8 tglobaladdr:$dst)>;
188 def : Pat<(PPCcall_nop (i64 tglobaladdr:$dst)),
189 (BL8_NOP tglobaladdr:$dst)>;
191 def : Pat<(PPCcall (i64 texternalsym:$dst)),
192 (BL8 texternalsym:$dst)>;
193 def : Pat<(PPCcall_nop (i64 texternalsym:$dst)),
194 (BL8_NOP texternalsym:$dst)>;
197 let usesCustomInserter = 1 in {
198 let Defs = [CR0] in {
199 def ATOMIC_LOAD_ADD_I64 : Pseudo<
200 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_ADD_I64",
201 [(set i64:$dst, (atomic_load_add_64 xoaddr:$ptr, i64:$incr))]>;
202 def ATOMIC_LOAD_SUB_I64 : Pseudo<
203 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_SUB_I64",
204 [(set i64:$dst, (atomic_load_sub_64 xoaddr:$ptr, i64:$incr))]>;
205 def ATOMIC_LOAD_OR_I64 : Pseudo<
206 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_OR_I64",
207 [(set i64:$dst, (atomic_load_or_64 xoaddr:$ptr, i64:$incr))]>;
208 def ATOMIC_LOAD_XOR_I64 : Pseudo<
209 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_XOR_I64",
210 [(set i64:$dst, (atomic_load_xor_64 xoaddr:$ptr, i64:$incr))]>;
211 def ATOMIC_LOAD_AND_I64 : Pseudo<
212 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_AND_i64",
213 [(set i64:$dst, (atomic_load_and_64 xoaddr:$ptr, i64:$incr))]>;
214 def ATOMIC_LOAD_NAND_I64 : Pseudo<
215 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_NAND_I64",
216 [(set i64:$dst, (atomic_load_nand_64 xoaddr:$ptr, i64:$incr))]>;
217 def ATOMIC_LOAD_MIN_I64 : Pseudo<
218 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_MIN_I64",
219 [(set i64:$dst, (atomic_load_min_64 xoaddr:$ptr, i64:$incr))]>;
220 def ATOMIC_LOAD_MAX_I64 : Pseudo<
221 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_MAX_I64",
222 [(set i64:$dst, (atomic_load_max_64 xoaddr:$ptr, i64:$incr))]>;
223 def ATOMIC_LOAD_UMIN_I64 : Pseudo<
224 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_UMIN_I64",
225 [(set i64:$dst, (atomic_load_umin_64 xoaddr:$ptr, i64:$incr))]>;
226 def ATOMIC_LOAD_UMAX_I64 : Pseudo<
227 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_UMAX_I64",
228 [(set i64:$dst, (atomic_load_umax_64 xoaddr:$ptr, i64:$incr))]>;
230 def ATOMIC_CMP_SWAP_I64 : Pseudo<
231 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$old, g8rc:$new), "#ATOMIC_CMP_SWAP_I64",
232 [(set i64:$dst, (atomic_cmp_swap_64 xoaddr:$ptr, i64:$old, i64:$new))]>;
234 def ATOMIC_SWAP_I64 : Pseudo<
235 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$new), "#ATOMIC_SWAP_I64",
236 [(set i64:$dst, (atomic_swap_64 xoaddr:$ptr, i64:$new))]>;
240 // Instructions to support atomic operations
241 let mayLoad = 1, hasSideEffects = 0 in {
242 def LDARX : XForm_1<31, 84, (outs g8rc:$rD), (ins memrr:$ptr),
243 "ldarx $rD, $ptr", IIC_LdStLDARX, []>;
245 // Instruction to support lock versions of atomics
246 // (EH=1 - see Power ISA 2.07 Book II 4.4.2)
247 def LDARXL : XForm_1<31, 84, (outs g8rc:$rD), (ins memrr:$ptr),
248 "ldarx $rD, $ptr, 1", IIC_LdStLDARX, []>, isDOT;
250 let hasExtraDefRegAllocReq = 1 in
251 def LDAT : X_RD5_RS5_IM5<31, 614, (outs g8rc:$rD), (ins g8rc:$rA, u5imm:$FC),
252 "ldat $rD, $rA, $FC", IIC_LdStLoad>, isPPC64,
253 Requires<[IsISA3_0]>;
256 let Defs = [CR0], mayStore = 1, hasSideEffects = 0 in
257 def STDCX : XForm_1<31, 214, (outs), (ins g8rc:$rS, memrr:$dst),
258 "stdcx. $rS, $dst", IIC_LdStSTDCX, []>, isDOT;
260 let mayStore = 1, hasSideEffects = 0 in
261 def STDAT : X_RD5_RS5_IM5<31, 742, (outs), (ins g8rc:$rS, g8rc:$rA, u5imm:$FC),
262 "stdat $rS, $rA, $FC", IIC_LdStStore>, isPPC64,
263 Requires<[IsISA3_0]>;
265 let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
266 let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
267 def TCRETURNdi8 :Pseudo< (outs),
268 (ins calltarget:$dst, i32imm:$offset),
269 "#TC_RETURNd8 $dst $offset",
272 let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
273 def TCRETURNai8 :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
274 "#TC_RETURNa8 $func $offset",
275 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
277 let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
278 def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
279 "#TC_RETURNr8 $dst $offset",
282 let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
283 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR8, RM] in
284 def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
286 Requires<[In64BitMode]>;
288 let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
289 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
290 def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
294 let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
295 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
296 def TAILBA8 : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
299 } // Interpretation64Bit
301 def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
302 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
304 def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
305 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
307 def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
308 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
311 // 64-bit CR instructions
312 let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
313 let hasSideEffects = 0 in {
314 // mtocrf's input needs to be prepared by shifting by an amount dependent
315 // on the cr register selected. Thus, post-ra anti-dep breaking must not
316 // later change that register assignment.
317 let hasExtraDefRegAllocReq = 1 in {
318 def MTOCRF8: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins g8rc:$ST),
319 "mtocrf $FXM, $ST", IIC_BrMCRX>,
320 PPC970_DGroup_First, PPC970_Unit_CRU;
322 // Similarly to mtocrf, the mask for mtcrf must be prepared in a way that
323 // is dependent on the cr fields being set.
324 def MTCRF8 : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, g8rc:$rS),
325 "mtcrf $FXM, $rS", IIC_BrMCRX>,
326 PPC970_MicroCode, PPC970_Unit_CRU;
327 } // hasExtraDefRegAllocReq = 1
329 // mfocrf's input needs to be prepared by shifting by an amount dependent
330 // on the cr register selected. Thus, post-ra anti-dep breaking must not
331 // later change that register assignment.
332 let hasExtraSrcRegAllocReq = 1 in {
333 def MFOCRF8: XFXForm_5a<31, 19, (outs g8rc:$rT), (ins crbitm:$FXM),
334 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
335 PPC970_DGroup_First, PPC970_Unit_CRU;
337 // Similarly to mfocrf, the mask for mfcrf must be prepared in a way that
338 // is dependent on the cr fields being copied.
339 def MFCR8 : XFXForm_3<31, 19, (outs g8rc:$rT), (ins),
340 "mfcr $rT", IIC_SprMFCR>,
341 PPC970_MicroCode, PPC970_Unit_CRU;
342 } // hasExtraSrcRegAllocReq = 1
343 } // hasSideEffects = 0
345 let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
347 def EH_SjLj_SetJmp64 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
349 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
350 Requires<[In64BitMode]>;
351 let isTerminator = 1 in
352 def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf),
353 "#EH_SJLJ_LONGJMP64",
354 [(PPCeh_sjlj_longjmp addr:$buf)]>,
355 Requires<[In64BitMode]>;
358 def MFSPR8 : XFXForm_1<31, 339, (outs g8rc:$RT), (ins i32imm:$SPR),
359 "mfspr $RT, $SPR", IIC_SprMFSPR>;
360 def MTSPR8 : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, g8rc:$RT),
361 "mtspr $SPR, $RT", IIC_SprMTSPR>;
364 //===----------------------------------------------------------------------===//
365 // 64-bit SPR manipulation instrs.
367 let Uses = [CTR8] in {
368 def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs g8rc:$rT), (ins),
369 "mfctr $rT", IIC_SprMFSPR>,
370 PPC970_DGroup_First, PPC970_Unit_FXU;
372 let Pattern = [(PPCmtctr i64:$rS)], Defs = [CTR8] in {
373 def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins g8rc:$rS),
374 "mtctr $rS", IIC_SprMTSPR>,
375 PPC970_DGroup_First, PPC970_Unit_FXU;
377 let hasSideEffects = 1, Defs = [CTR8] in {
378 let Pattern = [(int_ppc_mtctr i64:$rS)] in
379 def MTCTR8loop : XFXForm_7_ext<31, 467, 9, (outs), (ins g8rc:$rS),
380 "mtctr $rS", IIC_SprMTSPR>,
381 PPC970_DGroup_First, PPC970_Unit_FXU;
384 let Pattern = [(set i64:$rT, readcyclecounter)] in
385 def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs g8rc:$rT), (ins),
386 "mfspr $rT, 268", IIC_SprMFTB>,
387 PPC970_DGroup_First, PPC970_Unit_FXU;
388 // Note that encoding mftb using mfspr is now the preferred form,
389 // and has been since at least ISA v2.03. The mftb instruction has
390 // now been phased out. Using mfspr, however, is known not to work on
393 let Defs = [X1], Uses = [X1] in
394 def DYNALLOC8 : Pseudo<(outs g8rc:$result), (ins g8rc:$negsize, memri:$fpsi),"#DYNALLOC8",
396 (PPCdynalloc i64:$negsize, iaddr:$fpsi))]>;
397 def DYNAREAOFFSET8 : Pseudo<(outs i64imm:$result), (ins memri:$fpsi), "#DYNAREAOFFSET8",
398 [(set i64:$result, (PPCdynareaoffset iaddr:$fpsi))]>;
400 let Defs = [LR8] in {
401 def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins g8rc:$rS),
402 "mtlr $rS", IIC_SprMTSPR>,
403 PPC970_DGroup_First, PPC970_Unit_FXU;
405 let Uses = [LR8] in {
406 def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs g8rc:$rT), (ins),
407 "mflr $rT", IIC_SprMFSPR>,
408 PPC970_DGroup_First, PPC970_Unit_FXU;
410 } // Interpretation64Bit
412 //===----------------------------------------------------------------------===//
413 // Fixed point instructions.
416 let PPC970_Unit = 1 in { // FXU Operations.
417 let Interpretation64Bit = 1 in {
418 let hasSideEffects = 0 in {
419 let isCodeGenOnly = 1 in {
421 let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
422 def LI8 : DForm_2_r0<14, (outs g8rc:$rD), (ins s16imm64:$imm),
423 "li $rD, $imm", IIC_IntSimple,
424 [(set i64:$rD, imm64SExt16:$imm)]>;
425 def LIS8 : DForm_2_r0<15, (outs g8rc:$rD), (ins s17imm64:$imm),
426 "lis $rD, $imm", IIC_IntSimple,
427 [(set i64:$rD, imm16ShiftedSExt:$imm)]>;
431 let isCommutable = 1 in {
432 defm NAND8: XForm_6r<31, 476, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
433 "nand", "$rA, $rS, $rB", IIC_IntSimple,
434 [(set i64:$rA, (not (and i64:$rS, i64:$rB)))]>;
435 defm AND8 : XForm_6r<31, 28, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
436 "and", "$rA, $rS, $rB", IIC_IntSimple,
437 [(set i64:$rA, (and i64:$rS, i64:$rB))]>;
439 defm ANDC8: XForm_6r<31, 60, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
440 "andc", "$rA, $rS, $rB", IIC_IntSimple,
441 [(set i64:$rA, (and i64:$rS, (not i64:$rB)))]>;
442 let isCommutable = 1 in {
443 defm OR8 : XForm_6r<31, 444, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
444 "or", "$rA, $rS, $rB", IIC_IntSimple,
445 [(set i64:$rA, (or i64:$rS, i64:$rB))]>;
446 defm NOR8 : XForm_6r<31, 124, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
447 "nor", "$rA, $rS, $rB", IIC_IntSimple,
448 [(set i64:$rA, (not (or i64:$rS, i64:$rB)))]>;
450 defm ORC8 : XForm_6r<31, 412, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
451 "orc", "$rA, $rS, $rB", IIC_IntSimple,
452 [(set i64:$rA, (or i64:$rS, (not i64:$rB)))]>;
453 let isCommutable = 1 in {
454 defm EQV8 : XForm_6r<31, 284, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
455 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
456 [(set i64:$rA, (not (xor i64:$rS, i64:$rB)))]>;
457 defm XOR8 : XForm_6r<31, 316, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
458 "xor", "$rA, $rS, $rB", IIC_IntSimple,
459 [(set i64:$rA, (xor i64:$rS, i64:$rB))]>;
460 } // let isCommutable = 1
462 // Logical ops with immediate.
463 let Defs = [CR0] in {
464 def ANDIo8 : DForm_4<28, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2),
465 "andi. $dst, $src1, $src2", IIC_IntGeneral,
466 [(set i64:$dst, (and i64:$src1, immZExt16:$src2))]>,
468 def ANDISo8 : DForm_4<29, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2),
469 "andis. $dst, $src1, $src2", IIC_IntGeneral,
470 [(set i64:$dst, (and i64:$src1, imm16ShiftedZExt:$src2))]>,
473 def ORI8 : DForm_4<24, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2),
474 "ori $dst, $src1, $src2", IIC_IntSimple,
475 [(set i64:$dst, (or i64:$src1, immZExt16:$src2))]>;
476 def ORIS8 : DForm_4<25, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2),
477 "oris $dst, $src1, $src2", IIC_IntSimple,
478 [(set i64:$dst, (or i64:$src1, imm16ShiftedZExt:$src2))]>;
479 def XORI8 : DForm_4<26, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2),
480 "xori $dst, $src1, $src2", IIC_IntSimple,
481 [(set i64:$dst, (xor i64:$src1, immZExt16:$src2))]>;
482 def XORIS8 : DForm_4<27, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2),
483 "xoris $dst, $src1, $src2", IIC_IntSimple,
484 [(set i64:$dst, (xor i64:$src1, imm16ShiftedZExt:$src2))]>;
486 let isCommutable = 1 in
487 defm ADD8 : XOForm_1r<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
488 "add", "$rT, $rA, $rB", IIC_IntSimple,
489 [(set i64:$rT, (add i64:$rA, i64:$rB))]>;
490 // ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the
491 // initial-exec thread-local storage model. We need to forbid r0 here -
492 // while it works for add just fine, the linker can relax this to local-exec
493 // addi, which won't work for r0.
494 def ADD8TLS : XOForm_1<31, 266, 0, (outs g8rc:$rT), (ins g8rc_nox0:$rA, tlsreg:$rB),
495 "add $rT, $rA, $rB", IIC_IntSimple,
496 [(set i64:$rT, (add i64:$rA, tglobaltlsaddr:$rB))]>;
498 let isCommutable = 1 in
499 defm ADDC8 : XOForm_1rc<31, 10, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
500 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
501 [(set i64:$rT, (addc i64:$rA, i64:$rB))]>,
502 PPC970_DGroup_Cracked;
504 let Defs = [CARRY] in
505 def ADDIC8 : DForm_2<12, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm),
506 "addic $rD, $rA, $imm", IIC_IntGeneral,
507 [(set i64:$rD, (addc i64:$rA, imm64SExt16:$imm))]>;
508 def ADDI8 : DForm_2<14, (outs g8rc:$rD), (ins g8rc_nox0:$rA, s16imm64:$imm),
509 "addi $rD, $rA, $imm", IIC_IntSimple,
510 [(set i64:$rD, (add i64:$rA, imm64SExt16:$imm))]>;
511 def ADDIS8 : DForm_2<15, (outs g8rc:$rD), (ins g8rc_nox0:$rA, s17imm64:$imm),
512 "addis $rD, $rA, $imm", IIC_IntSimple,
513 [(set i64:$rD, (add i64:$rA, imm16ShiftedSExt:$imm))]>;
515 let Defs = [CARRY] in {
516 def SUBFIC8: DForm_2< 8, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm),
517 "subfic $rD, $rA, $imm", IIC_IntGeneral,
518 [(set i64:$rD, (subc imm64SExt16:$imm, i64:$rA))]>;
520 defm SUBFC8 : XOForm_1rc<31, 8, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
521 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
522 [(set i64:$rT, (subc i64:$rB, i64:$rA))]>,
523 PPC970_DGroup_Cracked;
524 defm SUBF8 : XOForm_1r<31, 40, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
525 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
526 [(set i64:$rT, (sub i64:$rB, i64:$rA))]>;
527 defm NEG8 : XOForm_3r<31, 104, 0, (outs g8rc:$rT), (ins g8rc:$rA),
528 "neg", "$rT, $rA", IIC_IntSimple,
529 [(set i64:$rT, (ineg i64:$rA))]>;
530 let Uses = [CARRY] in {
531 let isCommutable = 1 in
532 defm ADDE8 : XOForm_1rc<31, 138, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
533 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
534 [(set i64:$rT, (adde i64:$rA, i64:$rB))]>;
535 defm ADDME8 : XOForm_3rc<31, 234, 0, (outs g8rc:$rT), (ins g8rc:$rA),
536 "addme", "$rT, $rA", IIC_IntGeneral,
537 [(set i64:$rT, (adde i64:$rA, -1))]>;
538 defm ADDZE8 : XOForm_3rc<31, 202, 0, (outs g8rc:$rT), (ins g8rc:$rA),
539 "addze", "$rT, $rA", IIC_IntGeneral,
540 [(set i64:$rT, (adde i64:$rA, 0))]>;
541 defm SUBFE8 : XOForm_1rc<31, 136, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
542 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
543 [(set i64:$rT, (sube i64:$rB, i64:$rA))]>;
544 defm SUBFME8 : XOForm_3rc<31, 232, 0, (outs g8rc:$rT), (ins g8rc:$rA),
545 "subfme", "$rT, $rA", IIC_IntGeneral,
546 [(set i64:$rT, (sube -1, i64:$rA))]>;
547 defm SUBFZE8 : XOForm_3rc<31, 200, 0, (outs g8rc:$rT), (ins g8rc:$rA),
548 "subfze", "$rT, $rA", IIC_IntGeneral,
549 [(set i64:$rT, (sube 0, i64:$rA))]>;
553 // FIXME: Duplicating this for the asm parser should be unnecessary, but the
554 // previous definition must be marked as CodeGen only to prevent decoding
556 let isAsmParserOnly = 1 in
557 def ADD8TLS_ : XOForm_1<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, tlsreg:$rB),
558 "add $rT, $rA, $rB", IIC_IntSimple, []>;
560 let isCommutable = 1 in {
561 defm MULHD : XOForm_1r<31, 73, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
562 "mulhd", "$rT, $rA, $rB", IIC_IntMulHW,
563 [(set i64:$rT, (mulhs i64:$rA, i64:$rB))]>;
564 defm MULHDU : XOForm_1r<31, 9, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
565 "mulhdu", "$rT, $rA, $rB", IIC_IntMulHWU,
566 [(set i64:$rT, (mulhu i64:$rA, i64:$rB))]>;
569 } // Interpretation64Bit
571 let isCompare = 1, hasSideEffects = 0 in {
572 def CMPD : XForm_16_ext<31, 0, (outs crrc:$crD), (ins g8rc:$rA, g8rc:$rB),
573 "cmpd $crD, $rA, $rB", IIC_IntCompare>, isPPC64;
574 def CMPLD : XForm_16_ext<31, 32, (outs crrc:$crD), (ins g8rc:$rA, g8rc:$rB),
575 "cmpld $crD, $rA, $rB", IIC_IntCompare>, isPPC64;
576 def CMPDI : DForm_5_ext<11, (outs crrc:$crD), (ins g8rc:$rA, s16imm64:$imm),
577 "cmpdi $crD, $rA, $imm", IIC_IntCompare>, isPPC64;
578 def CMPLDI : DForm_6_ext<10, (outs crrc:$dst), (ins g8rc:$src1, u16imm64:$src2),
579 "cmpldi $dst, $src1, $src2",
580 IIC_IntCompare>, isPPC64;
581 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
582 def CMPRB8 : X_BF3_L1_RS5_RS5<31, 192, (outs crbitrc:$BF),
583 (ins u1imm:$L, g8rc:$rA, g8rc:$rB),
584 "cmprb $BF, $L, $rA, $rB", IIC_IntCompare, []>,
585 Requires<[IsISA3_0]>;
586 def CMPEQB : X_BF3_RS5_RS5<31, 224, (outs crbitrc:$BF),
587 (ins g8rc:$rA, g8rc:$rB), "cmpeqb $BF, $rA, $rB",
588 IIC_IntCompare, []>, Requires<[IsISA3_0]>;
591 let hasSideEffects = 0 in {
592 defm SLD : XForm_6r<31, 27, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB),
593 "sld", "$rA, $rS, $rB", IIC_IntRotateD,
594 [(set i64:$rA, (PPCshl i64:$rS, i32:$rB))]>, isPPC64;
595 defm SRD : XForm_6r<31, 539, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB),
596 "srd", "$rA, $rS, $rB", IIC_IntRotateD,
597 [(set i64:$rA, (PPCsrl i64:$rS, i32:$rB))]>, isPPC64;
598 defm SRAD : XForm_6rc<31, 794, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB),
599 "srad", "$rA, $rS, $rB", IIC_IntRotateD,
600 [(set i64:$rA, (PPCsra i64:$rS, i32:$rB))]>, isPPC64;
602 let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
603 defm CNTLZW8 : XForm_11r<31, 26, (outs g8rc:$rA), (ins g8rc:$rS),
604 "cntlzw", "$rA, $rS", IIC_IntGeneral, []>;
605 defm CNTTZW8 : XForm_11r<31, 538, (outs g8rc:$rA), (ins g8rc:$rS),
606 "cnttzw", "$rA, $rS", IIC_IntGeneral, []>,
607 Requires<[IsISA3_0]>;
609 defm EXTSB8 : XForm_11r<31, 954, (outs g8rc:$rA), (ins g8rc:$rS),
610 "extsb", "$rA, $rS", IIC_IntSimple,
611 [(set i64:$rA, (sext_inreg i64:$rS, i8))]>;
612 defm EXTSH8 : XForm_11r<31, 922, (outs g8rc:$rA), (ins g8rc:$rS),
613 "extsh", "$rA, $rS", IIC_IntSimple,
614 [(set i64:$rA, (sext_inreg i64:$rS, i16))]>;
616 defm SLW8 : XForm_6r<31, 24, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
617 "slw", "$rA, $rS, $rB", IIC_IntGeneral, []>;
618 defm SRW8 : XForm_6r<31, 536, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
619 "srw", "$rA, $rS, $rB", IIC_IntGeneral, []>;
620 } // Interpretation64Bit
623 let isCodeGenOnly = 1 in {
624 def EXTSB8_32_64 : XForm_11<31, 954, (outs g8rc:$rA), (ins gprc:$rS),
625 "extsb $rA, $rS", IIC_IntSimple, []>, isPPC64;
626 def EXTSH8_32_64 : XForm_11<31, 922, (outs g8rc:$rA), (ins gprc:$rS),
627 "extsh $rA, $rS", IIC_IntSimple, []>, isPPC64;
628 } // isCodeGenOnly for fast-isel
630 defm EXTSW : XForm_11r<31, 986, (outs g8rc:$rA), (ins g8rc:$rS),
631 "extsw", "$rA, $rS", IIC_IntSimple,
632 [(set i64:$rA, (sext_inreg i64:$rS, i32))]>, isPPC64;
633 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
634 defm EXTSW_32_64 : XForm_11r<31, 986, (outs g8rc:$rA), (ins gprc:$rS),
635 "extsw", "$rA, $rS", IIC_IntSimple,
636 [(set i64:$rA, (sext i32:$rS))]>, isPPC64;
638 defm SRADI : XSForm_1rc<31, 413, (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH),
639 "sradi", "$rA, $rS, $SH", IIC_IntRotateDI,
640 [(set i64:$rA, (sra i64:$rS, (i32 imm:$SH)))]>, isPPC64;
641 defm CNTLZD : XForm_11r<31, 58, (outs g8rc:$rA), (ins g8rc:$rS),
642 "cntlzd", "$rA, $rS", IIC_IntGeneral,
643 [(set i64:$rA, (ctlz i64:$rS))]>;
644 defm CNTTZD : XForm_11r<31, 570, (outs g8rc:$rA), (ins g8rc:$rS),
645 "cnttzd", "$rA, $rS", IIC_IntGeneral,
646 [(set i64:$rA, (cttz i64:$rS))]>, Requires<[IsISA3_0]>;
647 def POPCNTD : XForm_11<31, 506, (outs g8rc:$rA), (ins g8rc:$rS),
648 "popcntd $rA, $rS", IIC_IntGeneral,
649 [(set i64:$rA, (ctpop i64:$rS))]>;
650 def BPERMD : XForm_6<31, 252, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
651 "bpermd $rA, $rS, $rB", IIC_IntGeneral,
652 [(set i64:$rA, (int_ppc_bpermd g8rc:$rS, g8rc:$rB))]>,
653 isPPC64, Requires<[HasBPERMD]>;
655 let isCodeGenOnly = 1, isCommutable = 1 in
656 def CMPB8 : XForm_6<31, 508, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
657 "cmpb $rA, $rS, $rB", IIC_IntGeneral,
658 [(set i64:$rA, (PPCcmpb i64:$rS, i64:$rB))]>;
660 // popcntw also does a population count on the high 32 bits (storing the
661 // results in the high 32-bits of the output). We'll ignore that here (which is
662 // safe because we never separately use the high part of the 64-bit registers).
663 def POPCNTW : XForm_11<31, 378, (outs gprc:$rA), (ins gprc:$rS),
664 "popcntw $rA, $rS", IIC_IntGeneral,
665 [(set i32:$rA, (ctpop i32:$rS))]>;
667 defm DIVD : XOForm_1rcr<31, 489, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
668 "divd", "$rT, $rA, $rB", IIC_IntDivD,
669 [(set i64:$rT, (sdiv i64:$rA, i64:$rB))]>, isPPC64;
670 defm DIVDU : XOForm_1rcr<31, 457, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
671 "divdu", "$rT, $rA, $rB", IIC_IntDivD,
672 [(set i64:$rT, (udiv i64:$rA, i64:$rB))]>, isPPC64;
673 def DIVDE : XOForm_1<31, 425, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
674 "divde $rT, $rA, $rB", IIC_IntDivD,
675 [(set i64:$rT, (int_ppc_divde g8rc:$rA, g8rc:$rB))]>,
676 isPPC64, Requires<[HasExtDiv]>;
678 def DIVDEo : XOForm_1<31, 425, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
679 "divde. $rT, $rA, $rB", IIC_IntDivD,
680 []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First,
681 isPPC64, Requires<[HasExtDiv]>;
682 def DIVDEU : XOForm_1<31, 393, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
683 "divdeu $rT, $rA, $rB", IIC_IntDivD,
684 [(set i64:$rT, (int_ppc_divdeu g8rc:$rA, g8rc:$rB))]>,
685 isPPC64, Requires<[HasExtDiv]>;
687 def DIVDEUo : XOForm_1<31, 393, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
688 "divdeu. $rT, $rA, $rB", IIC_IntDivD,
689 []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First,
690 isPPC64, Requires<[HasExtDiv]>;
691 let isCommutable = 1 in
692 defm MULLD : XOForm_1r<31, 233, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
693 "mulld", "$rT, $rA, $rB", IIC_IntMulHD,
694 [(set i64:$rT, (mul i64:$rA, i64:$rB))]>, isPPC64;
695 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
696 def MULLI8 : DForm_2<7, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm),
697 "mulli $rD, $rA, $imm", IIC_IntMulLI,
698 [(set i64:$rD, (mul i64:$rA, imm64SExt16:$imm))]>;
701 let hasSideEffects = 0 in {
702 defm RLDIMI : MDForm_1r<30, 3, (outs g8rc:$rA),
703 (ins g8rc:$rSi, g8rc:$rS, u6imm:$SH, u6imm:$MBE),
704 "rldimi", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI,
705 []>, isPPC64, RegConstraint<"$rSi = $rA">,
708 // Rotate instructions.
709 defm RLDCL : MDSForm_1r<30, 8,
710 (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB, u6imm:$MBE),
711 "rldcl", "$rA, $rS, $rB, $MBE", IIC_IntRotateD,
713 defm RLDCR : MDSForm_1r<30, 9,
714 (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB, u6imm:$MBE),
715 "rldcr", "$rA, $rS, $rB, $MBE", IIC_IntRotateD,
717 defm RLDICL : MDForm_1r<30, 0,
718 (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE),
719 "rldicl", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI,
722 let isCodeGenOnly = 1 in
723 def RLDICL_32_64 : MDForm_1<30, 0,
725 (ins gprc:$rS, u6imm:$SH, u6imm:$MBE),
726 "rldicl $rA, $rS, $SH, $MBE", IIC_IntRotateDI,
729 defm RLDICR : MDForm_1r<30, 1,
730 (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE),
731 "rldicr", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI,
733 defm RLDIC : MDForm_1r<30, 2,
734 (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE),
735 "rldic", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI,
738 let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
739 defm RLWINM8 : MForm_2r<21, (outs g8rc:$rA),
740 (ins g8rc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
741 "rlwinm", "$rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
744 defm RLWNM8 : MForm_2r<23, (outs g8rc:$rA),
745 (ins g8rc:$rS, g8rc:$rB, u5imm:$MB, u5imm:$ME),
746 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
749 // RLWIMI can be commuted if the rotate amount is zero.
750 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
751 defm RLWIMI8 : MForm_2r<20, (outs g8rc:$rA),
752 (ins g8rc:$rSi, g8rc:$rS, u5imm:$SH, u5imm:$MB,
753 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
754 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
755 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
758 def ISEL8 : AForm_4<31, 15,
759 (outs g8rc:$rT), (ins g8rc_nox0:$rA, g8rc:$rB, crbitrc:$cond),
760 "isel $rT, $rA, $rB, $cond", IIC_IntISEL,
762 } // Interpretation64Bit
763 } // hasSideEffects = 0
764 } // End FXU Operations.
767 //===----------------------------------------------------------------------===//
768 // Load/Store instructions.
772 // Sign extending loads.
773 let PPC970_Unit = 2 in {
774 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
775 def LHA8: DForm_1<42, (outs g8rc:$rD), (ins memri:$src),
776 "lha $rD, $src", IIC_LdStLHA,
777 [(set i64:$rD, (sextloadi16 iaddr:$src))]>,
778 PPC970_DGroup_Cracked;
779 def LWA : DSForm_1<58, 2, (outs g8rc:$rD), (ins memrix:$src),
780 "lwa $rD, $src", IIC_LdStLWA,
782 (aligned4sextloadi32 ixaddr:$src))]>, isPPC64,
783 PPC970_DGroup_Cracked;
784 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
785 def LHAX8: XForm_1<31, 343, (outs g8rc:$rD), (ins memrr:$src),
786 "lhax $rD, $src", IIC_LdStLHA,
787 [(set i64:$rD, (sextloadi16 xaddr:$src))]>,
788 PPC970_DGroup_Cracked;
789 def LWAX : XForm_1<31, 341, (outs g8rc:$rD), (ins memrr:$src),
790 "lwax $rD, $src", IIC_LdStLHA,
791 [(set i64:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
792 PPC970_DGroup_Cracked;
794 let isCodeGenOnly = 1, mayLoad = 1 in {
795 def LWA_32 : DSForm_1<58, 2, (outs gprc:$rD), (ins memrix:$src),
796 "lwa $rD, $src", IIC_LdStLWA, []>, isPPC64,
797 PPC970_DGroup_Cracked;
798 def LWAX_32 : XForm_1<31, 341, (outs gprc:$rD), (ins memrr:$src),
799 "lwax $rD, $src", IIC_LdStLHA, []>, isPPC64,
800 PPC970_DGroup_Cracked;
801 } // end fast-isel isCodeGenOnly
804 let mayLoad = 1, hasSideEffects = 0 in {
805 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
806 def LHAU8 : DForm_1<43, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
808 "lhau $rD, $addr", IIC_LdStLHAU,
809 []>, RegConstraint<"$addr.reg = $ea_result">,
810 NoEncode<"$ea_result">;
813 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
814 def LHAUX8 : XForm_1<31, 375, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
816 "lhaux $rD, $addr", IIC_LdStLHAUX,
817 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
818 NoEncode<"$ea_result">;
819 def LWAUX : XForm_1<31, 373, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
821 "lwaux $rD, $addr", IIC_LdStLHAUX,
822 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
823 NoEncode<"$ea_result">, isPPC64;
827 let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
828 // Zero extending loads.
829 let PPC970_Unit = 2 in {
830 def LBZ8 : DForm_1<34, (outs g8rc:$rD), (ins memri:$src),
831 "lbz $rD, $src", IIC_LdStLoad,
832 [(set i64:$rD, (zextloadi8 iaddr:$src))]>;
833 def LHZ8 : DForm_1<40, (outs g8rc:$rD), (ins memri:$src),
834 "lhz $rD, $src", IIC_LdStLoad,
835 [(set i64:$rD, (zextloadi16 iaddr:$src))]>;
836 def LWZ8 : DForm_1<32, (outs g8rc:$rD), (ins memri:$src),
837 "lwz $rD, $src", IIC_LdStLoad,
838 [(set i64:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
840 def LBZX8 : XForm_1<31, 87, (outs g8rc:$rD), (ins memrr:$src),
841 "lbzx $rD, $src", IIC_LdStLoad,
842 [(set i64:$rD, (zextloadi8 xaddr:$src))]>;
843 def LHZX8 : XForm_1<31, 279, (outs g8rc:$rD), (ins memrr:$src),
844 "lhzx $rD, $src", IIC_LdStLoad,
845 [(set i64:$rD, (zextloadi16 xaddr:$src))]>;
846 def LWZX8 : XForm_1<31, 23, (outs g8rc:$rD), (ins memrr:$src),
847 "lwzx $rD, $src", IIC_LdStLoad,
848 [(set i64:$rD, (zextloadi32 xaddr:$src))]>;
852 let mayLoad = 1, hasSideEffects = 0 in {
853 def LBZU8 : DForm_1<35, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
854 "lbzu $rD, $addr", IIC_LdStLoadUpd,
855 []>, RegConstraint<"$addr.reg = $ea_result">,
856 NoEncode<"$ea_result">;
857 def LHZU8 : DForm_1<41, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
858 "lhzu $rD, $addr", IIC_LdStLoadUpd,
859 []>, RegConstraint<"$addr.reg = $ea_result">,
860 NoEncode<"$ea_result">;
861 def LWZU8 : DForm_1<33, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
862 "lwzu $rD, $addr", IIC_LdStLoadUpd,
863 []>, RegConstraint<"$addr.reg = $ea_result">,
864 NoEncode<"$ea_result">;
866 def LBZUX8 : XForm_1<31, 119, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
868 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
869 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
870 NoEncode<"$ea_result">;
871 def LHZUX8 : XForm_1<31, 311, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
873 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
874 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
875 NoEncode<"$ea_result">;
876 def LWZUX8 : XForm_1<31, 55, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
878 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
879 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
880 NoEncode<"$ea_result">;
883 } // Interpretation64Bit
886 // Full 8-byte loads.
887 let PPC970_Unit = 2 in {
888 def LD : DSForm_1<58, 0, (outs g8rc:$rD), (ins memrix:$src),
889 "ld $rD, $src", IIC_LdStLD,
890 [(set i64:$rD, (aligned4load ixaddr:$src))]>, isPPC64;
891 // The following four definitions are selected for small code model only.
892 // Otherwise, we need to create two instructions to form a 32-bit offset,
893 // so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select().
894 def LDtoc: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg),
897 (PPCtoc_entry tglobaladdr:$disp, i64:$reg))]>, isPPC64;
898 def LDtocJTI: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg),
901 (PPCtoc_entry tjumptable:$disp, i64:$reg))]>, isPPC64;
902 def LDtocCPT: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg),
905 (PPCtoc_entry tconstpool:$disp, i64:$reg))]>, isPPC64;
906 def LDtocBA: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg),
909 (PPCtoc_entry tblockaddress:$disp, i64:$reg))]>, isPPC64;
911 def LDX : XForm_1<31, 21, (outs g8rc:$rD), (ins memrr:$src),
912 "ldx $rD, $src", IIC_LdStLD,
913 [(set i64:$rD, (load xaddr:$src))]>, isPPC64;
914 def LDBRX : XForm_1<31, 532, (outs g8rc:$rD), (ins memrr:$src),
915 "ldbrx $rD, $src", IIC_LdStLoad,
916 [(set i64:$rD, (PPClbrx xoaddr:$src, i64))]>, isPPC64;
918 let mayLoad = 1, hasSideEffects = 0, isCodeGenOnly = 1 in {
919 def LHBRX8 : XForm_1<31, 790, (outs g8rc:$rD), (ins memrr:$src),
920 "lhbrx $rD, $src", IIC_LdStLoad, []>;
921 def LWBRX8 : XForm_1<31, 534, (outs g8rc:$rD), (ins memrr:$src),
922 "lwbrx $rD, $src", IIC_LdStLoad, []>;
925 let mayLoad = 1, hasSideEffects = 0 in {
926 def LDU : DSForm_1<58, 1, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr),
927 "ldu $rD, $addr", IIC_LdStLDU,
928 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
929 NoEncode<"$ea_result">;
931 def LDUX : XForm_1<31, 53, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
933 "ldux $rD, $addr", IIC_LdStLDUX,
934 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
935 NoEncode<"$ea_result">, isPPC64;
937 def LDMX : XForm_1<31, 309, (outs g8rc:$rD), (ins memrr:$src),
938 "ldmx $rD, $src", IIC_LdStLD, []>, isPPC64,
939 Requires<[IsISA3_0]>;
943 // Support for medium and large code model.
944 let hasSideEffects = 0 in {
945 def ADDIStocHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, tocentry:$disp),
946 "#ADDIStocHA", []>, isPPC64;
948 def LDtocL: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc_nox0:$reg),
949 "#LDtocL", []>, isPPC64;
950 def ADDItocL: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, tocentry:$disp),
951 "#ADDItocL", []>, isPPC64;
954 // Support for thread-local storage.
955 def ADDISgotTprelHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
958 (PPCaddisGotTprelHA i64:$reg,
959 tglobaltlsaddr:$disp))]>,
961 def LDgotTprelL: Pseudo<(outs g8rc:$rD), (ins s16imm64:$disp, g8rc_nox0:$reg),
964 (PPCldGotTprelL tglobaltlsaddr:$disp, i64:$reg))]>,
966 def : Pat<(PPCaddTls i64:$in, tglobaltlsaddr:$g),
967 (ADD8TLS $in, tglobaltlsaddr:$g)>;
968 def ADDIStlsgdHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
971 (PPCaddisTlsgdHA i64:$reg, tglobaltlsaddr:$disp))]>,
973 def ADDItlsgdL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
976 (PPCaddiTlsgdL i64:$reg, tglobaltlsaddr:$disp))]>,
978 // LR8 is a true define, while the rest of the Defs are clobbers. X3 is
979 // explicitly defined when this op is created, so not mentioned here.
980 let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
981 Defs = [X0,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] in
982 def GETtlsADDR : Pseudo<(outs g8rc:$rD), (ins g8rc:$reg, tlsgd:$sym),
985 (PPCgetTlsAddr i64:$reg, tglobaltlsaddr:$sym))]>,
987 // Combined op for ADDItlsgdL and GETtlsADDR, late expanded. X3 and LR8
988 // are true defines while the rest of the Defs are clobbers.
989 let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
990 Defs = [X0,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7]
992 def ADDItlsgdLADDR : Pseudo<(outs g8rc:$rD),
993 (ins g8rc_nox0:$reg, s16imm64:$disp, tlsgd:$sym),
996 (PPCaddiTlsgdLAddr i64:$reg,
997 tglobaltlsaddr:$disp,
998 tglobaltlsaddr:$sym))]>,
1000 def ADDIStlsldHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
1003 (PPCaddisTlsldHA i64:$reg, tglobaltlsaddr:$disp))]>,
1005 def ADDItlsldL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
1008 (PPCaddiTlsldL i64:$reg, tglobaltlsaddr:$disp))]>,
1010 // LR8 is a true define, while the rest of the Defs are clobbers. X3 is
1011 // explicitly defined when this op is created, so not mentioned here.
1012 let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
1013 Defs = [X0,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] in
1014 def GETtlsldADDR : Pseudo<(outs g8rc:$rD), (ins g8rc:$reg, tlsgd:$sym),
1017 (PPCgetTlsldAddr i64:$reg, tglobaltlsaddr:$sym))]>,
1019 // Combined op for ADDItlsldL and GETtlsADDR, late expanded. X3 and LR8
1020 // are true defines, while the rest of the Defs are clobbers.
1021 let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
1022 Defs = [X0,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7]
1024 def ADDItlsldLADDR : Pseudo<(outs g8rc:$rD),
1025 (ins g8rc_nox0:$reg, s16imm64:$disp, tlsgd:$sym),
1028 (PPCaddiTlsldLAddr i64:$reg,
1029 tglobaltlsaddr:$disp,
1030 tglobaltlsaddr:$sym))]>,
1032 def ADDISdtprelHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
1035 (PPCaddisDtprelHA i64:$reg,
1036 tglobaltlsaddr:$disp))]>,
1038 def ADDIdtprelL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
1041 (PPCaddiDtprelL i64:$reg, tglobaltlsaddr:$disp))]>,
1044 let PPC970_Unit = 2 in {
1045 let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
1046 // Truncating stores.
1047 def STB8 : DForm_1<38, (outs), (ins g8rc:$rS, memri:$src),
1048 "stb $rS, $src", IIC_LdStStore,
1049 [(truncstorei8 i64:$rS, iaddr:$src)]>;
1050 def STH8 : DForm_1<44, (outs), (ins g8rc:$rS, memri:$src),
1051 "sth $rS, $src", IIC_LdStStore,
1052 [(truncstorei16 i64:$rS, iaddr:$src)]>;
1053 def STW8 : DForm_1<36, (outs), (ins g8rc:$rS, memri:$src),
1054 "stw $rS, $src", IIC_LdStStore,
1055 [(truncstorei32 i64:$rS, iaddr:$src)]>;
1056 def STBX8 : XForm_8<31, 215, (outs), (ins g8rc:$rS, memrr:$dst),
1057 "stbx $rS, $dst", IIC_LdStStore,
1058 [(truncstorei8 i64:$rS, xaddr:$dst)]>,
1059 PPC970_DGroup_Cracked;
1060 def STHX8 : XForm_8<31, 407, (outs), (ins g8rc:$rS, memrr:$dst),
1061 "sthx $rS, $dst", IIC_LdStStore,
1062 [(truncstorei16 i64:$rS, xaddr:$dst)]>,
1063 PPC970_DGroup_Cracked;
1064 def STWX8 : XForm_8<31, 151, (outs), (ins g8rc:$rS, memrr:$dst),
1065 "stwx $rS, $dst", IIC_LdStStore,
1066 [(truncstorei32 i64:$rS, xaddr:$dst)]>,
1067 PPC970_DGroup_Cracked;
1068 } // Interpretation64Bit
1070 // Normal 8-byte stores.
1071 def STD : DSForm_1<62, 0, (outs), (ins g8rc:$rS, memrix:$dst),
1072 "std $rS, $dst", IIC_LdStSTD,
1073 [(aligned4store i64:$rS, ixaddr:$dst)]>, isPPC64;
1074 def STDX : XForm_8<31, 149, (outs), (ins g8rc:$rS, memrr:$dst),
1075 "stdx $rS, $dst", IIC_LdStSTD,
1076 [(store i64:$rS, xaddr:$dst)]>, isPPC64,
1077 PPC970_DGroup_Cracked;
1078 def STDBRX: XForm_8<31, 660, (outs), (ins g8rc:$rS, memrr:$dst),
1079 "stdbrx $rS, $dst", IIC_LdStStore,
1080 [(PPCstbrx i64:$rS, xoaddr:$dst, i64)]>, isPPC64,
1081 PPC970_DGroup_Cracked;
1084 // Stores with Update (pre-inc).
1085 let PPC970_Unit = 2, mayStore = 1 in {
1086 let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
1087 def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst),
1088 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
1089 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
1090 def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst),
1091 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
1092 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
1093 def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst),
1094 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
1095 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
1097 def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst),
1098 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
1099 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
1100 PPC970_DGroup_Cracked;
1101 def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst),
1102 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
1103 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
1104 PPC970_DGroup_Cracked;
1105 def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst),
1106 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
1107 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
1108 PPC970_DGroup_Cracked;
1109 } // Interpretation64Bit
1111 def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrix:$dst),
1112 "stdu $rS, $dst", IIC_LdStSTDU, []>,
1113 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">,
1116 def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst),
1117 "stdux $rS, $dst", IIC_LdStSTDUX, []>,
1118 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
1119 PPC970_DGroup_Cracked, isPPC64;
1122 // Patterns to match the pre-inc stores. We can't put the patterns on
1123 // the instruction definitions directly as ISel wants the address base
1124 // and offset to be separate operands, not a single complex operand.
1125 def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1126 (STBU8 $rS, iaddroff:$ptroff, $ptrreg)>;
1127 def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1128 (STHU8 $rS, iaddroff:$ptroff, $ptrreg)>;
1129 def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1130 (STWU8 $rS, iaddroff:$ptroff, $ptrreg)>;
1131 def : Pat<(aligned4pre_store i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1132 (STDU $rS, iaddroff:$ptroff, $ptrreg)>;
1134 def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1135 (STBUX8 $rS, $ptrreg, $ptroff)>;
1136 def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1137 (STHUX8 $rS, $ptrreg, $ptroff)>;
1138 def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1139 (STWUX8 $rS, $ptrreg, $ptroff)>;
1140 def : Pat<(pre_store i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1141 (STDUX $rS, $ptrreg, $ptroff)>;
1144 //===----------------------------------------------------------------------===//
1145 // Floating point instructions.
1149 let PPC970_Unit = 3, hasSideEffects = 0,
1150 Uses = [RM] in { // FPU Operations.
1151 defm FCFID : XForm_26r<63, 846, (outs f8rc:$frD), (ins f8rc:$frB),
1152 "fcfid", "$frD, $frB", IIC_FPGeneral,
1153 [(set f64:$frD, (PPCfcfid f64:$frB))]>, isPPC64;
1154 defm FCTID : XForm_26r<63, 814, (outs f8rc:$frD), (ins f8rc:$frB),
1155 "fctid", "$frD, $frB", IIC_FPGeneral,
1157 defm FCTIDU : XForm_26r<63, 942, (outs f8rc:$frD), (ins f8rc:$frB),
1158 "fctidu", "$frD, $frB", IIC_FPGeneral,
1160 defm FCTIDZ : XForm_26r<63, 815, (outs f8rc:$frD), (ins f8rc:$frB),
1161 "fctidz", "$frD, $frB", IIC_FPGeneral,
1162 [(set f64:$frD, (PPCfctidz f64:$frB))]>, isPPC64;
1164 defm FCFIDU : XForm_26r<63, 974, (outs f8rc:$frD), (ins f8rc:$frB),
1165 "fcfidu", "$frD, $frB", IIC_FPGeneral,
1166 [(set f64:$frD, (PPCfcfidu f64:$frB))]>, isPPC64;
1167 defm FCFIDS : XForm_26r<59, 846, (outs f4rc:$frD), (ins f8rc:$frB),
1168 "fcfids", "$frD, $frB", IIC_FPGeneral,
1169 [(set f32:$frD, (PPCfcfids f64:$frB))]>, isPPC64;
1170 defm FCFIDUS : XForm_26r<59, 974, (outs f4rc:$frD), (ins f8rc:$frB),
1171 "fcfidus", "$frD, $frB", IIC_FPGeneral,
1172 [(set f32:$frD, (PPCfcfidus f64:$frB))]>, isPPC64;
1173 defm FCTIDUZ : XForm_26r<63, 943, (outs f8rc:$frD), (ins f8rc:$frB),
1174 "fctiduz", "$frD, $frB", IIC_FPGeneral,
1175 [(set f64:$frD, (PPCfctiduz f64:$frB))]>, isPPC64;
1176 defm FCTIWUZ : XForm_26r<63, 143, (outs f8rc:$frD), (ins f8rc:$frB),
1177 "fctiwuz", "$frD, $frB", IIC_FPGeneral,
1178 [(set f64:$frD, (PPCfctiwuz f64:$frB))]>, isPPC64;
1182 //===----------------------------------------------------------------------===//
1183 // Instruction Patterns
1186 // Extensions and truncates to/from 32-bit regs.
1187 def : Pat<(i64 (zext i32:$in)),
1188 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32),
1190 def : Pat<(i64 (anyext i32:$in)),
1191 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32)>;
1192 def : Pat<(i32 (trunc i64:$in)),
1193 (EXTRACT_SUBREG $in, sub_32)>;
1195 // Implement the 'not' operation with the NOR instruction.
1196 // (we could use the default xori pattern, but nor has lower latency on some
1197 // cores (such as the A2)).
1198 def i64not : OutPatFrag<(ops node:$in),
1200 def : Pat<(not i64:$in),
1203 // Extending loads with i64 targets.
1204 def : Pat<(zextloadi1 iaddr:$src),
1206 def : Pat<(zextloadi1 xaddr:$src),
1207 (LBZX8 xaddr:$src)>;
1208 def : Pat<(extloadi1 iaddr:$src),
1210 def : Pat<(extloadi1 xaddr:$src),
1211 (LBZX8 xaddr:$src)>;
1212 def : Pat<(extloadi8 iaddr:$src),
1214 def : Pat<(extloadi8 xaddr:$src),
1215 (LBZX8 xaddr:$src)>;
1216 def : Pat<(extloadi16 iaddr:$src),
1218 def : Pat<(extloadi16 xaddr:$src),
1219 (LHZX8 xaddr:$src)>;
1220 def : Pat<(extloadi32 iaddr:$src),
1222 def : Pat<(extloadi32 xaddr:$src),
1223 (LWZX8 xaddr:$src)>;
1225 // Standard shifts. These are represented separately from the real shifts above
1226 // so that we can distinguish between shifts that allow 6-bit and 7-bit shift
1228 def : Pat<(sra i64:$rS, i32:$rB),
1230 def : Pat<(srl i64:$rS, i32:$rB),
1232 def : Pat<(shl i64:$rS, i32:$rB),
1236 def : Pat<(shl i64:$in, (i32 imm:$imm)),
1237 (RLDICR $in, imm:$imm, (SHL64 imm:$imm))>;
1238 def : Pat<(srl i64:$in, (i32 imm:$imm)),
1239 (RLDICL $in, (SRL64 imm:$imm), imm:$imm)>;
1242 def : Pat<(rotl i64:$in, i32:$sh),
1243 (RLDCL $in, $sh, 0)>;
1244 def : Pat<(rotl i64:$in, (i32 imm:$imm)),
1245 (RLDICL $in, imm:$imm, 0)>;
1247 // Hi and Lo for Darwin Global Addresses.
1248 def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
1249 def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
1250 def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
1251 def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
1252 def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
1253 def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
1254 def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
1255 def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
1256 def : Pat<(PPChi tglobaltlsaddr:$g, i64:$in),
1257 (ADDIS8 $in, tglobaltlsaddr:$g)>;
1258 def : Pat<(PPClo tglobaltlsaddr:$g, i64:$in),
1259 (ADDI8 $in, tglobaltlsaddr:$g)>;
1260 def : Pat<(add i64:$in, (PPChi tglobaladdr:$g, 0)),
1261 (ADDIS8 $in, tglobaladdr:$g)>;
1262 def : Pat<(add i64:$in, (PPChi tconstpool:$g, 0)),
1263 (ADDIS8 $in, tconstpool:$g)>;
1264 def : Pat<(add i64:$in, (PPChi tjumptable:$g, 0)),
1265 (ADDIS8 $in, tjumptable:$g)>;
1266 def : Pat<(add i64:$in, (PPChi tblockaddress:$g, 0)),
1267 (ADDIS8 $in, tblockaddress:$g)>;
1269 // Patterns to match r+r indexed loads and stores for
1270 // addresses without at least 4-byte alignment.
1271 def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)),
1272 (LWAX xoaddr:$src)>;
1273 def : Pat<(i64 (unaligned4load xoaddr:$src)),
1275 def : Pat<(unaligned4store i64:$rS, xoaddr:$dst),
1276 (STDX $rS, xoaddr:$dst)>;
1278 // 64-bits atomic loads and stores
1279 def : Pat<(atomic_load_64 ixaddr:$src), (LD memrix:$src)>;
1280 def : Pat<(atomic_load_64 xaddr:$src), (LDX memrr:$src)>;
1282 def : Pat<(atomic_store_64 ixaddr:$ptr, i64:$val), (STD g8rc:$val, memrix:$ptr)>;
1283 def : Pat<(atomic_store_64 xaddr:$ptr, i64:$val), (STDX g8rc:$val, memrr:$ptr)>;
1285 let Predicates = [IsISA3_0] in {
1287 class X_L1_RA5_RB5<bits<6> opcode, bits<10> xo, string opc, RegisterOperand ty,
1288 InstrItinClass itin, list<dag> pattern>
1289 : X_L1_RS5_RS5<opcode, xo, (outs), (ins ty:$rA, ty:$rB, u1imm:$L),
1290 !strconcat(opc, " $rA, $rB, $L"), itin, pattern>;
1292 let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
1293 def CP_COPY8 : X_L1_RA5_RB5<31, 774, "copy" , g8rc, IIC_LdStCOPY, []>;
1294 def CP_PASTE8 : X_L1_RA5_RB5<31, 902, "paste" , g8rc, IIC_LdStPASTE, []>;
1295 def CP_PASTE8o : X_L1_RA5_RB5<31, 902, "paste.", g8rc, IIC_LdStPASTE, []>,isDOT;
1298 // SLB Invalidate Entry Global
1299 def SLBIEG : XForm_26<31, 466, (outs), (ins gprc:$RS, gprc:$RB),
1300 "slbieg $RS, $RB", IIC_SprSLBIEG, []>;
1302 def SLBSYNC : XForm_0<31, 338, (outs), (ins), "slbsync", IIC_SprSLBSYNC, []>;