1 /*===----------------- gfniintrin.h - GFNI intrinsics ----------------------===
4 * Permission is hereby granted, free of charge, to any person obtaining a copy
5 * of this software and associated documentation files (the "Software"), to deal
6 * in the Software without restriction, including without limitation the rights
7 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
8 * copies of the Software, and to permit persons to whom the Software is
9 * furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
17 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
19 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 *===-----------------------------------------------------------------------===
25 #error "Never use <gfniintrin.h> directly; include <immintrin.h> instead."
28 #ifndef __GFNIINTRIN_H
29 #define __GFNIINTRIN_H
32 #define _mm_gf2p8affineinv_epi64_epi8(A, B, I) \
33 (__m128i)__builtin_ia32_vgf2p8affineinvqb_v16qi((__v16qi)(__m128i)(A), \
34 (__v16qi)(__m128i)(B), \
37 #define _mm_mask_gf2p8affineinv_epi64_epi8(S, U, A, B, I) \
38 (__m128i)__builtin_ia32_selectb_128((__mmask16)(U), \
39 (__v16qi)_mm_gf2p8affineinv_epi64_epi8(A, B, I), \
40 (__v16qi)(__m128i)(S))
43 #define _mm_maskz_gf2p8affineinv_epi64_epi8(U, A, B, I) \
44 (__m128i)_mm_mask_gf2p8affineinv_epi64_epi8((__m128i)_mm_setzero_si128(), \
48 #define _mm256_gf2p8affineinv_epi64_epi8(A, B, I) \
49 (__m256i)__builtin_ia32_vgf2p8affineinvqb_v32qi((__v32qi)(__m256i)(A), \
50 (__v32qi)(__m256i)(B), \
53 #define _mm256_mask_gf2p8affineinv_epi64_epi8(S, U, A, B, I) \
54 (__m256i)__builtin_ia32_selectb_256((__mmask32)(U), \
55 (__v32qi)_mm256_gf2p8affineinv_epi64_epi8(A, B, I), \
56 (__v32qi)(__m256i)(S))
58 #define _mm256_maskz_gf2p8affineinv_epi64_epi8(U, A, B, I) \
59 (__m256i)_mm256_mask_gf2p8affineinv_epi64_epi8((__m256i)_mm256_setzero_si256(), \
63 #define _mm512_gf2p8affineinv_epi64_epi8(A, B, I) \
64 (__m512i)__builtin_ia32_vgf2p8affineinvqb_v64qi((__v64qi)(__m512i)(A), \
65 (__v64qi)(__m512i)(B), \
68 #define _mm512_mask_gf2p8affineinv_epi64_epi8(S, U, A, B, I) \
69 (__m512i)__builtin_ia32_selectb_512((__mmask64)(U), \
70 (__v64qi)_mm512_gf2p8affineinv_epi64_epi8(A, B, I), \
71 (__v64qi)(__m512i)(S))
73 #define _mm512_maskz_gf2p8affineinv_epi64_epi8(U, A, B, I) \
74 (__m512i)_mm512_mask_gf2p8affineinv_epi64_epi8((__m512i)_mm512_setzero_si512(), \
77 #define _mm_gf2p8affine_epi64_epi8(A, B, I) \
78 (__m128i)__builtin_ia32_vgf2p8affineqb_v16qi((__v16qi)(__m128i)(A), \
79 (__v16qi)(__m128i)(B), \
82 #define _mm_mask_gf2p8affine_epi64_epi8(S, U, A, B, I) \
83 (__m128i)__builtin_ia32_selectb_128((__mmask16)(U), \
84 (__v16qi)_mm_gf2p8affine_epi64_epi8(A, B, I), \
85 (__v16qi)(__m128i)(S))
88 #define _mm_maskz_gf2p8affine_epi64_epi8(U, A, B, I) \
89 (__m128i)_mm_mask_gf2p8affine_epi64_epi8((__m128i)_mm_setzero_si128(), \
93 #define _mm256_gf2p8affine_epi64_epi8(A, B, I) \
94 (__m256i)__builtin_ia32_vgf2p8affineqb_v32qi((__v32qi)(__m256i)(A), \
95 (__v32qi)(__m256i)(B), \
98 #define _mm256_mask_gf2p8affine_epi64_epi8(S, U, A, B, I) \
99 (__m256i)__builtin_ia32_selectb_256((__mmask32)(U), \
100 (__v32qi)_mm256_gf2p8affine_epi64_epi8(A, B, I), \
101 (__v32qi)(__m256i)(S))
103 #define _mm256_maskz_gf2p8affine_epi64_epi8(U, A, B, I) \
104 (__m256i)_mm256_mask_gf2p8affine_epi64_epi8((__m256i)_mm256_setzero_si256(), \
108 #define _mm512_gf2p8affine_epi64_epi8(A, B, I) \
109 (__m512i)__builtin_ia32_vgf2p8affineqb_v64qi((__v64qi)(__m512i)(A), \
110 (__v64qi)(__m512i)(B), \
113 #define _mm512_mask_gf2p8affine_epi64_epi8(S, U, A, B, I) \
114 (__m512i)__builtin_ia32_selectb_512((__mmask64)(U), \
115 (__v64qi)_mm512_gf2p8affine_epi64_epi8(A, B, I), \
116 (__v64qi)(__m512i)(S))
118 #define _mm512_maskz_gf2p8affine_epi64_epi8(U, A, B, I) \
119 (__m512i)_mm512_mask_gf2p8affine_epi64_epi8((__m512i)_mm512_setzero_si512(), \
122 /* Default attributes for simple form (no masking). */
123 #define __DEFAULT_FN_ATTRS __attribute__((__always_inline__, __nodebug__, __target__("gfni"), __min_vector_width__(128)))
125 /* Default attributes for YMM unmasked form. */
126 #define __DEFAULT_FN_ATTRS_Y __attribute__((__always_inline__, __nodebug__, __target__("avx,gfni"), __min_vector_width__(256)))
128 /* Default attributes for ZMM forms. */
129 #define __DEFAULT_FN_ATTRS_Z __attribute__((__always_inline__, __nodebug__, __target__("avx512bw,gfni"), __min_vector_width__(512)))
131 /* Default attributes for VLX forms. */
132 #define __DEFAULT_FN_ATTRS_VL128 __attribute__((__always_inline__, __nodebug__, __target__("avx512bw,avx512vl,gfni"), __min_vector_width__(128)))
133 #define __DEFAULT_FN_ATTRS_VL256 __attribute__((__always_inline__, __nodebug__, __target__("avx512bw,avx512vl,gfni"), __min_vector_width__(256)))
135 static __inline__ __m128i __DEFAULT_FN_ATTRS
136 _mm_gf2p8mul_epi8(__m128i __A, __m128i __B)
138 return (__m128i) __builtin_ia32_vgf2p8mulb_v16qi((__v16qi) __A,
142 static __inline__ __m128i __DEFAULT_FN_ATTRS_VL128
143 _mm_mask_gf2p8mul_epi8(__m128i __S, __mmask16 __U, __m128i __A, __m128i __B)
145 return (__m128i) __builtin_ia32_selectb_128(__U,
146 (__v16qi) _mm_gf2p8mul_epi8(__A, __B),
150 static __inline__ __m128i __DEFAULT_FN_ATTRS_VL128
151 _mm_maskz_gf2p8mul_epi8(__mmask16 __U, __m128i __A, __m128i __B)
153 return _mm_mask_gf2p8mul_epi8((__m128i)_mm_setzero_si128(),
157 static __inline__ __m256i __DEFAULT_FN_ATTRS_Y
158 _mm256_gf2p8mul_epi8(__m256i __A, __m256i __B)
160 return (__m256i) __builtin_ia32_vgf2p8mulb_v32qi((__v32qi) __A,
164 static __inline__ __m256i __DEFAULT_FN_ATTRS_VL256
165 _mm256_mask_gf2p8mul_epi8(__m256i __S, __mmask32 __U, __m256i __A, __m256i __B)
167 return (__m256i) __builtin_ia32_selectb_256(__U,
168 (__v32qi) _mm256_gf2p8mul_epi8(__A, __B),
172 static __inline__ __m256i __DEFAULT_FN_ATTRS_VL256
173 _mm256_maskz_gf2p8mul_epi8(__mmask32 __U, __m256i __A, __m256i __B)
175 return _mm256_mask_gf2p8mul_epi8((__m256i)_mm256_setzero_si256(),
179 static __inline__ __m512i __DEFAULT_FN_ATTRS_Z
180 _mm512_gf2p8mul_epi8(__m512i __A, __m512i __B)
182 return (__m512i) __builtin_ia32_vgf2p8mulb_v64qi((__v64qi) __A,
186 static __inline__ __m512i __DEFAULT_FN_ATTRS_Z
187 _mm512_mask_gf2p8mul_epi8(__m512i __S, __mmask64 __U, __m512i __A, __m512i __B)
189 return (__m512i) __builtin_ia32_selectb_512(__U,
190 (__v64qi) _mm512_gf2p8mul_epi8(__A, __B),
194 static __inline__ __m512i __DEFAULT_FN_ATTRS_Z
195 _mm512_maskz_gf2p8mul_epi8(__mmask64 __U, __m512i __A, __m512i __B)
197 return _mm512_mask_gf2p8mul_epi8((__m512i)_mm512_setzero_si512(),
201 #undef __DEFAULT_FN_ATTRS
202 #undef __DEFAULT_FN_ATTRS_Y
203 #undef __DEFAULT_FN_ATTRS_Z
204 #undef __DEFAULT_FN_ATTRS_VL128
205 #undef __DEFAULT_FN_ATTRS_VL256
207 #endif /* __GFNIINTRIN_H */