]> CyberLeo.Net >> Repos - FreeBSD/FreeBSD.git/blob - contrib/llvm-project/llvm/lib/Target/Mips/MipsDSPInstrInfo.td
Merge ^/vendor/clang/dist up to its last change, and resolve conflicts.
[FreeBSD/FreeBSD.git] / contrib / llvm-project / llvm / lib / Target / Mips / MipsDSPInstrInfo.td
1 //===- MipsDSPInstrInfo.td - DSP ASE instructions -*- tablegen ------------*-=//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file describes Mips DSP ASE instructions.
10 //
11 //===----------------------------------------------------------------------===//
12
13 // ImmLeaf
14 def immZExt1 : ImmLeaf<i32, [{return isUInt<1>(Imm);}]>;
15 def timmZExt1 : ImmLeaf<i32, [{return isUInt<1>(Imm);}], NOOP_SDNodeXForm, timm>;
16 def immZExt2 : ImmLeaf<i32, [{return isUInt<2>(Imm);}]>;
17 def timmZExt2 : ImmLeaf<i32, [{return isUInt<2>(Imm);}], NOOP_SDNodeXForm, timm>;
18 def immZExt3 : ImmLeaf<i32, [{return isUInt<3>(Imm);}]>;
19 def timmZExt3 : ImmLeaf<i32, [{return isUInt<3>(Imm);}], NOOP_SDNodeXForm, timm>;
20 def immZExt4 : ImmLeaf<i32, [{return isUInt<4>(Imm);}]>;
21 def timmZExt4 : ImmLeaf<i32, [{return isUInt<4>(Imm);}], NOOP_SDNodeXForm, timm>;
22 def immZExt8 : ImmLeaf<i32, [{return isUInt<8>(Imm);}]>;
23 def timmZExt8 : ImmLeaf<i32, [{return isUInt<8>(Imm);}], NOOP_SDNodeXForm, timm>;
24 def immZExt10 : ImmLeaf<i32, [{return isUInt<10>(Imm);}]>;
25 def timmZExt10 : ImmLeaf<i32, [{return isUInt<10>(Imm);}], NOOP_SDNodeXForm, timm>;
26 def immSExt6 : ImmLeaf<i32, [{return isInt<6>(Imm);}]>;
27 def timmSExt6 : ImmLeaf<i32, [{return isInt<6>(Imm);}], NOOP_SDNodeXForm, timm>;
28 def immSExt10 : ImmLeaf<i32, [{return isInt<10>(Imm);}]>;
29
30 // Mips-specific dsp nodes
31 def SDT_MipsExtr : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
32                                         SDTCisVT<2, untyped>]>;
33 def SDT_MipsShilo : SDTypeProfile<1, 2, [SDTCisVT<0, untyped>,
34                                          SDTCisSameAs<0, 2>, SDTCisVT<1, i32>]>;
35 def SDT_MipsDPA : SDTypeProfile<1, 3, [SDTCisVT<0, untyped>, SDTCisSameAs<0, 3>,
36                                        SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
37 def SDT_MipsSHIFT_DSP : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
38                                              SDTCisVT<2, i32>]>;
39
40 class MipsDSPBase<string Opc, SDTypeProfile Prof> :
41   SDNode<!strconcat("MipsISD::", Opc), Prof>;
42
43 class MipsDSPSideEffectBase<string Opc, SDTypeProfile Prof> :
44   SDNode<!strconcat("MipsISD::", Opc), Prof, [SDNPHasChain, SDNPSideEffect]>;
45
46 def MipsEXTP : MipsDSPSideEffectBase<"EXTP", SDT_MipsExtr>;
47 def MipsEXTPDP : MipsDSPSideEffectBase<"EXTPDP", SDT_MipsExtr>;
48 def MipsEXTR_S_H : MipsDSPSideEffectBase<"EXTR_S_H", SDT_MipsExtr>;
49 def MipsEXTR_W : MipsDSPSideEffectBase<"EXTR_W", SDT_MipsExtr>;
50 def MipsEXTR_R_W : MipsDSPSideEffectBase<"EXTR_R_W", SDT_MipsExtr>;
51 def MipsEXTR_RS_W : MipsDSPSideEffectBase<"EXTR_RS_W", SDT_MipsExtr>;
52
53 def MipsSHILO : MipsDSPBase<"SHILO", SDT_MipsShilo>;
54 def MipsMTHLIP : MipsDSPSideEffectBase<"MTHLIP", SDT_MipsShilo>;
55
56 def MipsMULSAQ_S_W_PH : MipsDSPSideEffectBase<"MULSAQ_S_W_PH", SDT_MipsDPA>;
57 def MipsMAQ_S_W_PHL : MipsDSPSideEffectBase<"MAQ_S_W_PHL", SDT_MipsDPA>;
58 def MipsMAQ_S_W_PHR : MipsDSPSideEffectBase<"MAQ_S_W_PHR", SDT_MipsDPA>;
59 def MipsMAQ_SA_W_PHL : MipsDSPSideEffectBase<"MAQ_SA_W_PHL", SDT_MipsDPA>;
60 def MipsMAQ_SA_W_PHR : MipsDSPSideEffectBase<"MAQ_SA_W_PHR", SDT_MipsDPA>;
61
62 def MipsDPAU_H_QBL : MipsDSPBase<"DPAU_H_QBL", SDT_MipsDPA>;
63 def MipsDPAU_H_QBR : MipsDSPBase<"DPAU_H_QBR", SDT_MipsDPA>;
64 def MipsDPSU_H_QBL : MipsDSPBase<"DPSU_H_QBL", SDT_MipsDPA>;
65 def MipsDPSU_H_QBR : MipsDSPBase<"DPSU_H_QBR", SDT_MipsDPA>;
66 def MipsDPAQ_S_W_PH : MipsDSPSideEffectBase<"DPAQ_S_W_PH", SDT_MipsDPA>;
67 def MipsDPSQ_S_W_PH : MipsDSPSideEffectBase<"DPSQ_S_W_PH", SDT_MipsDPA>;
68 def MipsDPAQ_SA_L_W : MipsDSPSideEffectBase<"DPAQ_SA_L_W", SDT_MipsDPA>;
69 def MipsDPSQ_SA_L_W : MipsDSPSideEffectBase<"DPSQ_SA_L_W", SDT_MipsDPA>;
70
71 def MipsDPA_W_PH : MipsDSPBase<"DPA_W_PH", SDT_MipsDPA>;
72 def MipsDPS_W_PH : MipsDSPBase<"DPS_W_PH", SDT_MipsDPA>;
73 def MipsDPAQX_S_W_PH : MipsDSPSideEffectBase<"DPAQX_S_W_PH", SDT_MipsDPA>;
74 def MipsDPAQX_SA_W_PH : MipsDSPSideEffectBase<"DPAQX_SA_W_PH", SDT_MipsDPA>;
75 def MipsDPAX_W_PH : MipsDSPBase<"DPAX_W_PH", SDT_MipsDPA>;
76 def MipsDPSX_W_PH : MipsDSPBase<"DPSX_W_PH", SDT_MipsDPA>;
77 def MipsDPSQX_S_W_PH : MipsDSPSideEffectBase<"DPSQX_S_W_PH", SDT_MipsDPA>;
78 def MipsDPSQX_SA_W_PH : MipsDSPSideEffectBase<"DPSQX_SA_W_PH", SDT_MipsDPA>;
79 def MipsMULSA_W_PH : MipsDSPBase<"MULSA_W_PH", SDT_MipsDPA>;
80
81 def MipsMULT : MipsDSPBase<"MULT", SDT_MipsDPA>;
82 def MipsMULTU : MipsDSPBase<"MULTU", SDT_MipsDPA>;
83 def MipsMADD_DSP : MipsDSPBase<"MADD_DSP", SDT_MipsDPA>;
84 def MipsMADDU_DSP : MipsDSPBase<"MADDU_DSP", SDT_MipsDPA>;
85 def MipsMSUB_DSP : MipsDSPBase<"MSUB_DSP", SDT_MipsDPA>;
86 def MipsMSUBU_DSP : MipsDSPBase<"MSUBU_DSP", SDT_MipsDPA>;
87 def MipsSHLL_DSP : MipsDSPBase<"SHLL_DSP", SDT_MipsSHIFT_DSP>;
88 def MipsSHRA_DSP : MipsDSPBase<"SHRA_DSP", SDT_MipsSHIFT_DSP>;
89 def MipsSHRL_DSP : MipsDSPBase<"SHRL_DSP", SDT_MipsSHIFT_DSP>;
90 def MipsSETCC_DSP : MipsDSPBase<"SETCC_DSP", SDTSetCC>;
91 def MipsSELECT_CC_DSP : MipsDSPBase<"SELECT_CC_DSP", SDTSelectCC>;
92
93 // Flags.
94 class Uses<list<Register> Regs> {
95   list<Register> Uses = Regs;
96 }
97
98 class Defs<list<Register> Regs> {
99   list<Register> Defs = Regs;
100 }
101
102 // Instruction encoding.
103 class ADDU_QB_ENC : ADDU_QB_FMT<0b00000>;
104 class ADDU_S_QB_ENC : ADDU_QB_FMT<0b00100>;
105 class SUBU_QB_ENC : ADDU_QB_FMT<0b00001>;
106 class SUBU_S_QB_ENC : ADDU_QB_FMT<0b00101>;
107 class ADDQ_PH_ENC : ADDU_QB_FMT<0b01010>;
108 class ADDQ_S_PH_ENC : ADDU_QB_FMT<0b01110>;
109 class SUBQ_PH_ENC : ADDU_QB_FMT<0b01011>;
110 class SUBQ_S_PH_ENC : ADDU_QB_FMT<0b01111>;
111 class ADDQ_S_W_ENC : ADDU_QB_FMT<0b10110>;
112 class SUBQ_S_W_ENC : ADDU_QB_FMT<0b10111>;
113 class ADDSC_ENC : ADDU_QB_FMT<0b10000>;
114 class ADDWC_ENC : ADDU_QB_FMT<0b10001>;
115 class MODSUB_ENC : ADDU_QB_FMT<0b10010>;
116 class RADDU_W_QB_ENC : RADDU_W_QB_FMT<0b10100>;
117 class ABSQ_S_PH_ENC : ABSQ_S_PH_R2_FMT<0b01001>;
118 class ABSQ_S_W_ENC : ABSQ_S_PH_R2_FMT<0b10001>;
119 class PRECRQ_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01100>;
120 class PRECRQ_PH_W_ENC : CMP_EQ_QB_R3_FMT<0b10100>;
121 class PRECRQ_RS_PH_W_ENC : CMP_EQ_QB_R3_FMT<0b10101>;
122 class PRECRQU_S_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01111>;
123 class PRECEQ_W_PHL_ENC : ABSQ_S_PH_R2_FMT<0b01100>;
124 class PRECEQ_W_PHR_ENC : ABSQ_S_PH_R2_FMT<0b01101>;
125 class PRECEQU_PH_QBL_ENC : ABSQ_S_PH_R2_FMT<0b00100>;
126 class PRECEQU_PH_QBR_ENC : ABSQ_S_PH_R2_FMT<0b00101>;
127 class PRECEQU_PH_QBLA_ENC : ABSQ_S_PH_R2_FMT<0b00110>;
128 class PRECEQU_PH_QBRA_ENC : ABSQ_S_PH_R2_FMT<0b00111>;
129 class PRECEU_PH_QBL_ENC : ABSQ_S_PH_R2_FMT<0b11100>;
130 class PRECEU_PH_QBR_ENC : ABSQ_S_PH_R2_FMT<0b11101>;
131 class PRECEU_PH_QBLA_ENC : ABSQ_S_PH_R2_FMT<0b11110>;
132 class PRECEU_PH_QBRA_ENC : ABSQ_S_PH_R2_FMT<0b11111>;
133 class SHLL_QB_ENC : SHLL_QB_FMT<0b00000>;
134 class SHLLV_QB_ENC : SHLL_QB_FMT<0b00010>;
135 class SHRL_QB_ENC : SHLL_QB_FMT<0b00001>;
136 class SHRLV_QB_ENC : SHLL_QB_FMT<0b00011>;
137 class SHLL_PH_ENC : SHLL_QB_FMT<0b01000>;
138 class SHLLV_PH_ENC : SHLL_QB_FMT<0b01010>;
139 class SHLL_S_PH_ENC : SHLL_QB_FMT<0b01100>;
140 class SHLLV_S_PH_ENC : SHLL_QB_FMT<0b01110>;
141 class SHRA_PH_ENC : SHLL_QB_FMT<0b01001>;
142 class SHRAV_PH_ENC : SHLL_QB_FMT<0b01011>;
143 class SHRA_R_PH_ENC : SHLL_QB_FMT<0b01101>;
144 class SHRAV_R_PH_ENC : SHLL_QB_FMT<0b01111>;
145 class SHLL_S_W_ENC : SHLL_QB_FMT<0b10100>;
146 class SHLLV_S_W_ENC : SHLL_QB_FMT<0b10110>;
147 class SHRA_R_W_ENC : SHLL_QB_FMT<0b10101>;
148 class SHRAV_R_W_ENC : SHLL_QB_FMT<0b10111>;
149 class MULEU_S_PH_QBL_ENC : ADDU_QB_FMT<0b00110>;
150 class MULEU_S_PH_QBR_ENC : ADDU_QB_FMT<0b00111>;
151 class MULEQ_S_W_PHL_ENC : ADDU_QB_FMT<0b11100>;
152 class MULEQ_S_W_PHR_ENC : ADDU_QB_FMT<0b11101>;
153 class MULQ_RS_PH_ENC : ADDU_QB_FMT<0b11111>;
154 class MULSAQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00110>;
155 class MAQ_S_W_PHL_ENC : DPA_W_PH_FMT<0b10100>;
156 class MAQ_S_W_PHR_ENC : DPA_W_PH_FMT<0b10110>;
157 class MAQ_SA_W_PHL_ENC : DPA_W_PH_FMT<0b10000>;
158 class MAQ_SA_W_PHR_ENC : DPA_W_PH_FMT<0b10010>;
159 class MFHI_ENC : MFHI_FMT<0b010000>;
160 class MFLO_ENC : MFHI_FMT<0b010010>;
161 class MTHI_ENC : MTHI_FMT<0b010001>;
162 class MTLO_ENC : MTHI_FMT<0b010011>;
163 class DPAU_H_QBL_ENC : DPA_W_PH_FMT<0b00011>;
164 class DPAU_H_QBR_ENC : DPA_W_PH_FMT<0b00111>;
165 class DPSU_H_QBL_ENC : DPA_W_PH_FMT<0b01011>;
166 class DPSU_H_QBR_ENC : DPA_W_PH_FMT<0b01111>;
167 class DPAQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00100>;
168 class DPSQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00101>;
169 class DPAQ_SA_L_W_ENC : DPA_W_PH_FMT<0b01100>;
170 class DPSQ_SA_L_W_ENC : DPA_W_PH_FMT<0b01101>;
171 class MULT_DSP_ENC : MULT_FMT<0b000000, 0b011000>;
172 class MULTU_DSP_ENC : MULT_FMT<0b000000, 0b011001>;
173 class MADD_DSP_ENC : MULT_FMT<0b011100, 0b000000>;
174 class MADDU_DSP_ENC : MULT_FMT<0b011100, 0b000001>;
175 class MSUB_DSP_ENC : MULT_FMT<0b011100, 0b000100>;
176 class MSUBU_DSP_ENC : MULT_FMT<0b011100, 0b000101>;
177 class CMPU_EQ_QB_ENC : CMP_EQ_QB_R2_FMT<0b00000>;
178 class CMPU_LT_QB_ENC : CMP_EQ_QB_R2_FMT<0b00001>;
179 class CMPU_LE_QB_ENC : CMP_EQ_QB_R2_FMT<0b00010>;
180 class CMPGU_EQ_QB_ENC : CMP_EQ_QB_R3_FMT<0b00100>;
181 class CMPGU_LT_QB_ENC : CMP_EQ_QB_R3_FMT<0b00101>;
182 class CMPGU_LE_QB_ENC : CMP_EQ_QB_R3_FMT<0b00110>;
183 class CMP_EQ_PH_ENC : CMP_EQ_QB_R2_FMT<0b01000>;
184 class CMP_LT_PH_ENC : CMP_EQ_QB_R2_FMT<0b01001>;
185 class CMP_LE_PH_ENC : CMP_EQ_QB_R2_FMT<0b01010>;
186 class BITREV_ENC : ABSQ_S_PH_R2_FMT<0b11011>;
187 class PACKRL_PH_ENC : CMP_EQ_QB_R3_FMT<0b01110>;
188 class REPL_QB_ENC : REPL_FMT<0b00010>;
189 class REPL_PH_ENC : REPL_FMT<0b01010>;
190 class REPLV_QB_ENC : ABSQ_S_PH_R2_FMT<0b00011>;
191 class REPLV_PH_ENC : ABSQ_S_PH_R2_FMT<0b01011>;
192 class PICK_QB_ENC : CMP_EQ_QB_R3_FMT<0b00011>;
193 class PICK_PH_ENC : CMP_EQ_QB_R3_FMT<0b01011>;
194 class LWX_ENC : LX_FMT<0b00000>;
195 class LHX_ENC : LX_FMT<0b00100>;
196 class LBUX_ENC : LX_FMT<0b00110>;
197 class BPOSGE32_ENC : BPOSGE32_FMT<0b11100>;
198 class INSV_ENC : INSV_FMT<0b001100>;
199
200 class EXTP_ENC : EXTR_W_TY1_FMT<0b00010>;
201 class EXTPV_ENC : EXTR_W_TY1_FMT<0b00011>;
202 class EXTPDP_ENC : EXTR_W_TY1_FMT<0b01010>;
203 class EXTPDPV_ENC : EXTR_W_TY1_FMT<0b01011>;
204 class EXTR_W_ENC : EXTR_W_TY1_FMT<0b00000>;
205 class EXTRV_W_ENC : EXTR_W_TY1_FMT<0b00001>;
206 class EXTR_R_W_ENC : EXTR_W_TY1_FMT<0b00100>;
207 class EXTRV_R_W_ENC : EXTR_W_TY1_FMT<0b00101>;
208 class EXTR_RS_W_ENC : EXTR_W_TY1_FMT<0b00110>;
209 class EXTRV_RS_W_ENC : EXTR_W_TY1_FMT<0b00111>;
210 class EXTR_S_H_ENC : EXTR_W_TY1_FMT<0b01110>;
211 class EXTRV_S_H_ENC : EXTR_W_TY1_FMT<0b01111>;
212 class SHILO_ENC : SHILO_R1_FMT<0b11010>;
213 class SHILOV_ENC : SHILO_R2_FMT<0b11011>;
214 class MTHLIP_ENC : SHILO_R2_FMT<0b11111>;
215
216 class RDDSP_ENC : RDDSP_FMT<0b10010>;
217 class WRDSP_ENC : WRDSP_FMT<0b10011>;
218 class ADDU_PH_ENC : ADDU_QB_FMT<0b01000>;
219 class ADDU_S_PH_ENC : ADDU_QB_FMT<0b01100>;
220 class SUBU_PH_ENC : ADDU_QB_FMT<0b01001>;
221 class SUBU_S_PH_ENC : ADDU_QB_FMT<0b01101>;
222 class CMPGDU_EQ_QB_ENC : CMP_EQ_QB_R3_FMT<0b11000>;
223 class CMPGDU_LT_QB_ENC : CMP_EQ_QB_R3_FMT<0b11001>;
224 class CMPGDU_LE_QB_ENC : CMP_EQ_QB_R3_FMT<0b11010>;
225 class ABSQ_S_QB_ENC : ABSQ_S_PH_R2_FMT<0b00001>;
226 class ADDUH_QB_ENC : ADDUH_QB_FMT<0b00000>;
227 class ADDUH_R_QB_ENC : ADDUH_QB_FMT<0b00010>;
228 class SUBUH_QB_ENC : ADDUH_QB_FMT<0b00001>;
229 class SUBUH_R_QB_ENC : ADDUH_QB_FMT<0b00011>;
230 class ADDQH_PH_ENC : ADDUH_QB_FMT<0b01000>;
231 class ADDQH_R_PH_ENC : ADDUH_QB_FMT<0b01010>;
232 class SUBQH_PH_ENC : ADDUH_QB_FMT<0b01001>;
233 class SUBQH_R_PH_ENC : ADDUH_QB_FMT<0b01011>;
234 class ADDQH_W_ENC : ADDUH_QB_FMT<0b10000>;
235 class ADDQH_R_W_ENC : ADDUH_QB_FMT<0b10010>;
236 class SUBQH_W_ENC : ADDUH_QB_FMT<0b10001>;
237 class SUBQH_R_W_ENC : ADDUH_QB_FMT<0b10011>;
238 class MUL_PH_ENC : ADDUH_QB_FMT<0b01100>;
239 class MUL_S_PH_ENC : ADDUH_QB_FMT<0b01110>;
240 class MULQ_S_W_ENC : ADDUH_QB_FMT<0b10110>;
241 class MULQ_RS_W_ENC : ADDUH_QB_FMT<0b10111>;
242 class MULQ_S_PH_ENC : ADDU_QB_FMT<0b11110>;
243 class DPA_W_PH_ENC : DPA_W_PH_FMT<0b00000>;
244 class DPS_W_PH_ENC : DPA_W_PH_FMT<0b00001>;
245 class DPAQX_S_W_PH_ENC : DPA_W_PH_FMT<0b11000>;
246 class DPAQX_SA_W_PH_ENC : DPA_W_PH_FMT<0b11010>;
247 class DPAX_W_PH_ENC : DPA_W_PH_FMT<0b01000>;
248 class DPSX_W_PH_ENC : DPA_W_PH_FMT<0b01001>;
249 class DPSQX_S_W_PH_ENC : DPA_W_PH_FMT<0b11001>;
250 class DPSQX_SA_W_PH_ENC : DPA_W_PH_FMT<0b11011>;
251 class MULSA_W_PH_ENC : DPA_W_PH_FMT<0b00010>;
252 class PRECR_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01101>;
253 class PRECR_SRA_PH_W_ENC : PRECR_SRA_PH_W_FMT<0b11110>;
254 class PRECR_SRA_R_PH_W_ENC : PRECR_SRA_PH_W_FMT<0b11111>;
255 class SHRA_QB_ENC : SHLL_QB_FMT<0b00100>;
256 class SHRAV_QB_ENC : SHLL_QB_FMT<0b00110>;
257 class SHRA_R_QB_ENC : SHLL_QB_FMT<0b00101>;
258 class SHRAV_R_QB_ENC : SHLL_QB_FMT<0b00111>;
259 class SHRL_PH_ENC : SHLL_QB_FMT<0b11001>;
260 class SHRLV_PH_ENC : SHLL_QB_FMT<0b11011>;
261 class APPEND_ENC : APPEND_FMT<0b00000>;
262 class BALIGN_ENC : APPEND_FMT<0b10000>;
263 class PREPEND_ENC : APPEND_FMT<0b00001>;
264
265 // Instruction desc.
266 class ADDU_QB_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
267                         InstrItinClass itin, RegisterOperand ROD,
268                         RegisterOperand ROS,  RegisterOperand ROT = ROS> {
269   dag OutOperandList = (outs ROD:$rd);
270   dag InOperandList = (ins ROS:$rs, ROT:$rt);
271   string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
272   list<dag> Pattern = [(set ROD:$rd, (OpNode ROS:$rs, ROT:$rt))];
273   InstrItinClass Itinerary = itin;
274   string BaseOpcode = instr_asm;
275 }
276
277 class RADDU_W_QB_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
278                            InstrItinClass itin, RegisterOperand ROD,
279                            RegisterOperand ROS = ROD> {
280   dag OutOperandList = (outs ROD:$rd);
281   dag InOperandList = (ins ROS:$rs);
282   string AsmString = !strconcat(instr_asm, "\t$rd, $rs");
283   list<dag> Pattern = [(set ROD:$rd, (OpNode ROS:$rs))];
284   InstrItinClass Itinerary = itin;
285   string BaseOpcode = instr_asm;
286 }
287
288 class CMP_EQ_QB_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
289                              InstrItinClass itin, RegisterOperand ROS,
290                              RegisterOperand ROT = ROS> {
291   dag OutOperandList = (outs);
292   dag InOperandList = (ins ROS:$rs, ROT:$rt);
293   string AsmString = !strconcat(instr_asm, "\t$rs, $rt");
294   list<dag> Pattern = [(OpNode ROS:$rs, ROT:$rt)];
295   InstrItinClass Itinerary = itin;
296   string BaseOpcode = instr_asm;
297 }
298
299 class CMP_EQ_QB_R3_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
300                              InstrItinClass itin, RegisterOperand ROD,
301                              RegisterOperand ROS,  RegisterOperand ROT = ROS> {
302   dag OutOperandList = (outs ROD:$rd);
303   dag InOperandList = (ins ROS:$rs, ROT:$rt);
304   string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
305   list<dag> Pattern = [(set ROD:$rd, (OpNode ROS:$rs, ROT:$rt))];
306   InstrItinClass Itinerary = itin;
307   string BaseOpcode = instr_asm;
308 }
309
310 class PRECR_SRA_PH_W_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
311                                InstrItinClass itin, RegisterOperand ROT,
312                                RegisterOperand ROS = ROT> {
313   dag OutOperandList = (outs ROT:$rt);
314   dag InOperandList = (ins ROS:$rs, uimm5:$sa, ROS:$src);
315   string AsmString = !strconcat(instr_asm, "\t$rt, $rs, $sa");
316   list<dag> Pattern = [(set ROT:$rt, (OpNode ROS:$src, ROS:$rs, timmZExt5:$sa))];
317   InstrItinClass Itinerary = itin;
318   string Constraints = "$src = $rt";
319   string BaseOpcode = instr_asm;
320 }
321
322 class ABSQ_S_PH_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
323                              InstrItinClass itin, RegisterOperand ROD,
324                              RegisterOperand ROT = ROD> {
325   dag OutOperandList = (outs ROD:$rd);
326   dag InOperandList = (ins ROT:$rt);
327   string AsmString = !strconcat(instr_asm, "\t$rd, $rt");
328   list<dag> Pattern = [(set ROD:$rd, (OpNode ROT:$rt))];
329   InstrItinClass Itinerary = itin;
330   string BaseOpcode = instr_asm;
331 }
332
333 class REPL_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
334                      Operand ImmOp, ImmLeaf immPat, InstrItinClass itin,
335                      RegisterOperand RO> {
336   dag OutOperandList = (outs RO:$rd);
337   dag InOperandList = (ins ImmOp:$imm);
338   string AsmString = !strconcat(instr_asm, "\t$rd, $imm");
339   list<dag> Pattern = [(set RO:$rd, (OpNode immPat:$imm))];
340   InstrItinClass Itinerary = itin;
341   string BaseOpcode = instr_asm;
342 }
343
344 class SHLL_QB_R3_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
345                            InstrItinClass itin, RegisterOperand RO> {
346   dag OutOperandList = (outs RO:$rd);
347   dag InOperandList =  (ins RO:$rt, GPR32Opnd:$rs_sa);
348   string AsmString = !strconcat(instr_asm, "\t$rd, $rt, $rs_sa");
349   list<dag> Pattern = [(set RO:$rd, (OpNode RO:$rt, GPR32Opnd:$rs_sa))];
350   InstrItinClass Itinerary = itin;
351   string BaseOpcode = instr_asm;
352 }
353
354 class SHLL_QB_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
355                            SDPatternOperator ImmPat, InstrItinClass itin,
356                            RegisterOperand RO, Operand ImmOpnd> {
357   dag OutOperandList = (outs RO:$rd);
358   dag InOperandList = (ins RO:$rt, ImmOpnd:$rs_sa);
359   string AsmString = !strconcat(instr_asm, "\t$rd, $rt, $rs_sa");
360   list<dag> Pattern = [(set RO:$rd, (OpNode RO:$rt, ImmPat:$rs_sa))];
361   InstrItinClass Itinerary = itin;
362   bit hasSideEffects = 1;
363   string BaseOpcode = instr_asm;
364 }
365
366 class LX_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
367                    InstrItinClass itin> {
368   dag OutOperandList = (outs GPR32Opnd:$rd);
369   dag InOperandList = (ins PtrRC:$base, PtrRC:$index);
370   string AsmString = !strconcat(instr_asm, "\t$rd, ${index}(${base})");
371   list<dag> Pattern = [(set GPR32Opnd:$rd, (OpNode iPTR:$base, iPTR:$index))];
372   InstrItinClass Itinerary = itin;
373   bit mayLoad = 1;
374   string BaseOpcode = instr_asm;
375 }
376
377 class ADDUH_QB_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
378                          InstrItinClass itin, RegisterOperand ROD,
379                          RegisterOperand ROS = ROD,  RegisterOperand ROT = ROD> {
380   dag OutOperandList = (outs ROD:$rd);
381   dag InOperandList = (ins ROS:$rs, ROT:$rt);
382   string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
383   list<dag> Pattern = [(set ROD:$rd, (OpNode ROS:$rs, ROT:$rt))];
384   InstrItinClass Itinerary = itin;
385   string BaseOpcode = instr_asm;
386 }
387
388 class APPEND_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
389                        Operand ImmOp, SDPatternOperator Imm, InstrItinClass itin> {
390   dag OutOperandList = (outs GPR32Opnd:$rt);
391   dag InOperandList = (ins GPR32Opnd:$rs, ImmOp:$sa, GPR32Opnd:$src);
392   string AsmString = !strconcat(instr_asm, "\t$rt, $rs, $sa");
393   list<dag> Pattern =  [(set GPR32Opnd:$rt,
394                         (OpNode GPR32Opnd:$src, GPR32Opnd:$rs, Imm:$sa))];
395   InstrItinClass Itinerary = itin;
396   string Constraints = "$src = $rt";
397   string BaseOpcode = instr_asm;
398 }
399
400 class EXTR_W_TY1_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
401                               InstrItinClass itin> {
402   dag OutOperandList = (outs GPR32Opnd:$rt);
403   dag InOperandList = (ins ACC64DSPOpnd:$ac, GPR32Opnd:$shift_rs);
404   string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $shift_rs");
405   InstrItinClass Itinerary = itin;
406   string BaseOpcode = instr_asm;
407 }
408
409 class EXTR_W_TY1_R1_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
410                               InstrItinClass itin> {
411   dag OutOperandList = (outs GPR32Opnd:$rt);
412   dag InOperandList = (ins ACC64DSPOpnd:$ac, uimm5:$shift_rs);
413   string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $shift_rs");
414   InstrItinClass Itinerary = itin;
415   string BaseOpcode = instr_asm;
416 }
417
418 class SHILO_R1_DESC_BASE<string instr_asm, SDPatternOperator OpNode> {
419   dag OutOperandList = (outs ACC64DSPOpnd:$ac);
420   dag InOperandList = (ins simm6:$shift, ACC64DSPOpnd:$acin);
421   string AsmString = !strconcat(instr_asm, "\t$ac, $shift");
422   list<dag> Pattern = [(set ACC64DSPOpnd:$ac,
423                         (OpNode immSExt6:$shift, ACC64DSPOpnd:$acin))];
424   string Constraints = "$acin = $ac";
425   string BaseOpcode = instr_asm;
426 }
427
428 class SHILO_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode> {
429   dag OutOperandList = (outs ACC64DSPOpnd:$ac);
430   dag InOperandList = (ins GPR32Opnd:$rs, ACC64DSPOpnd:$acin);
431   string AsmString = !strconcat(instr_asm, "\t$ac, $rs");
432   list<dag> Pattern = [(set ACC64DSPOpnd:$ac,
433                         (OpNode GPR32Opnd:$rs, ACC64DSPOpnd:$acin))];
434   string Constraints = "$acin = $ac";
435   string BaseOpcode = instr_asm;
436 }
437
438 class MTHLIP_DESC_BASE<string instr_asm, SDPatternOperator OpNode> {
439   dag OutOperandList = (outs ACC64DSPOpnd:$ac);
440   dag InOperandList = (ins GPR32Opnd:$rs, ACC64DSPOpnd:$acin);
441   string AsmString = !strconcat(instr_asm, "\t$rs, $ac");
442   list<dag> Pattern = [(set ACC64DSPOpnd:$ac,
443                         (OpNode GPR32Opnd:$rs, ACC64DSPOpnd:$acin))];
444   string Constraints = "$acin = $ac";
445   string BaseOpcode = instr_asm;
446 }
447
448 class RDDSP_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
449                       InstrItinClass itin> {
450   dag OutOperandList = (outs GPR32Opnd:$rd);
451   dag InOperandList = (ins uimm10:$mask);
452   string AsmString = !strconcat(instr_asm, "\t$rd, $mask");
453   list<dag> Pattern = [(set GPR32Opnd:$rd, (OpNode timmZExt10:$mask))];
454   InstrItinClass Itinerary = itin;
455   string BaseOpcode = instr_asm;
456   bit isMoveReg = 1;
457 }
458
459 class WRDSP_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
460                       InstrItinClass itin> {
461   dag OutOperandList = (outs);
462   dag InOperandList = (ins GPR32Opnd:$rs, uimm10:$mask);
463   string AsmString = !strconcat(instr_asm, "\t$rs, $mask");
464   list<dag> Pattern = [(OpNode GPR32Opnd:$rs, timmZExt10:$mask)];
465   InstrItinClass Itinerary = itin;
466   string BaseOpcode = instr_asm;
467   bit isMoveReg = 1;
468 }
469
470 class DPA_W_PH_DESC_BASE<string instr_asm, SDPatternOperator OpNode> {
471   dag OutOperandList = (outs ACC64DSPOpnd:$ac);
472   dag InOperandList = (ins GPR32Opnd:$rs, GPR32Opnd:$rt, ACC64DSPOpnd:$acin);
473   string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt");
474   list<dag> Pattern = [(set ACC64DSPOpnd:$ac,
475                         (OpNode GPR32Opnd:$rs, GPR32Opnd:$rt, ACC64DSPOpnd:$acin))];
476   string Constraints = "$acin = $ac";
477   string BaseOpcode = instr_asm;
478 }
479
480 class MULT_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
481                      InstrItinClass itin> {
482   dag OutOperandList = (outs ACC64DSPOpnd:$ac);
483   dag InOperandList = (ins GPR32Opnd:$rs, GPR32Opnd:$rt);
484   string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt");
485   list<dag> Pattern = [(set ACC64DSPOpnd:$ac, (OpNode GPR32Opnd:$rs, GPR32Opnd:$rt))];
486   InstrItinClass Itinerary = itin;
487   bit isCommutable = 1;
488   string BaseOpcode = instr_asm;
489 }
490
491 class MADD_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
492                      InstrItinClass itin> {
493   dag OutOperandList = (outs ACC64DSPOpnd:$ac);
494   dag InOperandList = (ins GPR32Opnd:$rs, GPR32Opnd:$rt, ACC64DSPOpnd:$acin);
495   string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt");
496   list<dag> Pattern = [(set ACC64DSPOpnd:$ac,
497                         (OpNode GPR32Opnd:$rs, GPR32Opnd:$rt, ACC64DSPOpnd:$acin))];
498   InstrItinClass Itinerary = itin;
499   string Constraints = "$acin = $ac";
500   string BaseOpcode = instr_asm;
501 }
502
503 class MFHI_DESC_BASE<string instr_asm, RegisterOperand RO, SDNode OpNode,
504                      InstrItinClass itin> {
505   dag OutOperandList = (outs GPR32Opnd:$rd);
506   dag InOperandList = (ins RO:$ac);
507   string AsmString = !strconcat(instr_asm, "\t$rd, $ac");
508   list<dag> Pattern = [(set GPR32Opnd:$rd, (OpNode RO:$ac))];
509   InstrItinClass Itinerary = itin;
510   string BaseOpcode = instr_asm;
511   bit isMoveReg = 1;
512 }
513
514 class MTHI_DESC_BASE<string instr_asm, RegisterOperand RO, InstrItinClass itin> {
515   dag OutOperandList = (outs RO:$ac);
516   dag InOperandList = (ins GPR32Opnd:$rs);
517   string AsmString = !strconcat(instr_asm, "\t$rs, $ac");
518   InstrItinClass Itinerary = itin;
519   string BaseOpcode = instr_asm;
520   bit isMoveReg = 1;
521 }
522
523 class BPOSGE32_PSEUDO_DESC_BASE<SDPatternOperator OpNode, InstrItinClass itin> :
524   MipsPseudo<(outs GPR32Opnd:$dst), (ins), [(set GPR32Opnd:$dst, (OpNode))]> {
525   bit hasNoSchedulingInfo = 1;
526   bit usesCustomInserter = 1;
527 }
528
529 class BPOSGE32_DESC_BASE<string instr_asm, DAGOperand opnd,
530                          InstrItinClass itin> {
531   dag OutOperandList = (outs);
532   dag InOperandList = (ins opnd:$offset);
533   string AsmString = !strconcat(instr_asm, "\t$offset");
534   InstrItinClass Itinerary = itin;
535   bit isBranch = 1;
536   bit isTerminator = 1;
537   bit hasDelaySlot = 1;
538   string BaseOpcode = instr_asm;
539 }
540
541 class INSV_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
542                      InstrItinClass itin> {
543   dag OutOperandList = (outs GPR32Opnd:$rt);
544   dag InOperandList = (ins GPR32Opnd:$src, GPR32Opnd:$rs);
545   string AsmString = !strconcat(instr_asm, "\t$rt, $rs");
546   list<dag> Pattern = [(set GPR32Opnd:$rt, (OpNode GPR32Opnd:$src, GPR32Opnd:$rs))];
547   InstrItinClass Itinerary = itin;
548   string Constraints = "$src = $rt";
549   string BaseOpcode = instr_asm;
550 }
551
552 //===----------------------------------------------------------------------===//
553 // MIPS DSP Rev 1
554 //===----------------------------------------------------------------------===//
555
556 // Addition/subtraction
557 class ADDU_QB_DESC : ADDU_QB_DESC_BASE<"addu.qb", null_frag, NoItinerary,
558                                        DSPROpnd, DSPROpnd>, IsCommutable,
559                      Defs<[DSPOutFlag20]>;
560
561 class ADDU_S_QB_DESC : ADDU_QB_DESC_BASE<"addu_s.qb", int_mips_addu_s_qb,
562                                          NoItinerary, DSPROpnd, DSPROpnd>,
563                        IsCommutable, Defs<[DSPOutFlag20]>;
564
565 class SUBU_QB_DESC : ADDU_QB_DESC_BASE<"subu.qb", null_frag, NoItinerary,
566                                        DSPROpnd, DSPROpnd>,
567                      Defs<[DSPOutFlag20]>;
568
569 class SUBU_S_QB_DESC : ADDU_QB_DESC_BASE<"subu_s.qb", int_mips_subu_s_qb,
570                                          NoItinerary, DSPROpnd, DSPROpnd>,
571                        Defs<[DSPOutFlag20]>;
572
573 class ADDQ_PH_DESC : ADDU_QB_DESC_BASE<"addq.ph", null_frag, NoItinerary,
574                                        DSPROpnd, DSPROpnd>, IsCommutable,
575                      Defs<[DSPOutFlag20]>;
576
577 class ADDQ_S_PH_DESC : ADDU_QB_DESC_BASE<"addq_s.ph", int_mips_addq_s_ph,
578                                          NoItinerary, DSPROpnd, DSPROpnd>,
579                        IsCommutable, Defs<[DSPOutFlag20]>;
580
581 class SUBQ_PH_DESC : ADDU_QB_DESC_BASE<"subq.ph", null_frag, NoItinerary,
582                                        DSPROpnd, DSPROpnd>,
583                      Defs<[DSPOutFlag20]>;
584
585 class SUBQ_S_PH_DESC : ADDU_QB_DESC_BASE<"subq_s.ph", int_mips_subq_s_ph,
586                                          NoItinerary, DSPROpnd, DSPROpnd>,
587                        Defs<[DSPOutFlag20]>;
588
589 class ADDQ_S_W_DESC : ADDU_QB_DESC_BASE<"addq_s.w", int_mips_addq_s_w,
590                                         NoItinerary, GPR32Opnd, GPR32Opnd>,
591                       IsCommutable, Defs<[DSPOutFlag20]>;
592
593 class SUBQ_S_W_DESC : ADDU_QB_DESC_BASE<"subq_s.w", int_mips_subq_s_w,
594                                         NoItinerary, GPR32Opnd, GPR32Opnd>,
595                       Defs<[DSPOutFlag20]>;
596
597 class ADDSC_DESC : ADDU_QB_DESC_BASE<"addsc", null_frag, NoItinerary,
598                                      GPR32Opnd, GPR32Opnd>, IsCommutable,
599                    Defs<[DSPCarry]>;
600
601 class ADDWC_DESC : ADDU_QB_DESC_BASE<"addwc", null_frag, NoItinerary,
602                                      GPR32Opnd, GPR32Opnd>,
603                    IsCommutable, Uses<[DSPCarry]>, Defs<[DSPOutFlag20]>;
604
605 class MODSUB_DESC : ADDU_QB_DESC_BASE<"modsub", int_mips_modsub, NoItinerary,
606                                       GPR32Opnd, GPR32Opnd>;
607
608 class RADDU_W_QB_DESC : RADDU_W_QB_DESC_BASE<"raddu.w.qb", int_mips_raddu_w_qb,
609                                              NoItinerary, GPR32Opnd, DSPROpnd>;
610
611 // Absolute value
612 class ABSQ_S_PH_DESC : ABSQ_S_PH_R2_DESC_BASE<"absq_s.ph", int_mips_absq_s_ph,
613                                               NoItinerary, DSPROpnd>,
614                        Defs<[DSPOutFlag20]>;
615
616 class ABSQ_S_W_DESC : ABSQ_S_PH_R2_DESC_BASE<"absq_s.w", int_mips_absq_s_w,
617                                              NoItinerary, GPR32Opnd>,
618                       Defs<[DSPOutFlag20]>;
619
620 // Precision reduce/expand
621 class PRECRQ_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq.qb.ph",
622                                                  int_mips_precrq_qb_ph,
623                                                  NoItinerary, DSPROpnd, DSPROpnd>;
624
625 class PRECRQ_PH_W_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq.ph.w",
626                                                 int_mips_precrq_ph_w,
627                                                 NoItinerary, DSPROpnd, GPR32Opnd>;
628
629 class PRECRQ_RS_PH_W_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq_rs.ph.w",
630                                                    int_mips_precrq_rs_ph_w,
631                                                    NoItinerary, DSPROpnd,
632                                                    GPR32Opnd>,
633                             Defs<[DSPOutFlag22]>;
634
635 class PRECRQU_S_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrqu_s.qb.ph",
636                                                     int_mips_precrqu_s_qb_ph,
637                                                     NoItinerary, DSPROpnd,
638                                                     DSPROpnd>,
639                              Defs<[DSPOutFlag22]>;
640
641 class PRECEQ_W_PHL_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceq.w.phl",
642                                                  int_mips_preceq_w_phl,
643                                                  NoItinerary, GPR32Opnd, DSPROpnd>;
644
645 class PRECEQ_W_PHR_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceq.w.phr",
646                                                  int_mips_preceq_w_phr,
647                                                  NoItinerary, GPR32Opnd, DSPROpnd>;
648
649 class PRECEQU_PH_QBL_DESC : ABSQ_S_PH_R2_DESC_BASE<"precequ.ph.qbl",
650                                                    int_mips_precequ_ph_qbl,
651                                                    NoItinerary, DSPROpnd>;
652
653 class PRECEQU_PH_QBR_DESC : ABSQ_S_PH_R2_DESC_BASE<"precequ.ph.qbr",
654                                                    int_mips_precequ_ph_qbr,
655                                                    NoItinerary, DSPROpnd>;
656
657 class PRECEQU_PH_QBLA_DESC : ABSQ_S_PH_R2_DESC_BASE<"precequ.ph.qbla",
658                                                     int_mips_precequ_ph_qbla,
659                                                     NoItinerary, DSPROpnd>;
660
661 class PRECEQU_PH_QBRA_DESC : ABSQ_S_PH_R2_DESC_BASE<"precequ.ph.qbra",
662                                                     int_mips_precequ_ph_qbra,
663                                                     NoItinerary, DSPROpnd>;
664
665 class PRECEU_PH_QBL_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceu.ph.qbl",
666                                                   int_mips_preceu_ph_qbl,
667                                                   NoItinerary, DSPROpnd>;
668
669 class PRECEU_PH_QBR_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceu.ph.qbr",
670                                                   int_mips_preceu_ph_qbr,
671                                                   NoItinerary, DSPROpnd>;
672
673 class PRECEU_PH_QBLA_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceu.ph.qbla",
674                                                    int_mips_preceu_ph_qbla,
675                                                    NoItinerary, DSPROpnd>;
676
677 class PRECEU_PH_QBRA_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceu.ph.qbra",
678                                                    int_mips_preceu_ph_qbra,
679                                                    NoItinerary, DSPROpnd>;
680
681 // Shift
682 class SHLL_QB_DESC : SHLL_QB_R2_DESC_BASE<"shll.qb", null_frag, immZExt3,
683                                           NoItinerary, DSPROpnd, uimm3>,
684                      Defs<[DSPOutFlag22]>;
685
686 class SHLLV_QB_DESC : SHLL_QB_R3_DESC_BASE<"shllv.qb", int_mips_shll_qb,
687                                            NoItinerary, DSPROpnd>,
688                       Defs<[DSPOutFlag22]>;
689
690 class SHRL_QB_DESC : SHLL_QB_R2_DESC_BASE<"shrl.qb", null_frag, immZExt3,
691                                           NoItinerary, DSPROpnd, uimm3>;
692
693 class SHRLV_QB_DESC : SHLL_QB_R3_DESC_BASE<"shrlv.qb", int_mips_shrl_qb,
694                                            NoItinerary, DSPROpnd>;
695
696 class SHLL_PH_DESC : SHLL_QB_R2_DESC_BASE<"shll.ph", null_frag, immZExt4,
697                                           NoItinerary, DSPROpnd, uimm4>,
698                      Defs<[DSPOutFlag22]>;
699
700 class SHLLV_PH_DESC : SHLL_QB_R3_DESC_BASE<"shllv.ph", int_mips_shll_ph,
701                                            NoItinerary, DSPROpnd>,
702                       Defs<[DSPOutFlag22]>;
703
704 class SHLL_S_PH_DESC : SHLL_QB_R2_DESC_BASE<"shll_s.ph", int_mips_shll_s_ph,
705                                             immZExt4, NoItinerary, DSPROpnd,
706                                             uimm4>,
707                        Defs<[DSPOutFlag22]>;
708
709 class SHLLV_S_PH_DESC : SHLL_QB_R3_DESC_BASE<"shllv_s.ph", int_mips_shll_s_ph,
710                                              NoItinerary, DSPROpnd>,
711                         Defs<[DSPOutFlag22]>;
712
713 class SHRA_PH_DESC : SHLL_QB_R2_DESC_BASE<"shra.ph", null_frag, immZExt4,
714                                           NoItinerary, DSPROpnd, uimm4>;
715
716 class SHRAV_PH_DESC : SHLL_QB_R3_DESC_BASE<"shrav.ph", int_mips_shra_ph,
717                                            NoItinerary, DSPROpnd>;
718
719 class SHRA_R_PH_DESC : SHLL_QB_R2_DESC_BASE<"shra_r.ph", int_mips_shra_r_ph,
720                                             immZExt4, NoItinerary, DSPROpnd,
721                                             uimm4>;
722
723 class SHRAV_R_PH_DESC : SHLL_QB_R3_DESC_BASE<"shrav_r.ph", int_mips_shra_r_ph,
724                                              NoItinerary, DSPROpnd>;
725
726 class SHLL_S_W_DESC : SHLL_QB_R2_DESC_BASE<"shll_s.w", int_mips_shll_s_w,
727                                            immZExt5, NoItinerary, GPR32Opnd,
728                                            uimm5>,
729                       Defs<[DSPOutFlag22]>;
730
731 class SHLLV_S_W_DESC : SHLL_QB_R3_DESC_BASE<"shllv_s.w", int_mips_shll_s_w,
732                                             NoItinerary, GPR32Opnd>,
733                        Defs<[DSPOutFlag22]>;
734
735 class SHRA_R_W_DESC : SHLL_QB_R2_DESC_BASE<"shra_r.w", int_mips_shra_r_w,
736                                            immZExt5, NoItinerary, GPR32Opnd,
737                                            uimm5>;
738
739 class SHRAV_R_W_DESC : SHLL_QB_R3_DESC_BASE<"shrav_r.w", int_mips_shra_r_w,
740                                             NoItinerary, GPR32Opnd>;
741
742 // Multiplication
743 class MULEU_S_PH_QBL_DESC : ADDU_QB_DESC_BASE<"muleu_s.ph.qbl",
744                                               int_mips_muleu_s_ph_qbl,
745                                               NoItinerary, DSPROpnd, DSPROpnd>,
746                             Defs<[DSPOutFlag21]>;
747
748 class MULEU_S_PH_QBR_DESC : ADDU_QB_DESC_BASE<"muleu_s.ph.qbr",
749                                               int_mips_muleu_s_ph_qbr,
750                                               NoItinerary, DSPROpnd, DSPROpnd>,
751                             Defs<[DSPOutFlag21]>;
752
753 class MULEQ_S_W_PHL_DESC : ADDU_QB_DESC_BASE<"muleq_s.w.phl",
754                                              int_mips_muleq_s_w_phl,
755                                              NoItinerary, GPR32Opnd, DSPROpnd>,
756                            IsCommutable, Defs<[DSPOutFlag21]>;
757
758 class MULEQ_S_W_PHR_DESC : ADDU_QB_DESC_BASE<"muleq_s.w.phr",
759                                              int_mips_muleq_s_w_phr,
760                                              NoItinerary, GPR32Opnd, DSPROpnd>,
761                            IsCommutable, Defs<[DSPOutFlag21]>;
762
763 class MULQ_RS_PH_DESC : ADDU_QB_DESC_BASE<"mulq_rs.ph", int_mips_mulq_rs_ph,
764                                           NoItinerary, DSPROpnd, DSPROpnd>,
765                         IsCommutable, Defs<[DSPOutFlag21]>;
766
767 class MULSAQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"mulsaq_s.w.ph",
768                                               MipsMULSAQ_S_W_PH>,
769                            Defs<[DSPOutFlag16_19]>;
770
771 class MAQ_S_W_PHL_DESC : DPA_W_PH_DESC_BASE<"maq_s.w.phl", MipsMAQ_S_W_PHL>,
772                          Defs<[DSPOutFlag16_19]>;
773
774 class MAQ_S_W_PHR_DESC : DPA_W_PH_DESC_BASE<"maq_s.w.phr", MipsMAQ_S_W_PHR>,
775                          Defs<[DSPOutFlag16_19]>;
776
777 class MAQ_SA_W_PHL_DESC : DPA_W_PH_DESC_BASE<"maq_sa.w.phl", MipsMAQ_SA_W_PHL>,
778                           Defs<[DSPOutFlag16_19]>;
779
780 class MAQ_SA_W_PHR_DESC : DPA_W_PH_DESC_BASE<"maq_sa.w.phr", MipsMAQ_SA_W_PHR>,
781                           Defs<[DSPOutFlag16_19]>;
782
783 // Move from/to hi/lo.
784 class MFHI_DESC : MFHI_DESC_BASE<"mfhi", ACC64DSPOpnd, MipsMFHI, NoItinerary>;
785 class MFLO_DESC : MFHI_DESC_BASE<"mflo", ACC64DSPOpnd, MipsMFLO, NoItinerary>;
786 class MTHI_DESC : MTHI_DESC_BASE<"mthi", HI32DSPOpnd, NoItinerary>;
787 class MTLO_DESC : MTHI_DESC_BASE<"mtlo", LO32DSPOpnd, NoItinerary>;
788
789 // Dot product with accumulate/subtract
790 class DPAU_H_QBL_DESC : DPA_W_PH_DESC_BASE<"dpau.h.qbl", MipsDPAU_H_QBL>;
791
792 class DPAU_H_QBR_DESC : DPA_W_PH_DESC_BASE<"dpau.h.qbr", MipsDPAU_H_QBR>;
793
794 class DPSU_H_QBL_DESC : DPA_W_PH_DESC_BASE<"dpsu.h.qbl", MipsDPSU_H_QBL>;
795
796 class DPSU_H_QBR_DESC : DPA_W_PH_DESC_BASE<"dpsu.h.qbr", MipsDPSU_H_QBR>;
797
798 class DPAQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaq_s.w.ph", MipsDPAQ_S_W_PH>,
799                          Defs<[DSPOutFlag16_19]>;
800
801 class DPSQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsq_s.w.ph", MipsDPSQ_S_W_PH>,
802                          Defs<[DSPOutFlag16_19]>;
803
804 class DPAQ_SA_L_W_DESC : DPA_W_PH_DESC_BASE<"dpaq_sa.l.w", MipsDPAQ_SA_L_W>,
805                          Defs<[DSPOutFlag16_19]>;
806
807 class DPSQ_SA_L_W_DESC : DPA_W_PH_DESC_BASE<"dpsq_sa.l.w", MipsDPSQ_SA_L_W>,
808                          Defs<[DSPOutFlag16_19]>;
809
810 class MULT_DSP_DESC  : MULT_DESC_BASE<"mult", MipsMult, NoItinerary>;
811 class MULTU_DSP_DESC : MULT_DESC_BASE<"multu", MipsMultu, NoItinerary>;
812 class MADD_DSP_DESC  : MADD_DESC_BASE<"madd", MipsMAdd, NoItinerary>;
813 class MADDU_DSP_DESC : MADD_DESC_BASE<"maddu", MipsMAddu, NoItinerary>;
814 class MSUB_DSP_DESC  : MADD_DESC_BASE<"msub", MipsMSub, NoItinerary>;
815 class MSUBU_DSP_DESC : MADD_DESC_BASE<"msubu", MipsMSubu, NoItinerary>;
816
817 // Comparison
818 class CMPU_EQ_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.eq.qb",
819                                                int_mips_cmpu_eq_qb, NoItinerary,
820                                                DSPROpnd>,
821                         IsCommutable, Defs<[DSPCCond]>;
822
823 class CMPU_LT_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.lt.qb",
824                                                int_mips_cmpu_lt_qb, NoItinerary,
825                                                DSPROpnd>, Defs<[DSPCCond]>;
826
827 class CMPU_LE_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.le.qb",
828                                                int_mips_cmpu_le_qb, NoItinerary,
829                                                DSPROpnd>, Defs<[DSPCCond]>;
830
831 class CMPGU_EQ_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.eq.qb",
832                                                 int_mips_cmpgu_eq_qb,
833                                                 NoItinerary, GPR32Opnd, DSPROpnd>,
834                          IsCommutable;
835
836 class CMPGU_LT_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.lt.qb",
837                                                 int_mips_cmpgu_lt_qb,
838                                                 NoItinerary, GPR32Opnd, DSPROpnd>;
839
840 class CMPGU_LE_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.le.qb",
841                                                 int_mips_cmpgu_le_qb,
842                                                 NoItinerary, GPR32Opnd, DSPROpnd>;
843
844 class CMP_EQ_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.eq.ph", int_mips_cmp_eq_ph,
845                                               NoItinerary, DSPROpnd>,
846                        IsCommutable, Defs<[DSPCCond]>;
847
848 class CMP_LT_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.lt.ph", int_mips_cmp_lt_ph,
849                                               NoItinerary, DSPROpnd>,
850                        Defs<[DSPCCond]>;
851
852 class CMP_LE_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.le.ph", int_mips_cmp_le_ph,
853                                               NoItinerary, DSPROpnd>,
854                        Defs<[DSPCCond]>;
855
856 // Misc
857 class BITREV_DESC : ABSQ_S_PH_R2_DESC_BASE<"bitrev", int_mips_bitrev,
858                                            NoItinerary, GPR32Opnd>;
859
860 class PACKRL_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"packrl.ph", int_mips_packrl_ph,
861                                               NoItinerary, DSPROpnd, DSPROpnd>;
862
863 class REPL_QB_DESC : REPL_DESC_BASE<"repl.qb", int_mips_repl_qb, uimm8,
864                                     immZExt8, NoItinerary, DSPROpnd>;
865
866 class REPL_PH_DESC : REPL_DESC_BASE<"repl.ph", int_mips_repl_ph, simm10,
867                                     immSExt10, NoItinerary, DSPROpnd>;
868
869 class REPLV_QB_DESC : ABSQ_S_PH_R2_DESC_BASE<"replv.qb", int_mips_repl_qb,
870                                              NoItinerary, DSPROpnd, GPR32Opnd>;
871
872 class REPLV_PH_DESC : ABSQ_S_PH_R2_DESC_BASE<"replv.ph", int_mips_repl_ph,
873                                              NoItinerary, DSPROpnd, GPR32Opnd>;
874
875 class PICK_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"pick.qb", int_mips_pick_qb,
876                                             NoItinerary, DSPROpnd, DSPROpnd>,
877                      Uses<[DSPCCond]>;
878
879 class PICK_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"pick.ph", int_mips_pick_ph,
880                                             NoItinerary, DSPROpnd, DSPROpnd>,
881                      Uses<[DSPCCond]>;
882
883 class LWX_DESC : LX_DESC_BASE<"lwx", int_mips_lwx, NoItinerary>;
884
885 class LHX_DESC : LX_DESC_BASE<"lhx", int_mips_lhx, NoItinerary>;
886
887 class LBUX_DESC : LX_DESC_BASE<"lbux", int_mips_lbux, NoItinerary>;
888
889 class BPOSGE32_DESC : BPOSGE32_DESC_BASE<"bposge32", brtarget, NoItinerary>;
890
891 // Extr
892 class EXTP_DESC : EXTR_W_TY1_R1_DESC_BASE<"extp", MipsEXTP, NoItinerary>,
893                   Uses<[DSPPos]>, Defs<[DSPEFI]>;
894
895 class EXTPV_DESC : EXTR_W_TY1_R2_DESC_BASE<"extpv", MipsEXTP, NoItinerary>,
896                    Uses<[DSPPos]>, Defs<[DSPEFI]>;
897
898 class EXTPDP_DESC : EXTR_W_TY1_R1_DESC_BASE<"extpdp", MipsEXTPDP, NoItinerary>,
899                     Uses<[DSPPos]>, Defs<[DSPPos, DSPEFI]>;
900
901 class EXTPDPV_DESC : EXTR_W_TY1_R2_DESC_BASE<"extpdpv", MipsEXTPDP,
902                                              NoItinerary>,
903                      Uses<[DSPPos]>, Defs<[DSPPos, DSPEFI]>;
904
905 class EXTR_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr.w", MipsEXTR_W, NoItinerary>,
906                     Defs<[DSPOutFlag23]>;
907
908 class EXTRV_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv.w", MipsEXTR_W,
909                                              NoItinerary>, Defs<[DSPOutFlag23]>;
910
911 class EXTR_R_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_r.w", MipsEXTR_R_W,
912                                               NoItinerary>,
913                       Defs<[DSPOutFlag23]>;
914
915 class EXTRV_R_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_r.w", MipsEXTR_R_W,
916                                                NoItinerary>,
917                        Defs<[DSPOutFlag23]>;
918
919 class EXTR_RS_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_rs.w", MipsEXTR_RS_W,
920                                                NoItinerary>,
921                        Defs<[DSPOutFlag23]>;
922
923 class EXTRV_RS_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_rs.w", MipsEXTR_RS_W,
924                                                 NoItinerary>,
925                         Defs<[DSPOutFlag23]>;
926
927 class EXTR_S_H_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_s.h", MipsEXTR_S_H,
928                                               NoItinerary>,
929                       Defs<[DSPOutFlag23]>;
930
931 class EXTRV_S_H_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_s.h", MipsEXTR_S_H,
932                                                NoItinerary>,
933                        Defs<[DSPOutFlag23]>;
934
935 class SHILO_DESC : SHILO_R1_DESC_BASE<"shilo", MipsSHILO>;
936
937 class SHILOV_DESC : SHILO_R2_DESC_BASE<"shilov", MipsSHILO>;
938
939 class MTHLIP_DESC : MTHLIP_DESC_BASE<"mthlip", MipsMTHLIP>, Defs<[DSPPos]>;
940
941 class RDDSP_DESC : RDDSP_DESC_BASE<"rddsp", int_mips_rddsp, NoItinerary>;
942
943 class WRDSP_DESC : WRDSP_DESC_BASE<"wrdsp", int_mips_wrdsp, NoItinerary>;
944
945 class INSV_DESC : INSV_DESC_BASE<"insv", int_mips_insv, NoItinerary>,
946                   Uses<[DSPPos, DSPSCount]>;
947
948 //===----------------------------------------------------------------------===//
949 // MIPS DSP Rev 2
950 // Addition/subtraction
951 class ADDU_PH_DESC : ADDU_QB_DESC_BASE<"addu.ph", int_mips_addu_ph, NoItinerary,
952                                        DSPROpnd, DSPROpnd>, IsCommutable,
953                      Defs<[DSPOutFlag20]>;
954
955 class ADDU_S_PH_DESC : ADDU_QB_DESC_BASE<"addu_s.ph", int_mips_addu_s_ph,
956                                          NoItinerary, DSPROpnd, DSPROpnd>,
957                        IsCommutable, Defs<[DSPOutFlag20]>;
958
959 class SUBU_PH_DESC : ADDU_QB_DESC_BASE<"subu.ph", int_mips_subu_ph, NoItinerary,
960                                        DSPROpnd, DSPROpnd>,
961                      Defs<[DSPOutFlag20]>;
962
963 class SUBU_S_PH_DESC : ADDU_QB_DESC_BASE<"subu_s.ph", int_mips_subu_s_ph,
964                                          NoItinerary, DSPROpnd, DSPROpnd>,
965                        Defs<[DSPOutFlag20]>;
966
967 class ADDUH_QB_DESC : ADDUH_QB_DESC_BASE<"adduh.qb", int_mips_adduh_qb,
968                                          NoItinerary, DSPROpnd>, IsCommutable;
969
970 class ADDUH_R_QB_DESC : ADDUH_QB_DESC_BASE<"adduh_r.qb", int_mips_adduh_r_qb,
971                                            NoItinerary, DSPROpnd>, IsCommutable;
972
973 class SUBUH_QB_DESC : ADDUH_QB_DESC_BASE<"subuh.qb", int_mips_subuh_qb,
974                                          NoItinerary, DSPROpnd>;
975
976 class SUBUH_R_QB_DESC : ADDUH_QB_DESC_BASE<"subuh_r.qb", int_mips_subuh_r_qb,
977                                            NoItinerary, DSPROpnd>;
978
979 class ADDQH_PH_DESC : ADDUH_QB_DESC_BASE<"addqh.ph", int_mips_addqh_ph,
980                                          NoItinerary, DSPROpnd>, IsCommutable;
981
982 class ADDQH_R_PH_DESC : ADDUH_QB_DESC_BASE<"addqh_r.ph", int_mips_addqh_r_ph,
983                                            NoItinerary, DSPROpnd>, IsCommutable;
984
985 class SUBQH_PH_DESC : ADDUH_QB_DESC_BASE<"subqh.ph", int_mips_subqh_ph,
986                                          NoItinerary, DSPROpnd>;
987
988 class SUBQH_R_PH_DESC : ADDUH_QB_DESC_BASE<"subqh_r.ph", int_mips_subqh_r_ph,
989                                            NoItinerary, DSPROpnd>;
990
991 class ADDQH_W_DESC : ADDUH_QB_DESC_BASE<"addqh.w", int_mips_addqh_w,
992                                         NoItinerary, GPR32Opnd>, IsCommutable;
993
994 class ADDQH_R_W_DESC : ADDUH_QB_DESC_BASE<"addqh_r.w", int_mips_addqh_r_w,
995                                           NoItinerary, GPR32Opnd>, IsCommutable;
996
997 class SUBQH_W_DESC : ADDUH_QB_DESC_BASE<"subqh.w", int_mips_subqh_w,
998                                         NoItinerary, GPR32Opnd>;
999
1000 class SUBQH_R_W_DESC : ADDUH_QB_DESC_BASE<"subqh_r.w", int_mips_subqh_r_w,
1001                                           NoItinerary, GPR32Opnd>;
1002
1003 // Comparison
1004 class CMPGDU_EQ_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.eq.qb",
1005                                                  int_mips_cmpgdu_eq_qb,
1006                                                  NoItinerary, GPR32Opnd, DSPROpnd>,
1007                           IsCommutable, Defs<[DSPCCond]>;
1008
1009 class CMPGDU_LT_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.lt.qb",
1010                                                  int_mips_cmpgdu_lt_qb,
1011                                                  NoItinerary, GPR32Opnd, DSPROpnd>,
1012                           Defs<[DSPCCond]>;
1013
1014 class CMPGDU_LE_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.le.qb",
1015                                                  int_mips_cmpgdu_le_qb,
1016                                                  NoItinerary, GPR32Opnd, DSPROpnd>,
1017                           Defs<[DSPCCond]>;
1018
1019 // Absolute
1020 class ABSQ_S_QB_DESC : ABSQ_S_PH_R2_DESC_BASE<"absq_s.qb", int_mips_absq_s_qb,
1021                                               NoItinerary, DSPROpnd>,
1022                        Defs<[DSPOutFlag20]>;
1023
1024 // Multiplication
1025 class MUL_PH_DESC : ADDUH_QB_DESC_BASE<"mul.ph", null_frag, NoItinerary,
1026                                        DSPROpnd>, IsCommutable,
1027                     Defs<[DSPOutFlag21]>;
1028
1029 class MUL_S_PH_DESC : ADDUH_QB_DESC_BASE<"mul_s.ph", int_mips_mul_s_ph,
1030                                          NoItinerary, DSPROpnd>, IsCommutable,
1031                       Defs<[DSPOutFlag21]>;
1032
1033 class MULQ_S_W_DESC : ADDUH_QB_DESC_BASE<"mulq_s.w", int_mips_mulq_s_w,
1034                                          NoItinerary, GPR32Opnd>, IsCommutable,
1035                       Defs<[DSPOutFlag21]>;
1036
1037 class MULQ_RS_W_DESC : ADDUH_QB_DESC_BASE<"mulq_rs.w", int_mips_mulq_rs_w,
1038                                           NoItinerary, GPR32Opnd>, IsCommutable,
1039                        Defs<[DSPOutFlag21]>;
1040
1041 class MULQ_S_PH_DESC : ADDU_QB_DESC_BASE<"mulq_s.ph", int_mips_mulq_s_ph,
1042                                          NoItinerary, DSPROpnd, DSPROpnd>,
1043                        IsCommutable, Defs<[DSPOutFlag21]>;
1044
1045 // Dot product with accumulate/subtract
1046 class DPA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpa.w.ph", MipsDPA_W_PH>;
1047
1048 class DPS_W_PH_DESC : DPA_W_PH_DESC_BASE<"dps.w.ph", MipsDPS_W_PH>;
1049
1050 class DPAQX_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaqx_s.w.ph", MipsDPAQX_S_W_PH>,
1051                           Defs<[DSPOutFlag16_19]>;
1052
1053 class DPAQX_SA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaqx_sa.w.ph",
1054                                               MipsDPAQX_SA_W_PH>,
1055                            Defs<[DSPOutFlag16_19]>;
1056
1057 class DPAX_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpax.w.ph", MipsDPAX_W_PH>;
1058
1059 class DPSX_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsx.w.ph", MipsDPSX_W_PH>;
1060
1061 class DPSQX_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsqx_s.w.ph", MipsDPSQX_S_W_PH>,
1062                           Defs<[DSPOutFlag16_19]>;
1063
1064 class DPSQX_SA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsqx_sa.w.ph",
1065                                               MipsDPSQX_SA_W_PH>,
1066                            Defs<[DSPOutFlag16_19]>;
1067
1068 class MULSA_W_PH_DESC : DPA_W_PH_DESC_BASE<"mulsa.w.ph", MipsMULSA_W_PH>;
1069
1070 // Precision reduce/expand
1071 class PRECR_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precr.qb.ph",
1072                                                 int_mips_precr_qb_ph,
1073                                                 NoItinerary, DSPROpnd, DSPROpnd>;
1074
1075 class PRECR_SRA_PH_W_DESC : PRECR_SRA_PH_W_DESC_BASE<"precr_sra.ph.w",
1076                                                      int_mips_precr_sra_ph_w,
1077                                                      NoItinerary, DSPROpnd,
1078                                                      GPR32Opnd>;
1079
1080 class PRECR_SRA_R_PH_W_DESC : PRECR_SRA_PH_W_DESC_BASE<"precr_sra_r.ph.w",
1081                                                       int_mips_precr_sra_r_ph_w,
1082                                                        NoItinerary, DSPROpnd,
1083                                                        GPR32Opnd>;
1084
1085 // Shift
1086 class SHRA_QB_DESC : SHLL_QB_R2_DESC_BASE<"shra.qb", null_frag, immZExt3,
1087                                           NoItinerary, DSPROpnd, uimm3>;
1088
1089 class SHRAV_QB_DESC : SHLL_QB_R3_DESC_BASE<"shrav.qb", int_mips_shra_qb,
1090                                            NoItinerary, DSPROpnd>;
1091
1092 class SHRA_R_QB_DESC : SHLL_QB_R2_DESC_BASE<"shra_r.qb", int_mips_shra_r_qb,
1093                                             immZExt3, NoItinerary, DSPROpnd,
1094                                             uimm3>;
1095
1096 class SHRAV_R_QB_DESC : SHLL_QB_R3_DESC_BASE<"shrav_r.qb", int_mips_shra_r_qb,
1097                                              NoItinerary, DSPROpnd>;
1098
1099 class SHRL_PH_DESC : SHLL_QB_R2_DESC_BASE<"shrl.ph", null_frag, immZExt4,
1100                                           NoItinerary, DSPROpnd, uimm4>;
1101
1102 class SHRLV_PH_DESC : SHLL_QB_R3_DESC_BASE<"shrlv.ph", int_mips_shrl_ph,
1103                                            NoItinerary, DSPROpnd>;
1104
1105 // Misc
1106 class APPEND_DESC : APPEND_DESC_BASE<"append", int_mips_append, uimm5, timmZExt5,
1107                                      NoItinerary>;
1108
1109 class BALIGN_DESC : APPEND_DESC_BASE<"balign", int_mips_balign, uimm2, timmZExt2,
1110                                      NoItinerary>;
1111
1112 class PREPEND_DESC : APPEND_DESC_BASE<"prepend", int_mips_prepend, uimm5,
1113                                       timmZExt5, NoItinerary>;
1114
1115 // Pseudos.
1116 def BPOSGE32_PSEUDO : BPOSGE32_PSEUDO_DESC_BASE<int_mips_bposge32,
1117                                                 NoItinerary>, Uses<[DSPPos]>;
1118
1119 // Instruction defs.
1120 // MIPS DSP Rev 1
1121 def ADDU_QB : DspMMRel, ADDU_QB_ENC, ADDU_QB_DESC;
1122 def ADDU_S_QB : DspMMRel, ADDU_S_QB_ENC, ADDU_S_QB_DESC;
1123 def SUBU_QB : DspMMRel, SUBU_QB_ENC, SUBU_QB_DESC;
1124 def SUBU_S_QB : DspMMRel, SUBU_S_QB_ENC, SUBU_S_QB_DESC;
1125 def ADDQ_PH : DspMMRel, ADDQ_PH_ENC, ADDQ_PH_DESC;
1126 def ADDQ_S_PH : DspMMRel, ADDQ_S_PH_ENC, ADDQ_S_PH_DESC;
1127 def SUBQ_PH : DspMMRel, SUBQ_PH_ENC, SUBQ_PH_DESC;
1128 def SUBQ_S_PH : DspMMRel, SUBQ_S_PH_ENC, SUBQ_S_PH_DESC;
1129 def ADDQ_S_W : DspMMRel, ADDQ_S_W_ENC, ADDQ_S_W_DESC;
1130 def SUBQ_S_W : DspMMRel, SUBQ_S_W_ENC, SUBQ_S_W_DESC;
1131 def ADDSC : DspMMRel, ADDSC_ENC, ADDSC_DESC;
1132 def ADDWC : DspMMRel, ADDWC_ENC, ADDWC_DESC;
1133 def MODSUB : DspMMRel, MODSUB_ENC, MODSUB_DESC;
1134 def RADDU_W_QB : DspMMRel, RADDU_W_QB_ENC, RADDU_W_QB_DESC;
1135 def ABSQ_S_PH : DspMMRel, ABSQ_S_PH_ENC, ABSQ_S_PH_DESC;
1136 def ABSQ_S_W : DspMMRel, ABSQ_S_W_ENC, ABSQ_S_W_DESC;
1137 def PRECRQ_QB_PH : DspMMRel, PRECRQ_QB_PH_ENC, PRECRQ_QB_PH_DESC;
1138 def PRECRQ_PH_W : DspMMRel, PRECRQ_PH_W_ENC, PRECRQ_PH_W_DESC;
1139 def PRECRQ_RS_PH_W : DspMMRel, PRECRQ_RS_PH_W_ENC, PRECRQ_RS_PH_W_DESC;
1140 def PRECRQU_S_QB_PH : DspMMRel, PRECRQU_S_QB_PH_ENC, PRECRQU_S_QB_PH_DESC;
1141 def PRECEQ_W_PHL : DspMMRel, PRECEQ_W_PHL_ENC, PRECEQ_W_PHL_DESC;
1142 def PRECEQ_W_PHR : DspMMRel, PRECEQ_W_PHR_ENC, PRECEQ_W_PHR_DESC;
1143 def PRECEQU_PH_QBL : DspMMRel, PRECEQU_PH_QBL_ENC, PRECEQU_PH_QBL_DESC;
1144 def PRECEQU_PH_QBR : DspMMRel, PRECEQU_PH_QBR_ENC, PRECEQU_PH_QBR_DESC;
1145 def PRECEQU_PH_QBLA : DspMMRel, PRECEQU_PH_QBLA_ENC, PRECEQU_PH_QBLA_DESC;
1146 def PRECEQU_PH_QBRA : DspMMRel, PRECEQU_PH_QBRA_ENC, PRECEQU_PH_QBRA_DESC;
1147 def PRECEU_PH_QBL : DspMMRel, PRECEU_PH_QBL_ENC, PRECEU_PH_QBL_DESC;
1148 def PRECEU_PH_QBR : DspMMRel, PRECEU_PH_QBR_ENC, PRECEU_PH_QBR_DESC;
1149 def PRECEU_PH_QBLA : DspMMRel, PRECEU_PH_QBLA_ENC, PRECEU_PH_QBLA_DESC;
1150 def PRECEU_PH_QBRA : DspMMRel, PRECEU_PH_QBRA_ENC, PRECEU_PH_QBRA_DESC;
1151 def SHLL_QB : DspMMRel, SHLL_QB_ENC, SHLL_QB_DESC;
1152 def SHLLV_QB : DspMMRel, SHLLV_QB_ENC, SHLLV_QB_DESC;
1153 def SHRL_QB : DspMMRel, SHRL_QB_ENC, SHRL_QB_DESC;
1154 def SHRLV_QB : DspMMRel, SHRLV_QB_ENC, SHRLV_QB_DESC;
1155 def SHLL_PH : DspMMRel, SHLL_PH_ENC, SHLL_PH_DESC;
1156 def SHLLV_PH : DspMMRel, SHLLV_PH_ENC, SHLLV_PH_DESC;
1157 def SHLL_S_PH : DspMMRel, SHLL_S_PH_ENC, SHLL_S_PH_DESC;
1158 def SHLLV_S_PH : DspMMRel, SHLLV_S_PH_ENC, SHLLV_S_PH_DESC;
1159 def SHRA_PH : DspMMRel, SHRA_PH_ENC, SHRA_PH_DESC;
1160 def SHRAV_PH : DspMMRel, SHRAV_PH_ENC, SHRAV_PH_DESC;
1161 def SHRA_R_PH : DspMMRel, SHRA_R_PH_ENC, SHRA_R_PH_DESC;
1162 def SHRAV_R_PH : DspMMRel, SHRAV_R_PH_ENC, SHRAV_R_PH_DESC;
1163 def SHLL_S_W : DspMMRel, SHLL_S_W_ENC, SHLL_S_W_DESC;
1164 def SHLLV_S_W : DspMMRel, SHLLV_S_W_ENC, SHLLV_S_W_DESC;
1165 def SHRA_R_W : DspMMRel, SHRA_R_W_ENC, SHRA_R_W_DESC;
1166 def SHRAV_R_W : DspMMRel, SHRAV_R_W_ENC, SHRAV_R_W_DESC;
1167 def MULEU_S_PH_QBL : DspMMRel, MULEU_S_PH_QBL_ENC, MULEU_S_PH_QBL_DESC;
1168 def MULEU_S_PH_QBR : DspMMRel, MULEU_S_PH_QBR_ENC, MULEU_S_PH_QBR_DESC;
1169 def MULEQ_S_W_PHL : DspMMRel, MULEQ_S_W_PHL_ENC, MULEQ_S_W_PHL_DESC;
1170 def MULEQ_S_W_PHR : DspMMRel, MULEQ_S_W_PHR_ENC, MULEQ_S_W_PHR_DESC;
1171 def MULQ_RS_PH : DspMMRel, MULQ_RS_PH_ENC, MULQ_RS_PH_DESC;
1172 def MULSAQ_S_W_PH : DspMMRel, MULSAQ_S_W_PH_ENC, MULSAQ_S_W_PH_DESC;
1173 def MAQ_S_W_PHL : DspMMRel, MAQ_S_W_PHL_ENC, MAQ_S_W_PHL_DESC;
1174 def MAQ_S_W_PHR : DspMMRel, MAQ_S_W_PHR_ENC, MAQ_S_W_PHR_DESC;
1175 def MAQ_SA_W_PHL : DspMMRel, MAQ_SA_W_PHL_ENC, MAQ_SA_W_PHL_DESC;
1176 def MAQ_SA_W_PHR : DspMMRel, MAQ_SA_W_PHR_ENC, MAQ_SA_W_PHR_DESC;
1177 def MFHI_DSP : DspMMRel, MFHI_ENC, MFHI_DESC;
1178 def MFLO_DSP : DspMMRel, MFLO_ENC, MFLO_DESC;
1179 def MTHI_DSP : DspMMRel, MTHI_ENC, MTHI_DESC;
1180 def MTLO_DSP : DspMMRel, MTLO_ENC, MTLO_DESC;
1181 def DPAU_H_QBL : DspMMRel, DPAU_H_QBL_ENC, DPAU_H_QBL_DESC;
1182 def DPAU_H_QBR : DspMMRel, DPAU_H_QBR_ENC, DPAU_H_QBR_DESC;
1183 def DPSU_H_QBL : DspMMRel, DPSU_H_QBL_ENC, DPSU_H_QBL_DESC;
1184 def DPSU_H_QBR : DspMMRel, DPSU_H_QBR_ENC, DPSU_H_QBR_DESC;
1185 def DPAQ_S_W_PH : DspMMRel, DPAQ_S_W_PH_ENC, DPAQ_S_W_PH_DESC;
1186 def DPSQ_S_W_PH : DspMMRel, DPSQ_S_W_PH_ENC, DPSQ_S_W_PH_DESC;
1187 def DPAQ_SA_L_W : DspMMRel, DPAQ_SA_L_W_ENC, DPAQ_SA_L_W_DESC;
1188 def DPSQ_SA_L_W : DspMMRel, DPSQ_SA_L_W_ENC, DPSQ_SA_L_W_DESC;
1189 def MULT_DSP : DspMMRel, MULT_DSP_ENC, MULT_DSP_DESC;
1190 def MULTU_DSP : DspMMRel, MULTU_DSP_ENC, MULTU_DSP_DESC;
1191 def MADD_DSP : DspMMRel, MADD_DSP_ENC, MADD_DSP_DESC;
1192 def MADDU_DSP : DspMMRel, MADDU_DSP_ENC, MADDU_DSP_DESC;
1193 def MSUB_DSP : DspMMRel, MSUB_DSP_ENC, MSUB_DSP_DESC;
1194 def MSUBU_DSP : DspMMRel, MSUBU_DSP_ENC, MSUBU_DSP_DESC;
1195 def CMPU_EQ_QB : DspMMRel, CMPU_EQ_QB_ENC, CMPU_EQ_QB_DESC;
1196 def CMPU_LT_QB : DspMMRel, CMPU_LT_QB_ENC, CMPU_LT_QB_DESC;
1197 def CMPU_LE_QB : DspMMRel, CMPU_LE_QB_ENC, CMPU_LE_QB_DESC;
1198 def CMPGU_EQ_QB : DspMMRel, CMPGU_EQ_QB_ENC, CMPGU_EQ_QB_DESC;
1199 def CMPGU_LT_QB : DspMMRel, CMPGU_LT_QB_ENC, CMPGU_LT_QB_DESC;
1200 def CMPGU_LE_QB : DspMMRel, CMPGU_LE_QB_ENC, CMPGU_LE_QB_DESC;
1201 def CMP_EQ_PH : DspMMRel, CMP_EQ_PH_ENC, CMP_EQ_PH_DESC;
1202 def CMP_LT_PH : DspMMRel, CMP_LT_PH_ENC, CMP_LT_PH_DESC;
1203 def CMP_LE_PH : DspMMRel, CMP_LE_PH_ENC, CMP_LE_PH_DESC;
1204 def BITREV : DspMMRel, BITREV_ENC, BITREV_DESC;
1205 def PACKRL_PH : DspMMRel, PACKRL_PH_ENC, PACKRL_PH_DESC;
1206 def REPL_QB : DspMMRel, REPL_QB_ENC, REPL_QB_DESC;
1207 def REPL_PH : DspMMRel, REPL_PH_ENC, REPL_PH_DESC;
1208 def REPLV_QB : DspMMRel, REPLV_QB_ENC, REPLV_QB_DESC;
1209 def REPLV_PH : DspMMRel, REPLV_PH_ENC, REPLV_PH_DESC;
1210 def PICK_QB : DspMMRel, PICK_QB_ENC, PICK_QB_DESC;
1211 def PICK_PH : DspMMRel, PICK_PH_ENC, PICK_PH_DESC;
1212 def LWX : DspMMRel, LWX_ENC, LWX_DESC;
1213 def LHX : DspMMRel, LHX_ENC, LHX_DESC;
1214 def LBUX : DspMMRel, LBUX_ENC, LBUX_DESC;
1215 let AdditionalPredicates = [NotInMicroMips] in {
1216   def BPOSGE32 : DspMMRel, BPOSGE32_ENC, BPOSGE32_DESC;
1217 }
1218 def INSV : DspMMRel, INSV_ENC, INSV_DESC;
1219 def EXTP : DspMMRel, EXTP_ENC, EXTP_DESC;
1220 def EXTPV : DspMMRel, EXTPV_ENC, EXTPV_DESC;
1221 def EXTPDP : DspMMRel, EXTPDP_ENC, EXTPDP_DESC;
1222 def EXTPDPV : DspMMRel, EXTPDPV_ENC, EXTPDPV_DESC;
1223 def EXTR_W : DspMMRel, EXTR_W_ENC, EXTR_W_DESC;
1224 def EXTRV_W : DspMMRel, EXTRV_W_ENC, EXTRV_W_DESC;
1225 def EXTR_R_W : DspMMRel, EXTR_R_W_ENC, EXTR_R_W_DESC;
1226 def EXTRV_R_W : DspMMRel, EXTRV_R_W_ENC, EXTRV_R_W_DESC;
1227 def EXTR_RS_W : DspMMRel, EXTR_RS_W_ENC, EXTR_RS_W_DESC;
1228 def EXTRV_RS_W : DspMMRel, EXTRV_RS_W_ENC, EXTRV_RS_W_DESC;
1229 def EXTR_S_H : DspMMRel, EXTR_S_H_ENC, EXTR_S_H_DESC;
1230 def EXTRV_S_H : DspMMRel, EXTRV_S_H_ENC, EXTRV_S_H_DESC;
1231 def SHILO : DspMMRel, SHILO_ENC, SHILO_DESC;
1232 def SHILOV : DspMMRel, SHILOV_ENC, SHILOV_DESC;
1233 def MTHLIP : DspMMRel, MTHLIP_ENC, MTHLIP_DESC;
1234 def RDDSP : DspMMRel, RDDSP_ENC, RDDSP_DESC;
1235 let AdditionalPredicates = [NotInMicroMips] in {
1236   def WRDSP : WRDSP_ENC, WRDSP_DESC;
1237 }
1238
1239 // MIPS DSP Rev 2
1240 def ADDU_PH : DspMMRel, ADDU_PH_ENC, ADDU_PH_DESC, ISA_DSPR2;
1241 def ADDU_S_PH : DspMMRel, ADDU_S_PH_ENC, ADDU_S_PH_DESC, ISA_DSPR2;
1242 def SUBU_PH : DspMMRel, SUBU_PH_ENC, SUBU_PH_DESC, ISA_DSPR2;
1243 def SUBU_S_PH : DspMMRel, SUBU_S_PH_ENC, SUBU_S_PH_DESC, ISA_DSPR2;
1244 def CMPGDU_EQ_QB : DspMMRel, CMPGDU_EQ_QB_ENC, CMPGDU_EQ_QB_DESC, ISA_DSPR2;
1245 def CMPGDU_LT_QB : DspMMRel, CMPGDU_LT_QB_ENC, CMPGDU_LT_QB_DESC, ISA_DSPR2;
1246 def CMPGDU_LE_QB : DspMMRel, CMPGDU_LE_QB_ENC, CMPGDU_LE_QB_DESC, ISA_DSPR2;
1247 def ABSQ_S_QB : DspMMRel, ABSQ_S_QB_ENC, ABSQ_S_QB_DESC, ISA_DSPR2;
1248 def ADDUH_QB : DspMMRel, ADDUH_QB_ENC, ADDUH_QB_DESC, ISA_DSPR2;
1249 def ADDUH_R_QB : DspMMRel, ADDUH_R_QB_ENC, ADDUH_R_QB_DESC, ISA_DSPR2;
1250 def SUBUH_QB : DspMMRel, SUBUH_QB_ENC, SUBUH_QB_DESC, ISA_DSPR2;
1251 def SUBUH_R_QB : DspMMRel, SUBUH_R_QB_ENC, SUBUH_R_QB_DESC, ISA_DSPR2;
1252 def ADDQH_PH : DspMMRel, ADDQH_PH_ENC, ADDQH_PH_DESC, ISA_DSPR2;
1253 def ADDQH_R_PH : DspMMRel, ADDQH_R_PH_ENC, ADDQH_R_PH_DESC, ISA_DSPR2;
1254 def SUBQH_PH : DspMMRel, SUBQH_PH_ENC, SUBQH_PH_DESC, ISA_DSPR2;
1255 def SUBQH_R_PH : DspMMRel, SUBQH_R_PH_ENC, SUBQH_R_PH_DESC, ISA_DSPR2;
1256 def ADDQH_W : DspMMRel, ADDQH_W_ENC, ADDQH_W_DESC, ISA_DSPR2;
1257 def ADDQH_R_W : DspMMRel, ADDQH_R_W_ENC, ADDQH_R_W_DESC, ISA_DSPR2;
1258 def SUBQH_W : DspMMRel, SUBQH_W_ENC, SUBQH_W_DESC, ISA_DSPR2;
1259 def SUBQH_R_W : DspMMRel, SUBQH_R_W_ENC, SUBQH_R_W_DESC, ISA_DSPR2;
1260 def MUL_PH : DspMMRel, MUL_PH_ENC, MUL_PH_DESC, ISA_DSPR2;
1261 def MUL_S_PH : DspMMRel, MUL_S_PH_ENC, MUL_S_PH_DESC, ISA_DSPR2;
1262 def MULQ_S_W : DspMMRel, MULQ_S_W_ENC, MULQ_S_W_DESC, ISA_DSPR2;
1263 def MULQ_RS_W : DspMMRel, MULQ_RS_W_ENC, MULQ_RS_W_DESC, ISA_DSPR2;
1264 def MULQ_S_PH : DspMMRel, MULQ_S_PH_ENC, MULQ_S_PH_DESC, ISA_DSPR2;
1265 def DPA_W_PH : DspMMRel, DPA_W_PH_ENC, DPA_W_PH_DESC, ISA_DSPR2;
1266 def DPS_W_PH : DspMMRel, DPS_W_PH_ENC, DPS_W_PH_DESC, ISA_DSPR2;
1267 def DPAQX_S_W_PH : DspMMRel, DPAQX_S_W_PH_ENC, DPAQX_S_W_PH_DESC, ISA_DSPR2;
1268 def DPAQX_SA_W_PH : DspMMRel, DPAQX_SA_W_PH_ENC, DPAQX_SA_W_PH_DESC, ISA_DSPR2;
1269 def DPAX_W_PH : DspMMRel, DPAX_W_PH_ENC, DPAX_W_PH_DESC, ISA_DSPR2;
1270 def DPSX_W_PH : DspMMRel, DPSX_W_PH_ENC, DPSX_W_PH_DESC, ISA_DSPR2;
1271 def DPSQX_S_W_PH : DspMMRel, DPSQX_S_W_PH_ENC, DPSQX_S_W_PH_DESC, ISA_DSPR2;
1272 def DPSQX_SA_W_PH : DspMMRel, DPSQX_SA_W_PH_ENC, DPSQX_SA_W_PH_DESC, ISA_DSPR2;
1273 def MULSA_W_PH : DspMMRel, MULSA_W_PH_ENC, MULSA_W_PH_DESC, ISA_DSPR2;
1274 def PRECR_QB_PH : DspMMRel, PRECR_QB_PH_ENC, PRECR_QB_PH_DESC, ISA_DSPR2;
1275 def PRECR_SRA_PH_W : DspMMRel, PRECR_SRA_PH_W_ENC, PRECR_SRA_PH_W_DESC, ISA_DSPR2;
1276 def PRECR_SRA_R_PH_W : DspMMRel, PRECR_SRA_R_PH_W_ENC, PRECR_SRA_R_PH_W_DESC, ISA_DSPR2;
1277 def SHRA_QB : DspMMRel, SHRA_QB_ENC, SHRA_QB_DESC, ISA_DSPR2;
1278 def SHRAV_QB : DspMMRel, SHRAV_QB_ENC, SHRAV_QB_DESC, ISA_DSPR2;
1279 def SHRA_R_QB : DspMMRel, SHRA_R_QB_ENC, SHRA_R_QB_DESC, ISA_DSPR2;
1280 def SHRAV_R_QB : DspMMRel, SHRAV_R_QB_ENC, SHRAV_R_QB_DESC, ISA_DSPR2;
1281 def SHRL_PH : DspMMRel, SHRL_PH_ENC, SHRL_PH_DESC, ISA_DSPR2;
1282 def SHRLV_PH : DspMMRel, SHRLV_PH_ENC, SHRLV_PH_DESC, ISA_DSPR2;
1283 def APPEND : DspMMRel, APPEND_ENC, APPEND_DESC, ISA_DSPR2;
1284 def BALIGN : DspMMRel, BALIGN_ENC, BALIGN_DESC, ISA_DSPR2;
1285 def PREPEND : DspMMRel, PREPEND_ENC, PREPEND_DESC, ISA_DSPR2;
1286
1287 // Pseudos.
1288 let isPseudo = 1, isCodeGenOnly = 1, hasNoSchedulingInfo = 1 in {
1289   // Pseudo instructions for loading and storing accumulator registers.
1290   def LOAD_ACC64DSP  : Load<"", ACC64DSPOpnd>;
1291   def STORE_ACC64DSP : Store<"", ACC64DSPOpnd>;
1292
1293   // Pseudos for loading and storing ccond field of DSP control register.
1294   def LOAD_CCOND_DSP  : Load<"load_ccond_dsp", DSPCC>;
1295   def STORE_CCOND_DSP : Store<"store_ccond_dsp", DSPCC>;
1296 }
1297
1298 let DecoderNamespace = "MipsDSP", Arch = "dsp",
1299     ASEPredicate = [HasDSP] in {
1300   def LWDSP : Load<"lw", DSPROpnd, null_frag, II_LW>, DspMMRel, LW_FM<0x23>;
1301   def SWDSP : Store<"sw", DSPROpnd, null_frag, II_SW>, DspMMRel, LW_FM<0x2b>;
1302 }
1303
1304 // Pseudo CMP and PICK instructions.
1305 class PseudoCMP<Instruction RealInst> :
1306   PseudoDSP<(outs DSPCC:$cmp), (ins DSPROpnd:$rs, DSPROpnd:$rt), []>,
1307   PseudoInstExpansion<(RealInst DSPROpnd:$rs, DSPROpnd:$rt)>, NeverHasSideEffects;
1308
1309 class PseudoPICK<Instruction RealInst> :
1310   PseudoDSP<(outs DSPROpnd:$rd), (ins DSPCC:$cmp, DSPROpnd:$rs, DSPROpnd:$rt), []>,
1311   PseudoInstExpansion<(RealInst DSPROpnd:$rd, DSPROpnd:$rs, DSPROpnd:$rt)>,
1312   NeverHasSideEffects;
1313
1314 def PseudoCMP_EQ_PH : PseudoCMP<CMP_EQ_PH>;
1315 def PseudoCMP_LT_PH : PseudoCMP<CMP_LT_PH>;
1316 def PseudoCMP_LE_PH : PseudoCMP<CMP_LE_PH>;
1317 def PseudoCMPU_EQ_QB : PseudoCMP<CMPU_EQ_QB>;
1318 def PseudoCMPU_LT_QB : PseudoCMP<CMPU_LT_QB>;
1319 def PseudoCMPU_LE_QB : PseudoCMP<CMPU_LE_QB>;
1320
1321 def PseudoPICK_PH : PseudoPICK<PICK_PH>;
1322 def PseudoPICK_QB : PseudoPICK<PICK_QB>;
1323
1324 let AdditionalPredicates = [HasDSP] in {
1325   def PseudoMTLOHI_DSP : PseudoMTLOHI<ACC64DSP, GPR32>;
1326 }
1327
1328 // Patterns.
1329 class DSPPat<dag pattern, dag result, Predicate pred = HasDSP> :
1330   Pat<pattern, result>, Requires<[pred]>;
1331
1332 class BitconvertPat<ValueType DstVT, ValueType SrcVT, RegisterClass DstRC,
1333                     RegisterClass SrcRC> :
1334    DSPPat<(DstVT (bitconvert (SrcVT SrcRC:$src))),
1335           (COPY_TO_REGCLASS SrcRC:$src, DstRC)>;
1336
1337 def : BitconvertPat<i32, v2i16, GPR32, DSPR>;
1338 def : BitconvertPat<i32, v4i8, GPR32, DSPR>;
1339 def : BitconvertPat<v2i16, i32, DSPR, GPR32>;
1340 def : BitconvertPat<v4i8, i32, DSPR, GPR32>;
1341 def : BitconvertPat<f32, v2i16, FGR32, DSPR>;
1342 def : BitconvertPat<f32, v4i8, FGR32, DSPR>;
1343 def : BitconvertPat<v2i16, f32, DSPR, FGR32>;
1344 def : BitconvertPat<v4i8, f32, DSPR, FGR32>;
1345
1346 def : DSPPat<(v2i16 (load addr:$a)),
1347              (v2i16 (COPY_TO_REGCLASS (LW addr:$a), DSPR))>;
1348 def : DSPPat<(v4i8 (load addr:$a)),
1349              (v4i8 (COPY_TO_REGCLASS (LW addr:$a), DSPR))>;
1350 def : DSPPat<(store (v2i16 DSPR:$val), addr:$a),
1351              (SW (COPY_TO_REGCLASS DSPR:$val, GPR32), addr:$a)>;
1352 def : DSPPat<(store (v4i8 DSPR:$val), addr:$a),
1353              (SW (COPY_TO_REGCLASS DSPR:$val, GPR32), addr:$a)>;
1354
1355 // Binary operations.
1356 class DSPBinPat<Instruction Inst, ValueType ValTy, SDPatternOperator Node,
1357                 Predicate Pred = HasDSP> :
1358   DSPPat<(Node ValTy:$a, ValTy:$b), (Inst ValTy:$a, ValTy:$b), Pred>;
1359
1360 def : DSPBinPat<ADDQ_PH, v2i16, int_mips_addq_ph>;
1361 def : DSPBinPat<ADDQ_PH, v2i16, add>;
1362 def : DSPBinPat<SUBQ_PH, v2i16, int_mips_subq_ph>;
1363 def : DSPBinPat<SUBQ_PH, v2i16, sub>;
1364 def : DSPBinPat<MUL_PH, v2i16, int_mips_mul_ph, HasDSPR2>;
1365 def : DSPBinPat<MUL_PH, v2i16, mul, HasDSPR2>;
1366 def : DSPBinPat<ADDU_QB, v4i8, int_mips_addu_qb>;
1367 def : DSPBinPat<ADDU_QB, v4i8, add>;
1368 def : DSPBinPat<SUBU_QB, v4i8, int_mips_subu_qb>;
1369 def : DSPBinPat<SUBU_QB, v4i8, sub>;
1370 def : DSPBinPat<ADDSC, i32, int_mips_addsc>;
1371 def : DSPBinPat<ADDSC, i32, addc>;
1372 def : DSPBinPat<ADDWC, i32, int_mips_addwc>;
1373 def : DSPBinPat<ADDWC, i32, adde>;
1374
1375 // Shift immediate patterns.
1376 class DSPShiftPat<Instruction Inst, ValueType ValTy, SDPatternOperator Node,
1377                   SDPatternOperator Imm, Predicate Pred = HasDSP> :
1378   DSPPat<(Node ValTy:$a, Imm:$shamt), (Inst ValTy:$a, Imm:$shamt), Pred>;
1379
1380 def : DSPShiftPat<SHLL_PH, v2i16, MipsSHLL_DSP, imm>;
1381 def : DSPShiftPat<SHRA_PH, v2i16, MipsSHRA_DSP, imm>;
1382 def : DSPShiftPat<SHRL_PH, v2i16, MipsSHRL_DSP, imm, HasDSPR2>;
1383 def : DSPShiftPat<SHLL_PH, v2i16, int_mips_shll_ph, immZExt4>;
1384 def : DSPShiftPat<SHRA_PH, v2i16, int_mips_shra_ph, immZExt4>;
1385 def : DSPShiftPat<SHRL_PH, v2i16, int_mips_shrl_ph, immZExt4, HasDSPR2>;
1386 def : DSPShiftPat<SHLL_QB, v4i8, MipsSHLL_DSP, imm>;
1387 def : DSPShiftPat<SHRA_QB, v4i8, MipsSHRA_DSP, imm, HasDSPR2>;
1388 def : DSPShiftPat<SHRL_QB, v4i8, MipsSHRL_DSP, imm>;
1389 def : DSPShiftPat<SHLL_QB, v4i8, int_mips_shll_qb, immZExt3>;
1390 def : DSPShiftPat<SHRA_QB, v4i8, int_mips_shra_qb, immZExt3, HasDSPR2>;
1391 def : DSPShiftPat<SHRL_QB, v4i8, int_mips_shrl_qb, immZExt3>;
1392
1393 // SETCC/SELECT_CC patterns.
1394 class DSPSetCCPat<Instruction Cmp, Instruction Pick, ValueType ValTy,
1395                   CondCode CC> :
1396   DSPPat<(ValTy (MipsSETCC_DSP ValTy:$a, ValTy:$b, CC)),
1397          (ValTy (Pick (ValTy (Cmp ValTy:$a, ValTy:$b)),
1398                       (ValTy (COPY_TO_REGCLASS (ADDiu ZERO, -1), DSPR)),
1399                       (ValTy ZERO)))>;
1400
1401 class DSPSetCCPatInv<Instruction Cmp, Instruction Pick, ValueType ValTy,
1402                      CondCode CC> :
1403   DSPPat<(ValTy (MipsSETCC_DSP ValTy:$a, ValTy:$b, CC)),
1404          (ValTy (Pick (ValTy (Cmp ValTy:$a, ValTy:$b)),
1405                       (ValTy ZERO),
1406                       (ValTy (COPY_TO_REGCLASS (ADDiu ZERO, -1), DSPR))))>;
1407
1408 class DSPSelectCCPat<Instruction Cmp, Instruction Pick, ValueType ValTy,
1409                      CondCode CC> :
1410   DSPPat<(ValTy (MipsSELECT_CC_DSP ValTy:$a, ValTy:$b, ValTy:$c, ValTy:$d, CC)),
1411          (ValTy (Pick (ValTy (Cmp ValTy:$a, ValTy:$b)), $c, $d))>;
1412
1413 class DSPSelectCCPatInv<Instruction Cmp, Instruction Pick, ValueType ValTy,
1414                         CondCode CC> :
1415   DSPPat<(ValTy (MipsSELECT_CC_DSP ValTy:$a, ValTy:$b, ValTy:$c, ValTy:$d, CC)),
1416          (ValTy (Pick (ValTy (Cmp ValTy:$a, ValTy:$b)), $d, $c))>;
1417
1418 def : DSPSetCCPat<PseudoCMP_EQ_PH, PseudoPICK_PH, v2i16, SETEQ>;
1419 def : DSPSetCCPat<PseudoCMP_LT_PH, PseudoPICK_PH, v2i16, SETLT>;
1420 def : DSPSetCCPat<PseudoCMP_LE_PH, PseudoPICK_PH, v2i16, SETLE>;
1421 def : DSPSetCCPatInv<PseudoCMP_EQ_PH, PseudoPICK_PH, v2i16, SETNE>;
1422 def : DSPSetCCPatInv<PseudoCMP_LT_PH, PseudoPICK_PH, v2i16, SETGE>;
1423 def : DSPSetCCPatInv<PseudoCMP_LE_PH, PseudoPICK_PH, v2i16, SETGT>;
1424 def : DSPSetCCPat<PseudoCMPU_EQ_QB, PseudoPICK_QB, v4i8, SETEQ>;
1425 def : DSPSetCCPat<PseudoCMPU_LT_QB, PseudoPICK_QB, v4i8, SETULT>;
1426 def : DSPSetCCPat<PseudoCMPU_LE_QB, PseudoPICK_QB, v4i8, SETULE>;
1427 def : DSPSetCCPatInv<PseudoCMPU_EQ_QB, PseudoPICK_QB, v4i8, SETNE>;
1428 def : DSPSetCCPatInv<PseudoCMPU_LT_QB, PseudoPICK_QB, v4i8, SETUGE>;
1429 def : DSPSetCCPatInv<PseudoCMPU_LE_QB, PseudoPICK_QB, v4i8, SETUGT>;
1430
1431 def : DSPSelectCCPat<PseudoCMP_EQ_PH, PseudoPICK_PH, v2i16, SETEQ>;
1432 def : DSPSelectCCPat<PseudoCMP_LT_PH, PseudoPICK_PH, v2i16, SETLT>;
1433 def : DSPSelectCCPat<PseudoCMP_LE_PH, PseudoPICK_PH, v2i16, SETLE>;
1434 def : DSPSelectCCPatInv<PseudoCMP_EQ_PH, PseudoPICK_PH, v2i16, SETNE>;
1435 def : DSPSelectCCPatInv<PseudoCMP_LT_PH, PseudoPICK_PH, v2i16, SETGE>;
1436 def : DSPSelectCCPatInv<PseudoCMP_LE_PH, PseudoPICK_PH, v2i16, SETGT>;
1437 def : DSPSelectCCPat<PseudoCMPU_EQ_QB, PseudoPICK_QB, v4i8, SETEQ>;
1438 def : DSPSelectCCPat<PseudoCMPU_LT_QB, PseudoPICK_QB, v4i8, SETULT>;
1439 def : DSPSelectCCPat<PseudoCMPU_LE_QB, PseudoPICK_QB, v4i8, SETULE>;
1440 def : DSPSelectCCPatInv<PseudoCMPU_EQ_QB, PseudoPICK_QB, v4i8, SETNE>;
1441 def : DSPSelectCCPatInv<PseudoCMPU_LT_QB, PseudoPICK_QB, v4i8, SETUGE>;
1442 def : DSPSelectCCPatInv<PseudoCMPU_LE_QB, PseudoPICK_QB, v4i8, SETUGT>;
1443
1444 // Extr patterns.
1445 class EXTR_W_TY1_R2_Pat<SDPatternOperator OpNode, Instruction Instr> :
1446   DSPPat<(i32 (OpNode GPR32:$rs, ACC64DSP:$ac)),
1447          (Instr ACC64DSP:$ac, GPR32:$rs)>;
1448
1449 class EXTR_W_TY1_R1_Pat<SDPatternOperator OpNode, Instruction Instr> :
1450   DSPPat<(i32 (OpNode immZExt5:$shift, ACC64DSP:$ac)),
1451          (Instr ACC64DSP:$ac, immZExt5:$shift)>;
1452
1453 def : EXTR_W_TY1_R1_Pat<MipsEXTP, EXTP>;
1454 def : EXTR_W_TY1_R2_Pat<MipsEXTP, EXTPV>;
1455 def : EXTR_W_TY1_R1_Pat<MipsEXTPDP, EXTPDP>;
1456 def : EXTR_W_TY1_R2_Pat<MipsEXTPDP, EXTPDPV>;
1457 def : EXTR_W_TY1_R1_Pat<MipsEXTR_W, EXTR_W>;
1458 def : EXTR_W_TY1_R2_Pat<MipsEXTR_W, EXTRV_W>;
1459 def : EXTR_W_TY1_R1_Pat<MipsEXTR_R_W, EXTR_R_W>;
1460 def : EXTR_W_TY1_R2_Pat<MipsEXTR_R_W, EXTRV_R_W>;
1461 def : EXTR_W_TY1_R1_Pat<MipsEXTR_RS_W, EXTR_RS_W>;
1462 def : EXTR_W_TY1_R2_Pat<MipsEXTR_RS_W, EXTRV_RS_W>;
1463 def : EXTR_W_TY1_R1_Pat<MipsEXTR_S_H, EXTR_S_H>;
1464 def : EXTR_W_TY1_R2_Pat<MipsEXTR_S_H, EXTRV_S_H>;
1465
1466 // Indexed load patterns.
1467 class IndexedLoadPat<SDPatternOperator LoadNode, Instruction Instr> :
1468   DSPPat<(i32 (LoadNode (add i32:$base, i32:$index))),
1469          (Instr i32:$base, i32:$index)>;
1470
1471 let AddedComplexity = 20 in {
1472   def : IndexedLoadPat<zextloadi8, LBUX>;
1473   def : IndexedLoadPat<sextloadi16, LHX>;
1474   def : IndexedLoadPat<load, LWX>;
1475 }
1476
1477 // Instruction alias.
1478 let AdditionalPredicates = [NotInMicroMips] in {
1479   def : DSPInstAlias<"wrdsp $rt", (WRDSP GPR32Opnd:$rt, 0x1F), 1>;
1480 }