2 * Copyright (c) 2003 Peter Wemm.
3 * Copyright (c) 1993 The Regents of the University of California.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * 4. Neither the name of the University nor the names of its contributors
15 * may be used to endorse or promote products derived from this software
16 * without specific prior written permission.
18 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
19 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 * Functions to provide access to special i386 instructions.
35 * This in included in sys/systm.h, and that file should be
36 * used in preference to this.
39 #ifndef _MACHINE_CPUFUNC_H_
40 #define _MACHINE_CPUFUNC_H_
43 #error this file needs sys/cdefs.h as a prerequisite
46 struct region_descriptor;
48 #define readb(va) (*(volatile uint8_t *) (va))
49 #define readw(va) (*(volatile uint16_t *) (va))
50 #define readl(va) (*(volatile uint32_t *) (va))
51 #define readq(va) (*(volatile uint64_t *) (va))
53 #define writeb(va, d) (*(volatile uint8_t *) (va) = (d))
54 #define writew(va, d) (*(volatile uint16_t *) (va) = (d))
55 #define writel(va, d) (*(volatile uint32_t *) (va) = (d))
56 #define writeq(va, d) (*(volatile uint64_t *) (va) = (d))
58 #if defined(__GNUCLIKE_ASM) && defined(__CC_SUPPORTS___INLINE)
63 __asm __volatile("int $3");
71 __asm __volatile("bsfl %1,%0" : "=r" (result) : "rm" (mask));
75 static __inline u_long
80 __asm __volatile("bsfq %1,%0" : "=r" (result) : "rm" (mask));
89 __asm __volatile("bsrl %1,%0" : "=r" (result) : "rm" (mask));
93 static __inline u_long
98 __asm __volatile("bsrq %1,%0" : "=r" (result) : "rm" (mask));
106 __asm __volatile("clflush %0" : : "m" (*(char *)addr));
110 clflushopt(u_long addr)
113 __asm __volatile(".byte 0x66;clflush %0" : : "m" (*(char *)addr));
120 __asm __volatile("clts");
126 __asm __volatile("cli" : : : "memory");
130 do_cpuid(u_int ax, u_int *p)
132 __asm __volatile("cpuid"
133 : "=a" (p[0]), "=b" (p[1]), "=c" (p[2]), "=d" (p[3])
138 cpuid_count(u_int ax, u_int cx, u_int *p)
140 __asm __volatile("cpuid"
141 : "=a" (p[0]), "=b" (p[1]), "=c" (p[2]), "=d" (p[3])
142 : "0" (ax), "c" (cx));
148 __asm __volatile("sti");
153 #define HAVE_INLINE_FFS
154 #define ffs(x) __builtin_ffs(x)
156 #define HAVE_INLINE_FFSL
161 return (mask == 0 ? mask : (int)bsfq((u_long)mask) + 1);
164 #define HAVE_INLINE_FFSLL
167 ffsll(long long mask)
169 return (ffsl((long)mask));
172 #define HAVE_INLINE_FLS
177 return (mask == 0 ? mask : (int)bsrl((u_int)mask) + 1);
180 #define HAVE_INLINE_FLSL
185 return (mask == 0 ? mask : (int)bsrq((u_long)mask) + 1);
188 #define HAVE_INLINE_FLSLL
191 flsll(long long mask)
193 return (flsl((long)mask));
201 __asm __volatile("hlt");
204 static __inline u_char
209 __asm __volatile("inb %w1, %0" : "=a" (data) : "Nd" (port));
213 static __inline u_int
218 __asm __volatile("inl %w1, %0" : "=a" (data) : "Nd" (port));
223 insb(u_int port, void *addr, size_t count)
225 __asm __volatile("cld; rep; insb"
226 : "+D" (addr), "+c" (count)
232 insw(u_int port, void *addr, size_t count)
234 __asm __volatile("cld; rep; insw"
235 : "+D" (addr), "+c" (count)
241 insl(u_int port, void *addr, size_t count)
243 __asm __volatile("cld; rep; insl"
244 : "+D" (addr), "+c" (count)
252 __asm __volatile("invd");
255 static __inline u_short
260 __asm __volatile("inw %w1, %0" : "=a" (data) : "Nd" (port));
265 outb(u_int port, u_char data)
267 __asm __volatile("outb %0, %w1" : : "a" (data), "Nd" (port));
271 outl(u_int port, u_int data)
273 __asm __volatile("outl %0, %w1" : : "a" (data), "Nd" (port));
277 outsb(u_int port, const void *addr, size_t count)
279 __asm __volatile("cld; rep; outsb"
280 : "+S" (addr), "+c" (count)
285 outsw(u_int port, const void *addr, size_t count)
287 __asm __volatile("cld; rep; outsw"
288 : "+S" (addr), "+c" (count)
293 outsl(u_int port, const void *addr, size_t count)
295 __asm __volatile("cld; rep; outsl"
296 : "+S" (addr), "+c" (count)
301 outw(u_int port, u_short data)
303 __asm __volatile("outw %0, %w1" : : "a" (data), "Nd" (port));
306 static __inline u_long
311 __asm __volatile("popcntq %1,%0" : "=r" (result) : "rm" (mask));
319 __asm __volatile("lfence" : : : "memory");
326 __asm __volatile("mfence" : : : "memory");
332 __asm __volatile("pause");
335 static __inline u_long
340 __asm __volatile("pushfq; popq %0" : "=r" (rf));
344 static __inline uint64_t
349 __asm __volatile("rdmsr" : "=a" (low), "=d" (high) : "c" (msr));
350 return (low | ((uint64_t)high << 32));
353 static __inline uint32_t
358 __asm __volatile("rdmsr" : "=a" (low) : "c" (msr) : "rdx");
362 static __inline uint64_t
367 __asm __volatile("rdpmc" : "=a" (low), "=d" (high) : "c" (pmc));
368 return (low | ((uint64_t)high << 32));
371 static __inline uint64_t
376 __asm __volatile("rdtsc" : "=a" (low), "=d" (high));
377 return (low | ((uint64_t)high << 32));
380 static __inline uint32_t
385 __asm __volatile("rdtsc" : "=a" (rv) : : "edx");
392 __asm __volatile("wbinvd");
396 write_rflags(u_long rf)
398 __asm __volatile("pushq %0; popfq" : : "r" (rf));
402 wrmsr(u_int msr, uint64_t newval)
408 __asm __volatile("wrmsr" : : "a" (low), "d" (high), "c" (msr));
412 load_cr0(u_long data)
415 __asm __volatile("movq %0,%%cr0" : : "r" (data));
418 static __inline u_long
423 __asm __volatile("movq %%cr0,%0" : "=r" (data));
427 static __inline u_long
432 __asm __volatile("movq %%cr2,%0" : "=r" (data));
437 load_cr3(u_long data)
440 __asm __volatile("movq %0,%%cr3" : : "r" (data) : "memory");
443 static __inline u_long
448 __asm __volatile("movq %%cr3,%0" : "=r" (data));
453 load_cr4(u_long data)
455 __asm __volatile("movq %0,%%cr4" : : "r" (data));
458 static __inline u_long
463 __asm __volatile("movq %%cr4,%0" : "=r" (data));
467 static __inline u_long
472 __asm __volatile("xgetbv" : "=a" (low), "=d" (high) : "c" (reg));
473 return (low | ((uint64_t)high << 32));
477 load_xcr(u_int reg, u_long val)
483 __asm __volatile("xsetbv" : : "c" (reg), "a" (low), "d" (high));
487 * Global TLB flush (except for thise for pages marked PG_G)
497 #define CR4_PGE 0x00000080 /* Page global enable */
501 * Perform the guaranteed invalidation of all TLB entries. This
502 * includes the global entries, and entries in all PCIDs, not only the
503 * current context. The function works both on non-PCID CPUs and CPUs
504 * with the PCID turned off or on. See IA-32 SDM Vol. 3a 4.10.4.1
505 * Operations that Invalidate TLBs and Paging-Structure Caches.
513 load_cr4(cr4 & ~CR4_PGE);
515 * Although preemption at this point could be detrimental to
516 * performance, it would not lead to an error. PG_G is simply
517 * ignored if CR4.PGE is clear. Moreover, in case this block
518 * is re-entered, the load_cr4() either above or below will
519 * modify CR4.PGE flushing the TLB.
521 load_cr4(cr4 | CR4_PGE);
525 * TLB flush for an individual page (even if it has PG_G).
526 * Only works on 486+ CPUs (i386 does not have PG_G).
532 __asm __volatile("invlpg %0" : : "m" (*(char *)addr) : "memory");
535 #define INVPCID_ADDR 0
536 #define INVPCID_CTX 1
537 #define INVPCID_CTXGLOB 2
538 #define INVPCID_ALLCTX 3
540 struct invpcid_descr {
541 uint64_t pcid:12 __packed;
542 uint64_t pad:52 __packed;
547 invpcid(struct invpcid_descr *d, int type)
550 __asm __volatile("invpcid (%0),%1"
551 : : "r" (d), "r" ((u_long)type) : "memory");
554 static __inline u_short
558 __asm __volatile("movw %%fs,%0" : "=rm" (sel));
562 static __inline u_short
566 __asm __volatile("movw %%gs,%0" : "=rm" (sel));
570 static __inline u_short
574 __asm __volatile("movw %%ss,%0" : "=rm" (sel));
581 __asm __volatile("movw %0,%%ds" : : "rm" (sel));
587 __asm __volatile("movw %0,%%es" : : "rm" (sel));
591 cpu_monitor(const void *addr, u_long extensions, u_int hints)
594 __asm __volatile("monitor"
595 : : "a" (addr), "c" (extensions), "d" (hints));
599 cpu_mwait(u_long extensions, u_int hints)
602 __asm __volatile("mwait" : : "a" (hints), "c" (extensions));
606 /* This is defined in <machine/specialreg.h> but is too painful to get to */
608 #define MSR_FSBASE 0xc0000100
613 /* Preserve the fsbase value across the selector load */
614 __asm __volatile("rdmsr; movw %0,%%fs; wrmsr"
615 : : "rm" (sel), "c" (MSR_FSBASE) : "eax", "edx");
619 #define MSR_GSBASE 0xc0000101
625 * Preserve the gsbase value across the selector load.
626 * Note that we have to disable interrupts because the gsbase
627 * being trashed happens to be the kernel gsbase at the time.
629 __asm __volatile("pushfq; cli; rdmsr; movw %0,%%gs; wrmsr; popfq"
630 : : "rm" (sel), "c" (MSR_GSBASE) : "eax", "edx");
633 /* Usable by userland */
637 __asm __volatile("movw %0,%%fs" : : "rm" (sel));
643 __asm __volatile("movw %0,%%gs" : : "rm" (sel));
648 lidt(struct region_descriptor *addr)
650 __asm __volatile("lidt (%0)" : : "r" (addr));
656 __asm __volatile("lldt %0" : : "r" (sel));
662 __asm __volatile("ltr %0" : : "r" (sel));
665 static __inline uint64_t
669 __asm __volatile("movq %%dr0,%0" : "=r" (data));
674 load_dr0(uint64_t dr0)
676 __asm __volatile("movq %0,%%dr0" : : "r" (dr0));
679 static __inline uint64_t
683 __asm __volatile("movq %%dr1,%0" : "=r" (data));
688 load_dr1(uint64_t dr1)
690 __asm __volatile("movq %0,%%dr1" : : "r" (dr1));
693 static __inline uint64_t
697 __asm __volatile("movq %%dr2,%0" : "=r" (data));
702 load_dr2(uint64_t dr2)
704 __asm __volatile("movq %0,%%dr2" : : "r" (dr2));
707 static __inline uint64_t
711 __asm __volatile("movq %%dr3,%0" : "=r" (data));
716 load_dr3(uint64_t dr3)
718 __asm __volatile("movq %0,%%dr3" : : "r" (dr3));
721 static __inline uint64_t
725 __asm __volatile("movq %%dr4,%0" : "=r" (data));
730 load_dr4(uint64_t dr4)
732 __asm __volatile("movq %0,%%dr4" : : "r" (dr4));
735 static __inline uint64_t
739 __asm __volatile("movq %%dr5,%0" : "=r" (data));
744 load_dr5(uint64_t dr5)
746 __asm __volatile("movq %0,%%dr5" : : "r" (dr5));
749 static __inline uint64_t
753 __asm __volatile("movq %%dr6,%0" : "=r" (data));
758 load_dr6(uint64_t dr6)
760 __asm __volatile("movq %0,%%dr6" : : "r" (dr6));
763 static __inline uint64_t
767 __asm __volatile("movq %%dr7,%0" : "=r" (data));
772 load_dr7(uint64_t dr7)
774 __asm __volatile("movq %0,%%dr7" : : "r" (dr7));
777 static __inline register_t
782 rflags = read_rflags();
788 intr_restore(register_t rflags)
790 write_rflags(rflags);
793 #else /* !(__GNUCLIKE_ASM && __CC_SUPPORTS___INLINE) */
795 int breakpoint(void);
796 u_int bsfl(u_int mask);
797 u_int bsrl(u_int mask);
798 void clflush(u_long addr);
800 void cpuid_count(u_int ax, u_int cx, u_int *p);
801 void disable_intr(void);
802 void do_cpuid(u_int ax, u_int *p);
803 void enable_intr(void);
805 void ia32_pause(void);
806 u_char inb(u_int port);
807 u_int inl(u_int port);
808 void insb(u_int port, void *addr, size_t count);
809 void insl(u_int port, void *addr, size_t count);
810 void insw(u_int port, void *addr, size_t count);
811 register_t intr_disable(void);
812 void intr_restore(register_t rf);
814 void invlpg(u_int addr);
816 u_short inw(u_int port);
817 void lidt(struct region_descriptor *addr);
818 void lldt(u_short sel);
819 void load_cr0(u_long cr0);
820 void load_cr3(u_long cr3);
821 void load_cr4(u_long cr4);
822 void load_dr0(uint64_t dr0);
823 void load_dr1(uint64_t dr1);
824 void load_dr2(uint64_t dr2);
825 void load_dr3(uint64_t dr3);
826 void load_dr4(uint64_t dr4);
827 void load_dr5(uint64_t dr5);
828 void load_dr6(uint64_t dr6);
829 void load_dr7(uint64_t dr7);
830 void load_fs(u_short sel);
831 void load_gs(u_short sel);
832 void ltr(u_short sel);
833 void outb(u_int port, u_char data);
834 void outl(u_int port, u_int data);
835 void outsb(u_int port, const void *addr, size_t count);
836 void outsl(u_int port, const void *addr, size_t count);
837 void outsw(u_int port, const void *addr, size_t count);
838 void outw(u_int port, u_short data);
843 uint64_t rdmsr(u_int msr);
844 uint32_t rdmsr32(u_int msr);
845 uint64_t rdpmc(u_int pmc);
854 uint64_t rdtsc(void);
855 u_long read_rflags(void);
859 void write_rflags(u_int rf);
860 void wrmsr(u_int msr, uint64_t newval);
862 #endif /* __GNUCLIKE_ASM && __CC_SUPPORTS___INLINE */
864 void reset_dbregs(void);
867 int rdmsr_safe(u_int msr, uint64_t *val);
868 int wrmsr_safe(u_int msr, uint64_t newval);
871 #endif /* !_MACHINE_CPUFUNC_H_ */