2 * Copyright (c) 2013, Anish Gupta (akgupt3@gmail.com)
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice unmodified, this list of conditions, and the following
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 #include <sys/cdefs.h>
28 __FBSDID("$FreeBSD$");
30 #include <sys/param.h>
31 #include <sys/systm.h>
33 #include <sys/kernel.h>
34 #include <sys/malloc.h>
37 #include <sys/sysctl.h>
42 #include <machine/cpufunc.h>
43 #include <machine/psl.h>
44 #include <machine/md_var.h>
45 #include <machine/specialreg.h>
46 #include <machine/smp.h>
47 #include <machine/vmm.h>
48 #include <machine/vmm_dev.h>
49 #include <machine/vmm_instruction_emul.h>
51 #include "vmm_lapic.h"
54 #include "vmm_ioport.h"
57 #include "vlapic_priv.h"
62 #include "svm_softc.h"
67 SYSCTL_NODE(_hw_vmm, OID_AUTO, svm, CTLFLAG_RW, NULL, NULL);
70 * SVM CPUID function 0x8000_000A, edx bit decoding.
72 #define AMD_CPUID_SVM_NP BIT(0) /* Nested paging or RVI */
73 #define AMD_CPUID_SVM_LBR BIT(1) /* Last branch virtualization */
74 #define AMD_CPUID_SVM_SVML BIT(2) /* SVM lock */
75 #define AMD_CPUID_SVM_NRIP_SAVE BIT(3) /* Next RIP is saved */
76 #define AMD_CPUID_SVM_TSC_RATE BIT(4) /* TSC rate control. */
77 #define AMD_CPUID_SVM_VMCB_CLEAN BIT(5) /* VMCB state caching */
78 #define AMD_CPUID_SVM_FLUSH_BY_ASID BIT(6) /* Flush by ASID */
79 #define AMD_CPUID_SVM_DECODE_ASSIST BIT(7) /* Decode assist */
80 #define AMD_CPUID_SVM_PAUSE_INC BIT(10) /* Pause intercept filter. */
81 #define AMD_CPUID_SVM_PAUSE_FTH BIT(12) /* Pause filter threshold */
82 #define AMD_CPUID_SVM_AVIC BIT(13) /* AVIC present */
84 #define VMCB_CACHE_DEFAULT (VMCB_CACHE_ASID | \
94 static uint32_t vmcb_clean = VMCB_CACHE_DEFAULT;
95 SYSCTL_INT(_hw_vmm_svm, OID_AUTO, vmcb_clean, CTLFLAG_RDTUN, &vmcb_clean,
98 static MALLOC_DEFINE(M_SVM, "svm", "svm");
99 static MALLOC_DEFINE(M_SVM_VLAPIC, "svm-vlapic", "svm-vlapic");
101 /* Per-CPU context area. */
102 extern struct pcpu __pcpu[];
104 static uint32_t svm_feature = ~0U; /* AMD SVM features. */
105 SYSCTL_UINT(_hw_vmm_svm, OID_AUTO, features, CTLFLAG_RDTUN, &svm_feature, 0,
106 "SVM features advertised by CPUID.8000000AH:EDX");
108 static int disable_npf_assist;
109 SYSCTL_INT(_hw_vmm_svm, OID_AUTO, disable_npf_assist, CTLFLAG_RWTUN,
110 &disable_npf_assist, 0, NULL);
112 /* Maximum ASIDs supported by the processor */
113 static uint32_t nasid;
114 SYSCTL_UINT(_hw_vmm_svm, OID_AUTO, num_asids, CTLFLAG_RDTUN, &nasid, 0,
115 "Number of ASIDs supported by this processor");
117 /* Current ASID generation for each host cpu */
118 static struct asid asid[MAXCPU];
121 * SVM host state saved area of size 4KB for each core.
123 static uint8_t hsave[MAXCPU][PAGE_SIZE] __aligned(PAGE_SIZE);
125 static VMM_STAT_AMD(VCPU_EXITINTINFO, "VM exits during event delivery");
126 static VMM_STAT_AMD(VCPU_INTINFO_INJECTED, "Events pending at VM entry");
127 static VMM_STAT_AMD(VMEXIT_VINTR, "VM exits due to interrupt window");
129 static int svm_setreg(void *arg, int vcpu, int ident, uint64_t val);
135 return (svm_feature & AMD_CPUID_SVM_FLUSH_BY_ASID);
142 return (svm_feature & AMD_CPUID_SVM_DECODE_ASSIST);
146 svm_disable(void *arg __unused)
150 efer = rdmsr(MSR_EFER);
152 wrmsr(MSR_EFER, efer);
156 * Disable SVM on all CPUs.
162 smp_rendezvous(NULL, svm_disable, NULL, NULL);
167 * Verify that all the features required by bhyve are available.
170 check_svm_features(void)
174 /* CPUID Fn8000_000A is for SVM */
175 do_cpuid(0x8000000A, regs);
176 svm_feature &= regs[3];
179 * The number of ASIDs can be configured to be less than what is
180 * supported by the hardware but not more.
182 if (nasid == 0 || nasid > regs[1])
184 KASSERT(nasid > 1, ("Insufficient ASIDs for guests: %#x", nasid));
186 /* bhyve requires the Nested Paging feature */
187 if (!(svm_feature & AMD_CPUID_SVM_NP)) {
188 printf("SVM: Nested Paging feature not available.\n");
192 /* bhyve requires the NRIP Save feature */
193 if (!(svm_feature & AMD_CPUID_SVM_NRIP_SAVE)) {
194 printf("SVM: NRIP Save feature not available.\n");
202 svm_enable(void *arg __unused)
206 efer = rdmsr(MSR_EFER);
208 wrmsr(MSR_EFER, efer);
210 wrmsr(MSR_VM_HSAVE_PA, vtophys(hsave[curcpu]));
214 * Return 1 if SVM is enabled on this processor and 0 otherwise.
221 /* Section 15.4 Enabling SVM from APM2. */
222 if ((amd_feature2 & AMDID2_SVM) == 0) {
223 printf("SVM: not available.\n");
227 msr = rdmsr(MSR_VM_CR);
228 if ((msr & VM_CR_SVMDIS) != 0) {
229 printf("SVM: disabled by BIOS.\n");
241 if (!svm_available())
244 error = check_svm_features();
248 vmcb_clean &= VMCB_CACHE_DEFAULT;
250 for (cpu = 0; cpu < MAXCPU; cpu++) {
252 * Initialize the host ASIDs to their "highest" valid values.
254 * The next ASID allocation will rollover both 'gen' and 'num'
255 * and start off the sequence at {1,1}.
257 asid[cpu].gen = ~0UL;
258 asid[cpu].num = nasid - 1;
262 svm_npt_init(ipinum);
264 /* Enable SVM on all CPUs */
265 smp_rendezvous(NULL, svm_enable, NULL, NULL);
277 /* Pentium compatible MSRs */
278 #define MSR_PENTIUM_START 0
279 #define MSR_PENTIUM_END 0x1FFF
280 /* AMD 6th generation and Intel compatible MSRs */
281 #define MSR_AMD6TH_START 0xC0000000UL
282 #define MSR_AMD6TH_END 0xC0001FFFUL
283 /* AMD 7th and 8th generation compatible MSRs */
284 #define MSR_AMD7TH_START 0xC0010000UL
285 #define MSR_AMD7TH_END 0xC0011FFFUL
288 * Get the index and bit position for a MSR in permission bitmap.
289 * Two bits are used for each MSR: lower bit for read and higher bit for write.
292 svm_msr_index(uint64_t msr, int *index, int *bit)
297 *bit = (msr % 4) * 2;
300 if (msr >= MSR_PENTIUM_START && msr <= MSR_PENTIUM_END) {
305 base += (MSR_PENTIUM_END - MSR_PENTIUM_START + 1);
306 if (msr >= MSR_AMD6TH_START && msr <= MSR_AMD6TH_END) {
307 off = (msr - MSR_AMD6TH_START);
308 *index = (off + base) / 4;
312 base += (MSR_AMD6TH_END - MSR_AMD6TH_START + 1);
313 if (msr >= MSR_AMD7TH_START && msr <= MSR_AMD7TH_END) {
314 off = (msr - MSR_AMD7TH_START);
315 *index = (off + base) / 4;
323 * Allow vcpu to read or write the 'msr' without trapping into the hypervisor.
326 svm_msr_perm(uint8_t *perm_bitmap, uint64_t msr, bool read, bool write)
328 int index, bit, error;
330 error = svm_msr_index(msr, &index, &bit);
331 KASSERT(error == 0, ("%s: invalid msr %#lx", __func__, msr));
332 KASSERT(index >= 0 && index < SVM_MSR_BITMAP_SIZE,
333 ("%s: invalid index %d for msr %#lx", __func__, index, msr));
334 KASSERT(bit >= 0 && bit <= 6, ("%s: invalid bit position %d "
335 "msr %#lx", __func__, bit, msr));
338 perm_bitmap[index] &= ~(1UL << bit);
341 perm_bitmap[index] &= ~(2UL << bit);
345 svm_msr_rw_ok(uint8_t *perm_bitmap, uint64_t msr)
348 svm_msr_perm(perm_bitmap, msr, true, true);
352 svm_msr_rd_ok(uint8_t *perm_bitmap, uint64_t msr)
355 svm_msr_perm(perm_bitmap, msr, true, false);
359 svm_get_intercept(struct svm_softc *sc, int vcpu, int idx, uint32_t bitmask)
361 struct vmcb_ctrl *ctrl;
363 KASSERT(idx >=0 && idx < 5, ("invalid intercept index %d", idx));
365 ctrl = svm_get_vmcb_ctrl(sc, vcpu);
366 return (ctrl->intercept[idx] & bitmask ? 1 : 0);
370 svm_set_intercept(struct svm_softc *sc, int vcpu, int idx, uint32_t bitmask,
373 struct vmcb_ctrl *ctrl;
376 KASSERT(idx >=0 && idx < 5, ("invalid intercept index %d", idx));
378 ctrl = svm_get_vmcb_ctrl(sc, vcpu);
379 oldval = ctrl->intercept[idx];
382 ctrl->intercept[idx] |= bitmask;
384 ctrl->intercept[idx] &= ~bitmask;
386 if (ctrl->intercept[idx] != oldval) {
387 svm_set_dirty(sc, vcpu, VMCB_CACHE_I);
388 VCPU_CTR3(sc->vm, vcpu, "intercept[%d] modified "
389 "from %#x to %#x", idx, oldval, ctrl->intercept[idx]);
394 svm_disable_intercept(struct svm_softc *sc, int vcpu, int off, uint32_t bitmask)
397 svm_set_intercept(sc, vcpu, off, bitmask, 0);
401 svm_enable_intercept(struct svm_softc *sc, int vcpu, int off, uint32_t bitmask)
404 svm_set_intercept(sc, vcpu, off, bitmask, 1);
408 vmcb_init(struct svm_softc *sc, int vcpu, uint64_t iopm_base_pa,
409 uint64_t msrpm_base_pa, uint64_t np_pml4)
411 struct vmcb_ctrl *ctrl;
412 struct vmcb_state *state;
416 ctrl = svm_get_vmcb_ctrl(sc, vcpu);
417 state = svm_get_vmcb_state(sc, vcpu);
419 ctrl->iopm_base_pa = iopm_base_pa;
420 ctrl->msrpm_base_pa = msrpm_base_pa;
422 /* Enable nested paging */
424 ctrl->n_cr3 = np_pml4;
427 * Intercept accesses to the control registers that are not shadowed
428 * in the VMCB - i.e. all except cr0, cr2, cr3, cr4 and cr8.
430 for (n = 0; n < 16; n++) {
431 mask = (BIT(n) << 16) | BIT(n);
432 if (n == 0 || n == 2 || n == 3 || n == 4 || n == 8)
433 svm_disable_intercept(sc, vcpu, VMCB_CR_INTCPT, mask);
435 svm_enable_intercept(sc, vcpu, VMCB_CR_INTCPT, mask);
440 * Intercept everything when tracing guest exceptions otherwise
441 * just intercept machine check exception.
443 if (vcpu_trace_exceptions(sc->vm, vcpu)) {
444 for (n = 0; n < 32; n++) {
446 * Skip unimplemented vectors in the exception bitmap.
448 if (n == 2 || n == 9) {
451 svm_enable_intercept(sc, vcpu, VMCB_EXC_INTCPT, BIT(n));
454 svm_enable_intercept(sc, vcpu, VMCB_EXC_INTCPT, BIT(IDT_MC));
457 /* Intercept various events (for e.g. I/O, MSR and CPUID accesses) */
458 svm_enable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT, VMCB_INTCPT_IO);
459 svm_enable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT, VMCB_INTCPT_MSR);
460 svm_enable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT, VMCB_INTCPT_CPUID);
461 svm_enable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT, VMCB_INTCPT_INTR);
462 svm_enable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT, VMCB_INTCPT_INIT);
463 svm_enable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT, VMCB_INTCPT_NMI);
464 svm_enable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT, VMCB_INTCPT_SMI);
465 svm_enable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT, VMCB_INTCPT_SHUTDOWN);
466 svm_enable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT,
467 VMCB_INTCPT_FERR_FREEZE);
469 svm_enable_intercept(sc, vcpu, VMCB_CTRL2_INTCPT, VMCB_INTCPT_MONITOR);
470 svm_enable_intercept(sc, vcpu, VMCB_CTRL2_INTCPT, VMCB_INTCPT_MWAIT);
473 * From section "Canonicalization and Consistency Checks" in APMv2
474 * the VMRUN intercept bit must be set to pass the consistency check.
476 svm_enable_intercept(sc, vcpu, VMCB_CTRL2_INTCPT, VMCB_INTCPT_VMRUN);
479 * The ASID will be set to a non-zero value just before VMRUN.
484 * Section 15.21.1, Interrupt Masking in EFLAGS
485 * Section 15.21.2, Virtualizing APIC.TPR
487 * This must be set for %rflag and %cr8 isolation of guest and host.
489 ctrl->v_intr_masking = 1;
491 /* Enable Last Branch Record aka LBR for debugging */
492 ctrl->lbr_virt_en = 1;
493 state->dbgctl = BIT(0);
495 /* EFER_SVM must always be set when the guest is executing */
496 state->efer = EFER_SVM;
498 /* Set up the PAT to power-on state */
499 state->g_pat = PAT_VALUE(0, PAT_WRITE_BACK) |
500 PAT_VALUE(1, PAT_WRITE_THROUGH) |
501 PAT_VALUE(2, PAT_UNCACHED) |
502 PAT_VALUE(3, PAT_UNCACHEABLE) |
503 PAT_VALUE(4, PAT_WRITE_BACK) |
504 PAT_VALUE(5, PAT_WRITE_THROUGH) |
505 PAT_VALUE(6, PAT_UNCACHED) |
506 PAT_VALUE(7, PAT_UNCACHEABLE);
510 * Initialize a virtual machine.
513 svm_vminit(struct vm *vm, pmap_t pmap)
515 struct svm_softc *svm_sc;
516 struct svm_vcpu *vcpu;
517 vm_paddr_t msrpm_pa, iopm_pa, pml4_pa;
520 svm_sc = contigmalloc(sizeof (*svm_sc), M_SVM, M_WAITOK | M_ZERO,
521 0, ~(vm_paddr_t)0, PAGE_SIZE, 0);
523 svm_sc->nptp = (vm_offset_t)vtophys(pmap->pm_pml4);
526 * Intercept read and write accesses to all MSRs.
528 memset(svm_sc->msr_bitmap, 0xFF, sizeof(svm_sc->msr_bitmap));
531 * Access to the following MSRs is redirected to the VMCB when the
532 * guest is executing. Therefore it is safe to allow the guest to
533 * read/write these MSRs directly without hypervisor involvement.
535 svm_msr_rw_ok(svm_sc->msr_bitmap, MSR_GSBASE);
536 svm_msr_rw_ok(svm_sc->msr_bitmap, MSR_FSBASE);
537 svm_msr_rw_ok(svm_sc->msr_bitmap, MSR_KGSBASE);
539 svm_msr_rw_ok(svm_sc->msr_bitmap, MSR_STAR);
540 svm_msr_rw_ok(svm_sc->msr_bitmap, MSR_LSTAR);
541 svm_msr_rw_ok(svm_sc->msr_bitmap, MSR_CSTAR);
542 svm_msr_rw_ok(svm_sc->msr_bitmap, MSR_SF_MASK);
543 svm_msr_rw_ok(svm_sc->msr_bitmap, MSR_SYSENTER_CS_MSR);
544 svm_msr_rw_ok(svm_sc->msr_bitmap, MSR_SYSENTER_ESP_MSR);
545 svm_msr_rw_ok(svm_sc->msr_bitmap, MSR_SYSENTER_EIP_MSR);
546 svm_msr_rw_ok(svm_sc->msr_bitmap, MSR_PAT);
548 svm_msr_rd_ok(svm_sc->msr_bitmap, MSR_TSC);
551 * Intercept writes to make sure that the EFER_SVM bit is not cleared.
553 svm_msr_rd_ok(svm_sc->msr_bitmap, MSR_EFER);
555 /* Intercept access to all I/O ports. */
556 memset(svm_sc->iopm_bitmap, 0xFF, sizeof(svm_sc->iopm_bitmap));
558 iopm_pa = vtophys(svm_sc->iopm_bitmap);
559 msrpm_pa = vtophys(svm_sc->msr_bitmap);
560 pml4_pa = svm_sc->nptp;
561 for (i = 0; i < VM_MAXCPU; i++) {
562 vcpu = svm_get_vcpu(svm_sc, i);
564 vcpu->lastcpu = NOCPU;
565 vcpu->vmcb_pa = vtophys(&vcpu->vmcb);
566 vmcb_init(svm_sc, i, iopm_pa, msrpm_pa, pml4_pa);
567 svm_msr_guest_init(svm_sc, i);
573 * Collateral for a generic SVM VM-exit.
576 vm_exit_svm(struct vm_exit *vme, uint64_t code, uint64_t info1, uint64_t info2)
579 vme->exitcode = VM_EXITCODE_SVM;
580 vme->u.svm.exitcode = code;
581 vme->u.svm.exitinfo1 = info1;
582 vme->u.svm.exitinfo2 = info2;
586 svm_cpl(struct vmcb_state *state)
591 * "Retrieve the CPL from the CPL field in the VMCB, not
592 * from any segment DPL"
597 static enum vm_cpu_mode
598 svm_vcpu_mode(struct vmcb *vmcb)
600 struct vmcb_segment seg;
601 struct vmcb_state *state;
604 state = &vmcb->state;
606 if (state->efer & EFER_LMA) {
607 error = vmcb_seg(vmcb, VM_REG_GUEST_CS, &seg);
608 KASSERT(error == 0, ("%s: vmcb_seg(cs) error %d", __func__,
612 * Section 4.8.1 for APM2, check if Code Segment has
613 * Long attribute set in descriptor.
615 if (seg.attrib & VMCB_CS_ATTRIB_L)
616 return (CPU_MODE_64BIT);
618 return (CPU_MODE_COMPATIBILITY);
619 } else if (state->cr0 & CR0_PE) {
620 return (CPU_MODE_PROTECTED);
622 return (CPU_MODE_REAL);
626 static enum vm_paging_mode
627 svm_paging_mode(uint64_t cr0, uint64_t cr4, uint64_t efer)
630 if ((cr0 & CR0_PG) == 0)
631 return (PAGING_MODE_FLAT);
632 if ((cr4 & CR4_PAE) == 0)
633 return (PAGING_MODE_32);
635 return (PAGING_MODE_64);
637 return (PAGING_MODE_PAE);
641 * ins/outs utility routines
644 svm_inout_str_index(struct svm_regctx *regs, int in)
648 val = in ? regs->sctx_rdi : regs->sctx_rsi;
654 svm_inout_str_count(struct svm_regctx *regs, int rep)
658 val = rep ? regs->sctx_rcx : 1;
664 svm_inout_str_seginfo(struct svm_softc *svm_sc, int vcpu, int64_t info1,
665 int in, struct vm_inout_str *vis)
670 vis->seg_name = VM_REG_GUEST_ES;
672 /* The segment field has standard encoding */
673 s = (info1 >> 10) & 0x7;
674 vis->seg_name = vm_segment_name(s);
677 error = vmcb_getdesc(svm_sc, vcpu, vis->seg_name, &vis->seg_desc);
678 KASSERT(error == 0, ("%s: svm_getdesc error %d", __func__, error));
682 svm_inout_str_addrsize(uint64_t info1)
686 size = (info1 >> 7) & 0x7;
689 return (2); /* 16 bit */
691 return (4); /* 32 bit */
693 return (8); /* 64 bit */
695 panic("%s: invalid size encoding %d", __func__, size);
700 svm_paging_info(struct vmcb *vmcb, struct vm_guest_paging *paging)
702 struct vmcb_state *state;
704 state = &vmcb->state;
705 paging->cr3 = state->cr3;
706 paging->cpl = svm_cpl(state);
707 paging->cpu_mode = svm_vcpu_mode(vmcb);
708 paging->paging_mode = svm_paging_mode(state->cr0, state->cr4,
715 * Handle guest I/O intercept.
718 svm_handle_io(struct svm_softc *svm_sc, int vcpu, struct vm_exit *vmexit)
720 struct vmcb_ctrl *ctrl;
721 struct vmcb_state *state;
722 struct svm_regctx *regs;
723 struct vm_inout_str *vis;
727 state = svm_get_vmcb_state(svm_sc, vcpu);
728 ctrl = svm_get_vmcb_ctrl(svm_sc, vcpu);
729 regs = svm_get_guest_regctx(svm_sc, vcpu);
731 info1 = ctrl->exitinfo1;
732 inout_string = info1 & BIT(2) ? 1 : 0;
735 * The effective segment number in EXITINFO1[12:10] is populated
736 * only if the processor has the DecodeAssist capability.
738 * XXX this is not specified explicitly in APMv2 but can be verified
741 if (inout_string && !decode_assist())
744 vmexit->exitcode = VM_EXITCODE_INOUT;
745 vmexit->u.inout.in = (info1 & BIT(0)) ? 1 : 0;
746 vmexit->u.inout.string = inout_string;
747 vmexit->u.inout.rep = (info1 & BIT(3)) ? 1 : 0;
748 vmexit->u.inout.bytes = (info1 >> 4) & 0x7;
749 vmexit->u.inout.port = (uint16_t)(info1 >> 16);
750 vmexit->u.inout.eax = (uint32_t)(state->rax);
753 vmexit->exitcode = VM_EXITCODE_INOUT_STR;
754 vis = &vmexit->u.inout_str;
755 svm_paging_info(svm_get_vmcb(svm_sc, vcpu), &vis->paging);
756 vis->rflags = state->rflags;
757 vis->cr0 = state->cr0;
758 vis->index = svm_inout_str_index(regs, vmexit->u.inout.in);
759 vis->count = svm_inout_str_count(regs, vmexit->u.inout.rep);
760 vis->addrsize = svm_inout_str_addrsize(info1);
761 svm_inout_str_seginfo(svm_sc, vcpu, info1,
762 vmexit->u.inout.in, vis);
769 npf_fault_type(uint64_t exitinfo1)
772 if (exitinfo1 & VMCB_NPF_INFO1_W)
773 return (VM_PROT_WRITE);
774 else if (exitinfo1 & VMCB_NPF_INFO1_ID)
775 return (VM_PROT_EXECUTE);
777 return (VM_PROT_READ);
781 svm_npf_emul_fault(uint64_t exitinfo1)
784 if (exitinfo1 & VMCB_NPF_INFO1_ID) {
788 if (exitinfo1 & VMCB_NPF_INFO1_GPT) {
792 if ((exitinfo1 & VMCB_NPF_INFO1_GPA) == 0) {
800 svm_handle_inst_emul(struct vmcb *vmcb, uint64_t gpa, struct vm_exit *vmexit)
802 struct vm_guest_paging *paging;
803 struct vmcb_segment seg;
804 struct vmcb_ctrl *ctrl;
809 paging = &vmexit->u.inst_emul.paging;
811 vmexit->exitcode = VM_EXITCODE_INST_EMUL;
812 vmexit->u.inst_emul.gpa = gpa;
813 vmexit->u.inst_emul.gla = VIE_INVALID_GLA;
814 svm_paging_info(vmcb, paging);
816 error = vmcb_seg(vmcb, VM_REG_GUEST_CS, &seg);
817 KASSERT(error == 0, ("%s: vmcb_seg(CS) error %d", __func__, error));
819 switch(paging->cpu_mode) {
821 vmexit->u.inst_emul.cs_base = seg.base;
822 vmexit->u.inst_emul.cs_d = 0;
824 case CPU_MODE_PROTECTED:
825 case CPU_MODE_COMPATIBILITY:
826 vmexit->u.inst_emul.cs_base = seg.base;
829 * Section 4.8.1 of APM2, Default Operand Size or D bit.
831 vmexit->u.inst_emul.cs_d = (seg.attrib & VMCB_CS_ATTRIB_D) ?
835 vmexit->u.inst_emul.cs_base = 0;
836 vmexit->u.inst_emul.cs_d = 0;
841 * Copy the instruction bytes into 'vie' if available.
843 if (decode_assist() && !disable_npf_assist) {
844 inst_len = ctrl->inst_len;
845 inst_bytes = ctrl->inst_bytes;
850 vie_init(&vmexit->u.inst_emul.vie, inst_bytes, inst_len);
855 intrtype_to_str(int intr_type)
858 case VMCB_EVENTINJ_TYPE_INTR:
860 case VMCB_EVENTINJ_TYPE_NMI:
862 case VMCB_EVENTINJ_TYPE_INTn:
864 case VMCB_EVENTINJ_TYPE_EXCEPTION:
865 return ("exception");
867 panic("%s: unknown intr_type %d", __func__, intr_type);
873 * Inject an event to vcpu as described in section 15.20, "Event injection".
876 svm_eventinject(struct svm_softc *sc, int vcpu, int intr_type, int vector,
877 uint32_t error, bool ec_valid)
879 struct vmcb_ctrl *ctrl;
881 ctrl = svm_get_vmcb_ctrl(sc, vcpu);
883 KASSERT((ctrl->eventinj & VMCB_EVENTINJ_VALID) == 0,
884 ("%s: event already pending %#lx", __func__, ctrl->eventinj));
886 KASSERT(vector >=0 && vector <= 255, ("%s: invalid vector %d",
890 case VMCB_EVENTINJ_TYPE_INTR:
891 case VMCB_EVENTINJ_TYPE_NMI:
892 case VMCB_EVENTINJ_TYPE_INTn:
894 case VMCB_EVENTINJ_TYPE_EXCEPTION:
895 if (vector >= 0 && vector <= 31 && vector != 2)
899 panic("%s: invalid intr_type/vector: %d/%d", __func__,
902 ctrl->eventinj = vector | (intr_type << 8) | VMCB_EVENTINJ_VALID;
904 ctrl->eventinj |= VMCB_EVENTINJ_EC_VALID;
905 ctrl->eventinj |= (uint64_t)error << 32;
906 VCPU_CTR3(sc->vm, vcpu, "Injecting %s at vector %d errcode %#x",
907 intrtype_to_str(intr_type), vector, error);
909 VCPU_CTR2(sc->vm, vcpu, "Injecting %s at vector %d",
910 intrtype_to_str(intr_type), vector);
915 svm_update_virqinfo(struct svm_softc *sc, int vcpu)
918 struct vlapic *vlapic;
919 struct vmcb_ctrl *ctrl;
923 vlapic = vm_lapic(vm, vcpu);
924 ctrl = svm_get_vmcb_ctrl(sc, vcpu);
926 /* Update %cr8 in the emulated vlapic */
927 vlapic_set_cr8(vlapic, ctrl->v_tpr);
930 * If V_IRQ indicates that the interrupt injection attempted on then
931 * last VMRUN was successful then update the vlapic accordingly.
933 if (ctrl->v_intr_vector != 0) {
934 pending = ctrl->v_irq;
935 KASSERT(ctrl->v_intr_vector >= 16, ("%s: invalid "
936 "v_intr_vector %d", __func__, ctrl->v_intr_vector));
937 KASSERT(!ctrl->v_ign_tpr, ("%s: invalid v_ign_tpr", __func__));
938 VCPU_CTR2(vm, vcpu, "v_intr_vector %d %s", ctrl->v_intr_vector,
939 pending ? "pending" : "accepted");
941 vlapic_intr_accepted(vlapic, ctrl->v_intr_vector);
946 svm_save_intinfo(struct svm_softc *svm_sc, int vcpu)
948 struct vmcb_ctrl *ctrl;
951 ctrl = svm_get_vmcb_ctrl(svm_sc, vcpu);
952 intinfo = ctrl->exitintinfo;
953 if (!VMCB_EXITINTINFO_VALID(intinfo))
957 * From APMv2, Section "Intercepts during IDT interrupt delivery"
959 * If a #VMEXIT happened during event delivery then record the event
960 * that was being delivered.
962 VCPU_CTR2(svm_sc->vm, vcpu, "SVM:Pending INTINFO(0x%lx), vector=%d.\n",
963 intinfo, VMCB_EXITINTINFO_VECTOR(intinfo));
964 vmm_stat_incr(svm_sc->vm, vcpu, VCPU_EXITINTINFO, 1);
965 vm_exit_intinfo(svm_sc->vm, vcpu, intinfo);
969 vintr_intercept_enabled(struct svm_softc *sc, int vcpu)
972 return (svm_get_intercept(sc, vcpu, VMCB_CTRL1_INTCPT,
977 enable_intr_window_exiting(struct svm_softc *sc, int vcpu)
979 struct vmcb_ctrl *ctrl;
981 ctrl = svm_get_vmcb_ctrl(sc, vcpu);
983 if (ctrl->v_irq && ctrl->v_intr_vector == 0) {
984 KASSERT(ctrl->v_ign_tpr, ("%s: invalid v_ign_tpr", __func__));
985 KASSERT(vintr_intercept_enabled(sc, vcpu),
986 ("%s: vintr intercept should be enabled", __func__));
990 VCPU_CTR0(sc->vm, vcpu, "Enable intr window exiting");
993 ctrl->v_intr_vector = 0;
994 svm_set_dirty(sc, vcpu, VMCB_CACHE_TPR);
995 svm_enable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT, VMCB_INTCPT_VINTR);
999 disable_intr_window_exiting(struct svm_softc *sc, int vcpu)
1001 struct vmcb_ctrl *ctrl;
1003 ctrl = svm_get_vmcb_ctrl(sc, vcpu);
1005 if (!ctrl->v_irq && ctrl->v_intr_vector == 0) {
1006 KASSERT(!vintr_intercept_enabled(sc, vcpu),
1007 ("%s: vintr intercept should be disabled", __func__));
1012 if (ctrl->v_intr_vector == 0)
1013 VCPU_CTR0(sc->vm, vcpu, "Disable intr window exiting");
1015 VCPU_CTR0(sc->vm, vcpu, "Clearing V_IRQ interrupt injection");
1018 ctrl->v_intr_vector = 0;
1019 svm_set_dirty(sc, vcpu, VMCB_CACHE_TPR);
1020 svm_disable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT, VMCB_INTCPT_VINTR);
1024 svm_modify_intr_shadow(struct svm_softc *sc, int vcpu, uint64_t val)
1026 struct vmcb_ctrl *ctrl;
1029 ctrl = svm_get_vmcb_ctrl(sc, vcpu);
1030 oldval = ctrl->intr_shadow;
1031 newval = val ? 1 : 0;
1032 if (newval != oldval) {
1033 ctrl->intr_shadow = newval;
1034 VCPU_CTR1(sc->vm, vcpu, "Setting intr_shadow to %d", newval);
1040 svm_get_intr_shadow(struct svm_softc *sc, int vcpu, uint64_t *val)
1042 struct vmcb_ctrl *ctrl;
1044 ctrl = svm_get_vmcb_ctrl(sc, vcpu);
1045 *val = ctrl->intr_shadow;
1050 * Once an NMI is injected it blocks delivery of further NMIs until the handler
1051 * executes an IRET. The IRET intercept is enabled when an NMI is injected to
1052 * to track when the vcpu is done handling the NMI.
1055 nmi_blocked(struct svm_softc *sc, int vcpu)
1059 blocked = svm_get_intercept(sc, vcpu, VMCB_CTRL1_INTCPT,
1065 enable_nmi_blocking(struct svm_softc *sc, int vcpu)
1068 KASSERT(!nmi_blocked(sc, vcpu), ("vNMI already blocked"));
1069 VCPU_CTR0(sc->vm, vcpu, "vNMI blocking enabled");
1070 svm_enable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT, VMCB_INTCPT_IRET);
1074 clear_nmi_blocking(struct svm_softc *sc, int vcpu)
1078 KASSERT(nmi_blocked(sc, vcpu), ("vNMI already unblocked"));
1079 VCPU_CTR0(sc->vm, vcpu, "vNMI blocking cleared");
1081 * When the IRET intercept is cleared the vcpu will attempt to execute
1082 * the "iret" when it runs next. However, it is possible to inject
1083 * another NMI into the vcpu before the "iret" has actually executed.
1085 * For e.g. if the "iret" encounters a #NPF when accessing the stack
1086 * it will trap back into the hypervisor. If an NMI is pending for
1087 * the vcpu it will be injected into the guest.
1089 * XXX this needs to be fixed
1091 svm_disable_intercept(sc, vcpu, VMCB_CTRL1_INTCPT, VMCB_INTCPT_IRET);
1094 * Set 'intr_shadow' to prevent an NMI from being injected on the
1097 error = svm_modify_intr_shadow(sc, vcpu, 1);
1098 KASSERT(!error, ("%s: error %d setting intr_shadow", __func__, error));
1101 #define EFER_MBZ_BITS 0xFFFFFFFFFFFF0200UL
1104 svm_write_efer(struct svm_softc *sc, int vcpu, uint64_t newval, bool *retu)
1106 struct vm_exit *vme;
1107 struct vmcb_state *state;
1108 uint64_t changed, lma, oldval;
1111 state = svm_get_vmcb_state(sc, vcpu);
1113 oldval = state->efer;
1114 VCPU_CTR2(sc->vm, vcpu, "wrmsr(efer) %#lx/%#lx", oldval, newval);
1116 newval &= ~0xFE; /* clear the Read-As-Zero (RAZ) bits */
1117 changed = oldval ^ newval;
1119 if (newval & EFER_MBZ_BITS)
1122 /* APMv2 Table 14-5 "Long-Mode Consistency Checks" */
1123 if (changed & EFER_LME) {
1124 if (state->cr0 & CR0_PG)
1128 /* EFER.LMA = EFER.LME & CR0.PG */
1129 if ((newval & EFER_LME) != 0 && (state->cr0 & CR0_PG) != 0)
1134 if ((newval & EFER_LMA) != lma)
1137 if (newval & EFER_NXE) {
1138 if (!vm_cpuid_capability(sc->vm, vcpu, VCC_NO_EXECUTE))
1143 * XXX bhyve does not enforce segment limits in 64-bit mode. Until
1144 * this is fixed flag guest attempt to set EFER_LMSLE as an error.
1146 if (newval & EFER_LMSLE) {
1147 vme = vm_exitinfo(sc->vm, vcpu);
1148 vm_exit_svm(vme, VMCB_EXIT_MSR, 1, 0);
1153 if (newval & EFER_FFXSR) {
1154 if (!vm_cpuid_capability(sc->vm, vcpu, VCC_FFXSR))
1158 if (newval & EFER_TCE) {
1159 if (!vm_cpuid_capability(sc->vm, vcpu, VCC_TCE))
1163 error = svm_setreg(sc, vcpu, VM_REG_GUEST_EFER, newval);
1164 KASSERT(error == 0, ("%s: error %d updating efer", __func__, error));
1167 vm_inject_gp(sc->vm, vcpu);
1172 emulate_wrmsr(struct svm_softc *sc, int vcpu, u_int num, uint64_t val,
1178 error = lapic_wrmsr(sc->vm, vcpu, num, val, retu);
1179 else if (num == MSR_EFER)
1180 error = svm_write_efer(sc, vcpu, val, retu);
1182 error = svm_wrmsr(sc, vcpu, num, val, retu);
1188 emulate_rdmsr(struct svm_softc *sc, int vcpu, u_int num, bool *retu)
1190 struct vmcb_state *state;
1191 struct svm_regctx *ctx;
1196 error = lapic_rdmsr(sc->vm, vcpu, num, &result, retu);
1198 error = svm_rdmsr(sc, vcpu, num, &result, retu);
1201 state = svm_get_vmcb_state(sc, vcpu);
1202 ctx = svm_get_guest_regctx(sc, vcpu);
1203 state->rax = result & 0xffffffff;
1204 ctx->sctx_rdx = result >> 32;
1212 exit_reason_to_str(uint64_t reason)
1214 static char reasonbuf[32];
1217 case VMCB_EXIT_INVALID:
1218 return ("invalvmcb");
1219 case VMCB_EXIT_SHUTDOWN:
1220 return ("shutdown");
1222 return ("nptfault");
1223 case VMCB_EXIT_PAUSE:
1227 case VMCB_EXIT_CPUID:
1233 case VMCB_EXIT_INTR:
1237 case VMCB_EXIT_VINTR:
1241 case VMCB_EXIT_IRET:
1243 case VMCB_EXIT_MONITOR:
1245 case VMCB_EXIT_MWAIT:
1248 snprintf(reasonbuf, sizeof(reasonbuf), "%#lx", reason);
1255 * From section "State Saved on Exit" in APMv2: nRIP is saved for all #VMEXITs
1256 * that are due to instruction intercepts as well as MSR and IOIO intercepts
1257 * and exceptions caused by INT3, INTO and BOUND instructions.
1259 * Return 1 if the nRIP is valid and 0 otherwise.
1262 nrip_valid(uint64_t exitcode)
1265 case 0x00 ... 0x0F: /* read of CR0 through CR15 */
1266 case 0x10 ... 0x1F: /* write of CR0 through CR15 */
1267 case 0x20 ... 0x2F: /* read of DR0 through DR15 */
1268 case 0x30 ... 0x3F: /* write of DR0 through DR15 */
1269 case 0x43: /* INT3 */
1270 case 0x44: /* INTO */
1271 case 0x45: /* BOUND */
1272 case 0x65 ... 0x7C: /* VMEXIT_CR0_SEL_WRITE ... VMEXIT_MSR */
1273 case 0x80 ... 0x8D: /* VMEXIT_VMRUN ... VMEXIT_XSETBV */
1281 svm_vmexit(struct svm_softc *svm_sc, int vcpu, struct vm_exit *vmexit)
1284 struct vmcb_state *state;
1285 struct vmcb_ctrl *ctrl;
1286 struct svm_regctx *ctx;
1287 uint64_t code, info1, info2, val;
1288 uint32_t eax, ecx, edx;
1289 int error, errcode_valid, handled, idtvec, reflect;
1292 ctx = svm_get_guest_regctx(svm_sc, vcpu);
1293 vmcb = svm_get_vmcb(svm_sc, vcpu);
1294 state = &vmcb->state;
1298 code = ctrl->exitcode;
1299 info1 = ctrl->exitinfo1;
1300 info2 = ctrl->exitinfo2;
1302 vmexit->exitcode = VM_EXITCODE_BOGUS;
1303 vmexit->rip = state->rip;
1304 vmexit->inst_length = nrip_valid(code) ? ctrl->nrip - state->rip : 0;
1306 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_COUNT, 1);
1309 * #VMEXIT(INVALID) needs to be handled early because the VMCB is
1310 * in an inconsistent state and can trigger assertions that would
1311 * never happen otherwise.
1313 if (code == VMCB_EXIT_INVALID) {
1314 vm_exit_svm(vmexit, code, info1, info2);
1318 KASSERT((ctrl->eventinj & VMCB_EVENTINJ_VALID) == 0, ("%s: event "
1319 "injection valid bit is set %#lx", __func__, ctrl->eventinj));
1321 KASSERT(vmexit->inst_length >= 0 && vmexit->inst_length <= 15,
1322 ("invalid inst_length %d: code (%#lx), info1 (%#lx), info2 (%#lx)",
1323 vmexit->inst_length, code, info1, info2));
1325 svm_update_virqinfo(svm_sc, vcpu);
1326 svm_save_intinfo(svm_sc, vcpu);
1329 case VMCB_EXIT_IRET:
1331 * Restart execution at "iret" but with the intercept cleared.
1333 vmexit->inst_length = 0;
1334 clear_nmi_blocking(svm_sc, vcpu);
1337 case VMCB_EXIT_VINTR: /* interrupt window exiting */
1338 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_VINTR, 1);
1341 case VMCB_EXIT_INTR: /* external interrupt */
1342 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_EXTINT, 1);
1345 case VMCB_EXIT_NMI: /* external NMI */
1349 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_EXCEPTION, 1);
1351 idtvec = code - 0x40;
1355 * Call the machine check handler by hand. Also don't
1356 * reflect the machine check back into the guest.
1359 VCPU_CTR0(svm_sc->vm, vcpu, "Vectoring to MCE handler");
1360 __asm __volatile("int $18");
1363 error = svm_setreg(svm_sc, vcpu, VM_REG_GUEST_CR2,
1365 KASSERT(error == 0, ("%s: error %d updating cr2",
1385 * The 'nrip' field is populated for INT3, INTO and
1386 * BOUND exceptions and this also implies that
1387 * 'inst_length' is non-zero.
1389 * Reset 'inst_length' to zero so the guest %rip at
1390 * event injection is identical to what it was when
1391 * the exception originally happened.
1393 VCPU_CTR2(svm_sc->vm, vcpu, "Reset inst_length from %d "
1394 "to zero before injecting exception %d",
1395 vmexit->inst_length, idtvec);
1396 vmexit->inst_length = 0;
1403 KASSERT(vmexit->inst_length == 0, ("invalid inst_length (%d) "
1404 "when reflecting exception %d into guest",
1405 vmexit->inst_length, idtvec));
1408 /* Reflect the exception back into the guest */
1409 VCPU_CTR2(svm_sc->vm, vcpu, "Reflecting exception "
1410 "%d/%#x into the guest", idtvec, (int)info1);
1411 error = vm_inject_exception(svm_sc->vm, vcpu, idtvec,
1412 errcode_valid, info1, 0);
1413 KASSERT(error == 0, ("%s: vm_inject_exception error %d",
1418 case VMCB_EXIT_MSR: /* MSR access. */
1420 ecx = ctx->sctx_rcx;
1421 edx = ctx->sctx_rdx;
1425 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_WRMSR, 1);
1426 val = (uint64_t)edx << 32 | eax;
1427 VCPU_CTR2(svm_sc->vm, vcpu, "wrmsr %#x val %#lx",
1429 if (emulate_wrmsr(svm_sc, vcpu, ecx, val, &retu)) {
1430 vmexit->exitcode = VM_EXITCODE_WRMSR;
1431 vmexit->u.msr.code = ecx;
1432 vmexit->u.msr.wval = val;
1436 KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
1437 ("emulate_wrmsr retu with bogus exitcode"));
1440 VCPU_CTR1(svm_sc->vm, vcpu, "rdmsr %#x", ecx);
1441 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_RDMSR, 1);
1442 if (emulate_rdmsr(svm_sc, vcpu, ecx, &retu)) {
1443 vmexit->exitcode = VM_EXITCODE_RDMSR;
1444 vmexit->u.msr.code = ecx;
1448 KASSERT(vmexit->exitcode != VM_EXITCODE_BOGUS,
1449 ("emulate_rdmsr retu with bogus exitcode"));
1454 handled = svm_handle_io(svm_sc, vcpu, vmexit);
1455 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_INOUT, 1);
1457 case VMCB_EXIT_CPUID:
1458 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_CPUID, 1);
1459 handled = x86_emulate_cpuid(svm_sc->vm, vcpu,
1460 (uint32_t *)&state->rax,
1461 (uint32_t *)&ctx->sctx_rbx,
1462 (uint32_t *)&ctx->sctx_rcx,
1463 (uint32_t *)&ctx->sctx_rdx);
1466 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_HLT, 1);
1467 vmexit->exitcode = VM_EXITCODE_HLT;
1468 vmexit->u.hlt.rflags = state->rflags;
1470 case VMCB_EXIT_PAUSE:
1471 vmexit->exitcode = VM_EXITCODE_PAUSE;
1472 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_PAUSE, 1);
1475 /* EXITINFO2 contains the faulting guest physical address */
1476 if (info1 & VMCB_NPF_INFO1_RSV) {
1477 VCPU_CTR2(svm_sc->vm, vcpu, "nested page fault with "
1478 "reserved bits set: info1(%#lx) info2(%#lx)",
1480 } else if (vm_mem_allocated(svm_sc->vm, vcpu, info2)) {
1481 vmexit->exitcode = VM_EXITCODE_PAGING;
1482 vmexit->u.paging.gpa = info2;
1483 vmexit->u.paging.fault_type = npf_fault_type(info1);
1484 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_NESTED_FAULT, 1);
1485 VCPU_CTR3(svm_sc->vm, vcpu, "nested page fault "
1486 "on gpa %#lx/%#lx at rip %#lx",
1487 info2, info1, state->rip);
1488 } else if (svm_npf_emul_fault(info1)) {
1489 svm_handle_inst_emul(vmcb, info2, vmexit);
1490 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_INST_EMUL, 1);
1491 VCPU_CTR3(svm_sc->vm, vcpu, "inst_emul fault "
1492 "for gpa %#lx/%#lx at rip %#lx",
1493 info2, info1, state->rip);
1496 case VMCB_EXIT_MONITOR:
1497 vmexit->exitcode = VM_EXITCODE_MONITOR;
1499 case VMCB_EXIT_MWAIT:
1500 vmexit->exitcode = VM_EXITCODE_MWAIT;
1503 vmm_stat_incr(svm_sc->vm, vcpu, VMEXIT_UNKNOWN, 1);
1507 VCPU_CTR4(svm_sc->vm, vcpu, "%s %s vmexit at %#lx/%d",
1508 handled ? "handled" : "unhandled", exit_reason_to_str(code),
1509 vmexit->rip, vmexit->inst_length);
1512 vmexit->rip += vmexit->inst_length;
1513 vmexit->inst_length = 0;
1514 state->rip = vmexit->rip;
1516 if (vmexit->exitcode == VM_EXITCODE_BOGUS) {
1518 * If this VM exit was not claimed by anybody then
1519 * treat it as a generic SVM exit.
1521 vm_exit_svm(vmexit, code, info1, info2);
1524 * The exitcode and collateral have been populated.
1525 * The VM exit will be processed further in userland.
1533 svm_inj_intinfo(struct svm_softc *svm_sc, int vcpu)
1537 if (!vm_entry_intinfo(svm_sc->vm, vcpu, &intinfo))
1540 KASSERT(VMCB_EXITINTINFO_VALID(intinfo), ("%s: entry intinfo is not "
1541 "valid: %#lx", __func__, intinfo));
1543 svm_eventinject(svm_sc, vcpu, VMCB_EXITINTINFO_TYPE(intinfo),
1544 VMCB_EXITINTINFO_VECTOR(intinfo),
1545 VMCB_EXITINTINFO_EC(intinfo),
1546 VMCB_EXITINTINFO_EC_VALID(intinfo));
1547 vmm_stat_incr(svm_sc->vm, vcpu, VCPU_INTINFO_INJECTED, 1);
1548 VCPU_CTR1(svm_sc->vm, vcpu, "Injected entry intinfo: %#lx", intinfo);
1552 * Inject event to virtual cpu.
1555 svm_inj_interrupts(struct svm_softc *sc, int vcpu, struct vlapic *vlapic)
1557 struct vmcb_ctrl *ctrl;
1558 struct vmcb_state *state;
1559 struct svm_vcpu *vcpustate;
1561 int vector, need_intr_window, pending_apic_vector;
1563 state = svm_get_vmcb_state(sc, vcpu);
1564 ctrl = svm_get_vmcb_ctrl(sc, vcpu);
1565 vcpustate = svm_get_vcpu(sc, vcpu);
1567 need_intr_window = 0;
1568 pending_apic_vector = 0;
1570 if (vcpustate->nextrip != state->rip) {
1571 ctrl->intr_shadow = 0;
1572 VCPU_CTR2(sc->vm, vcpu, "Guest interrupt blocking "
1573 "cleared due to rip change: %#lx/%#lx",
1574 vcpustate->nextrip, state->rip);
1578 * Inject pending events or exceptions for this vcpu.
1580 * An event might be pending because the previous #VMEXIT happened
1581 * during event delivery (i.e. ctrl->exitintinfo).
1583 * An event might also be pending because an exception was injected
1584 * by the hypervisor (e.g. #PF during instruction emulation).
1586 svm_inj_intinfo(sc, vcpu);
1588 /* NMI event has priority over interrupts. */
1589 if (vm_nmi_pending(sc->vm, vcpu)) {
1590 if (nmi_blocked(sc, vcpu)) {
1592 * Can't inject another NMI if the guest has not
1593 * yet executed an "iret" after the last NMI.
1595 VCPU_CTR0(sc->vm, vcpu, "Cannot inject NMI due "
1597 } else if (ctrl->intr_shadow) {
1599 * Can't inject an NMI if the vcpu is in an intr_shadow.
1601 VCPU_CTR0(sc->vm, vcpu, "Cannot inject NMI due to "
1602 "interrupt shadow");
1603 need_intr_window = 1;
1605 } else if (ctrl->eventinj & VMCB_EVENTINJ_VALID) {
1607 * If there is already an exception/interrupt pending
1608 * then defer the NMI until after that.
1610 VCPU_CTR1(sc->vm, vcpu, "Cannot inject NMI due to "
1611 "eventinj %#lx", ctrl->eventinj);
1614 * Use self-IPI to trigger a VM-exit as soon as
1615 * possible after the event injection is completed.
1617 * This works only if the external interrupt exiting
1618 * is at a lower priority than the event injection.
1620 * Although not explicitly specified in APMv2 the
1621 * relative priorities were verified empirically.
1623 ipi_cpu(curcpu, IPI_AST); /* XXX vmm_ipinum? */
1625 vm_nmi_clear(sc->vm, vcpu);
1627 /* Inject NMI, vector number is not used */
1628 svm_eventinject(sc, vcpu, VMCB_EVENTINJ_TYPE_NMI,
1631 /* virtual NMI blocking is now in effect */
1632 enable_nmi_blocking(sc, vcpu);
1634 VCPU_CTR0(sc->vm, vcpu, "Injecting vNMI");
1638 if (!vm_extint_pending(sc->vm, vcpu)) {
1640 * APIC interrupts are delivered using the V_IRQ offload.
1642 * The primary benefit is that the hypervisor doesn't need to
1643 * deal with the various conditions that inhibit interrupts.
1644 * It also means that TPR changes via CR8 will be handled
1645 * without any hypervisor involvement.
1647 * Note that the APIC vector must remain pending in the vIRR
1648 * until it is confirmed that it was delivered to the guest.
1649 * This can be confirmed based on the value of V_IRQ at the
1650 * next #VMEXIT (1 = pending, 0 = delivered).
1652 * Also note that it is possible that another higher priority
1653 * vector can become pending before this vector is delivered
1654 * to the guest. This is alright because vcpu_notify_event()
1655 * will send an IPI and force the vcpu to trap back into the
1656 * hypervisor. The higher priority vector will be injected on
1659 if (vlapic_pending_intr(vlapic, &vector)) {
1660 KASSERT(vector >= 16 && vector <= 255,
1661 ("invalid vector %d from local APIC", vector));
1662 pending_apic_vector = vector;
1667 /* Ask the legacy pic for a vector to inject */
1668 vatpic_pending_intr(sc->vm, &vector);
1669 KASSERT(vector >= 0 && vector <= 255, ("invalid vector %d from INTR",
1673 * If the guest has disabled interrupts or is in an interrupt shadow
1674 * then we cannot inject the pending interrupt.
1676 if ((state->rflags & PSL_I) == 0) {
1677 VCPU_CTR2(sc->vm, vcpu, "Cannot inject vector %d due to "
1678 "rflags %#lx", vector, state->rflags);
1679 need_intr_window = 1;
1683 if (ctrl->intr_shadow) {
1684 VCPU_CTR1(sc->vm, vcpu, "Cannot inject vector %d due to "
1685 "interrupt shadow", vector);
1686 need_intr_window = 1;
1690 if (ctrl->eventinj & VMCB_EVENTINJ_VALID) {
1691 VCPU_CTR2(sc->vm, vcpu, "Cannot inject vector %d due to "
1692 "eventinj %#lx", vector, ctrl->eventinj);
1693 need_intr_window = 1;
1698 * Legacy PIC interrupts are delivered via the event injection
1701 svm_eventinject(sc, vcpu, VMCB_EVENTINJ_TYPE_INTR, vector, 0, false);
1703 vm_extint_clear(sc->vm, vcpu);
1704 vatpic_intr_accepted(sc->vm, vector);
1707 * Force a VM-exit as soon as the vcpu is ready to accept another
1708 * interrupt. This is done because the PIC might have another vector
1709 * that it wants to inject. Also, if the APIC has a pending interrupt
1710 * that was preempted by the ExtInt then it allows us to inject the
1711 * APIC vector as soon as possible.
1713 need_intr_window = 1;
1716 * The guest can modify the TPR by writing to %CR8. In guest mode
1717 * the processor reflects this write to V_TPR without hypervisor
1720 * The guest can also modify the TPR by writing to it via the memory
1721 * mapped APIC page. In this case, the write will be emulated by the
1722 * hypervisor. For this reason V_TPR must be updated before every
1725 v_tpr = vlapic_get_cr8(vlapic);
1726 KASSERT(v_tpr <= 15, ("invalid v_tpr %#x", v_tpr));
1727 if (ctrl->v_tpr != v_tpr) {
1728 VCPU_CTR2(sc->vm, vcpu, "VMCB V_TPR changed from %#x to %#x",
1729 ctrl->v_tpr, v_tpr);
1730 ctrl->v_tpr = v_tpr;
1731 svm_set_dirty(sc, vcpu, VMCB_CACHE_TPR);
1734 if (pending_apic_vector) {
1736 * If an APIC vector is being injected then interrupt window
1737 * exiting is not possible on this VMRUN.
1739 KASSERT(!need_intr_window, ("intr_window exiting impossible"));
1740 VCPU_CTR1(sc->vm, vcpu, "Injecting vector %d using V_IRQ",
1741 pending_apic_vector);
1744 ctrl->v_ign_tpr = 0;
1745 ctrl->v_intr_vector = pending_apic_vector;
1746 ctrl->v_intr_prio = pending_apic_vector >> 4;
1747 svm_set_dirty(sc, vcpu, VMCB_CACHE_TPR);
1748 } else if (need_intr_window) {
1750 * We use V_IRQ in conjunction with the VINTR intercept to
1751 * trap into the hypervisor as soon as a virtual interrupt
1754 * Since injected events are not subject to intercept checks
1755 * we need to ensure that the V_IRQ is not actually going to
1756 * be delivered on VM entry. The KASSERT below enforces this.
1758 KASSERT((ctrl->eventinj & VMCB_EVENTINJ_VALID) != 0 ||
1759 (state->rflags & PSL_I) == 0 || ctrl->intr_shadow,
1760 ("Bogus intr_window_exiting: eventinj (%#lx), "
1761 "intr_shadow (%u), rflags (%#lx)",
1762 ctrl->eventinj, ctrl->intr_shadow, state->rflags));
1763 enable_intr_window_exiting(sc, vcpu);
1765 disable_intr_window_exiting(sc, vcpu);
1769 static __inline void
1770 restore_host_tss(void)
1772 struct system_segment_descriptor *tss_sd;
1775 * The TSS descriptor was in use prior to launching the guest so it
1776 * has been marked busy.
1778 * 'ltr' requires the descriptor to be marked available so change the
1779 * type to "64-bit available TSS".
1781 tss_sd = PCPU_GET(tss);
1782 tss_sd->sd_type = SDT_SYSTSS;
1783 ltr(GSEL(GPROC0_SEL, SEL_KPL));
1787 check_asid(struct svm_softc *sc, int vcpuid, pmap_t pmap, u_int thiscpu)
1789 struct svm_vcpu *vcpustate;
1790 struct vmcb_ctrl *ctrl;
1794 KASSERT(CPU_ISSET(thiscpu, &pmap->pm_active), ("%s: nested pmap not "
1795 "active on cpu %u", __func__, thiscpu));
1797 vcpustate = svm_get_vcpu(sc, vcpuid);
1798 ctrl = svm_get_vmcb_ctrl(sc, vcpuid);
1801 * The TLB entries associated with the vcpu's ASID are not valid
1802 * if either of the following conditions is true:
1804 * 1. The vcpu's ASID generation is different than the host cpu's
1805 * ASID generation. This happens when the vcpu migrates to a new
1806 * host cpu. It can also happen when the number of vcpus executing
1807 * on a host cpu is greater than the number of ASIDs available.
1809 * 2. The pmap generation number is different than the value cached in
1810 * the 'vcpustate'. This happens when the host invalidates pages
1811 * belonging to the guest.
1813 * asidgen eptgen Action
1820 * (a) There is no mismatch in eptgen or ASID generation and therefore
1821 * no further action is needed.
1823 * (b1) If the cpu supports FlushByAsid then the vcpu's ASID is
1824 * retained and the TLB entries associated with this ASID
1825 * are flushed by VMRUN.
1827 * (b2) If the cpu does not support FlushByAsid then a new ASID is
1830 * (c) A new ASID is allocated.
1832 * (d) A new ASID is allocated.
1836 eptgen = pmap->pm_eptgen;
1837 ctrl->tlb_ctrl = VMCB_TLB_FLUSH_NOTHING;
1839 if (vcpustate->asid.gen != asid[thiscpu].gen) {
1840 alloc_asid = true; /* (c) and (d) */
1841 } else if (vcpustate->eptgen != eptgen) {
1842 if (flush_by_asid())
1843 ctrl->tlb_ctrl = VMCB_TLB_FLUSH_GUEST; /* (b1) */
1845 alloc_asid = true; /* (b2) */
1848 * This is the common case (a).
1850 KASSERT(!alloc_asid, ("ASID allocation not necessary"));
1851 KASSERT(ctrl->tlb_ctrl == VMCB_TLB_FLUSH_NOTHING,
1852 ("Invalid VMCB tlb_ctrl: %#x", ctrl->tlb_ctrl));
1856 if (++asid[thiscpu].num >= nasid) {
1857 asid[thiscpu].num = 1;
1858 if (++asid[thiscpu].gen == 0)
1859 asid[thiscpu].gen = 1;
1861 * If this cpu does not support "flush-by-asid"
1862 * then flush the entire TLB on a generation
1863 * bump. Subsequent ASID allocation in this
1864 * generation can be done without a TLB flush.
1866 if (!flush_by_asid())
1867 ctrl->tlb_ctrl = VMCB_TLB_FLUSH_ALL;
1869 vcpustate->asid.gen = asid[thiscpu].gen;
1870 vcpustate->asid.num = asid[thiscpu].num;
1872 ctrl->asid = vcpustate->asid.num;
1873 svm_set_dirty(sc, vcpuid, VMCB_CACHE_ASID);
1875 * If this cpu supports "flush-by-asid" then the TLB
1876 * was not flushed after the generation bump. The TLB
1877 * is flushed selectively after every new ASID allocation.
1879 if (flush_by_asid())
1880 ctrl->tlb_ctrl = VMCB_TLB_FLUSH_GUEST;
1882 vcpustate->eptgen = eptgen;
1884 KASSERT(ctrl->asid != 0, ("Guest ASID must be non-zero"));
1885 KASSERT(ctrl->asid == vcpustate->asid.num,
1886 ("ASID mismatch: %u/%u", ctrl->asid, vcpustate->asid.num));
1889 static __inline void
1893 __asm __volatile("clgi");
1896 static __inline void
1900 __asm __volatile("stgi");
1904 * Start vcpu with specified RIP.
1907 svm_vmrun(void *arg, int vcpu, register_t rip, pmap_t pmap,
1908 struct vm_eventinfo *evinfo)
1910 struct svm_regctx *gctx;
1911 struct svm_softc *svm_sc;
1912 struct svm_vcpu *vcpustate;
1913 struct vmcb_state *state;
1914 struct vmcb_ctrl *ctrl;
1915 struct vm_exit *vmexit;
1916 struct vlapic *vlapic;
1924 vcpustate = svm_get_vcpu(svm_sc, vcpu);
1925 state = svm_get_vmcb_state(svm_sc, vcpu);
1926 ctrl = svm_get_vmcb_ctrl(svm_sc, vcpu);
1927 vmexit = vm_exitinfo(vm, vcpu);
1928 vlapic = vm_lapic(vm, vcpu);
1930 gctx = svm_get_guest_regctx(svm_sc, vcpu);
1931 vmcb_pa = svm_sc->vcpu[vcpu].vmcb_pa;
1933 if (vcpustate->lastcpu != curcpu) {
1935 * Force new ASID allocation by invalidating the generation.
1937 vcpustate->asid.gen = 0;
1940 * Invalidate the VMCB state cache by marking all fields dirty.
1942 svm_set_dirty(svm_sc, vcpu, 0xffffffff);
1946 * Setting 'vcpustate->lastcpu' here is bit premature because
1947 * we may return from this function without actually executing
1948 * the VMRUN instruction. This could happen if a rendezvous
1949 * or an AST is pending on the first time through the loop.
1951 * This works for now but any new side-effects of vcpu
1952 * migration should take this case into account.
1954 vcpustate->lastcpu = curcpu;
1955 vmm_stat_incr(vm, vcpu, VCPU_MIGRATIONS, 1);
1958 svm_msr_guest_enter(svm_sc, vcpu);
1960 /* Update Guest RIP */
1965 * Disable global interrupts to guarantee atomicity during
1966 * loading of guest state. This includes not only the state
1967 * loaded by the "vmrun" instruction but also software state
1968 * maintained by the hypervisor: suspended and rendezvous
1969 * state, NPT generation number, vlapic interrupts etc.
1973 if (vcpu_suspended(evinfo)) {
1975 vm_exit_suspended(vm, vcpu, state->rip);
1979 if (vcpu_rendezvous_pending(evinfo)) {
1981 vm_exit_rendezvous(vm, vcpu, state->rip);
1985 if (vcpu_reqidle(evinfo)) {
1987 vm_exit_reqidle(vm, vcpu, state->rip);
1991 /* We are asked to give the cpu by scheduler. */
1992 if (vcpu_should_yield(vm, vcpu)) {
1994 vm_exit_astpending(vm, vcpu, state->rip);
1998 svm_inj_interrupts(svm_sc, vcpu, vlapic);
2000 /* Activate the nested pmap on 'curcpu' */
2001 CPU_SET_ATOMIC_ACQ(curcpu, &pmap->pm_active);
2004 * Check the pmap generation and the ASID generation to
2005 * ensure that the vcpu does not use stale TLB mappings.
2007 check_asid(svm_sc, vcpu, pmap, curcpu);
2009 ctrl->vmcb_clean = vmcb_clean & ~vcpustate->dirty;
2010 vcpustate->dirty = 0;
2011 VCPU_CTR1(vm, vcpu, "vmcb clean %#x", ctrl->vmcb_clean);
2013 /* Launch Virtual Machine. */
2014 VCPU_CTR1(vm, vcpu, "Resume execution at %#lx", state->rip);
2015 svm_launch(vmcb_pa, gctx, &__pcpu[curcpu]);
2017 CPU_CLR_ATOMIC(curcpu, &pmap->pm_active);
2020 * The host GDTR and IDTR is saved by VMRUN and restored
2021 * automatically on #VMEXIT. However, the host TSS needs
2022 * to be restored explicitly.
2026 /* #VMEXIT disables interrupts so re-enable them here. */
2029 /* Update 'nextrip' */
2030 vcpustate->nextrip = state->rip;
2032 /* Handle #VMEXIT and if required return to user space. */
2033 handled = svm_vmexit(svm_sc, vcpu, vmexit);
2036 svm_msr_guest_exit(svm_sc, vcpu);
2042 svm_vmcleanup(void *arg)
2044 struct svm_softc *sc = arg;
2046 contigfree(sc, sizeof (*sc), M_SVM);
2050 swctx_regptr(struct svm_regctx *regctx, int reg)
2054 case VM_REG_GUEST_RBX:
2055 return (®ctx->sctx_rbx);
2056 case VM_REG_GUEST_RCX:
2057 return (®ctx->sctx_rcx);
2058 case VM_REG_GUEST_RDX:
2059 return (®ctx->sctx_rdx);
2060 case VM_REG_GUEST_RDI:
2061 return (®ctx->sctx_rdi);
2062 case VM_REG_GUEST_RSI:
2063 return (®ctx->sctx_rsi);
2064 case VM_REG_GUEST_RBP:
2065 return (®ctx->sctx_rbp);
2066 case VM_REG_GUEST_R8:
2067 return (®ctx->sctx_r8);
2068 case VM_REG_GUEST_R9:
2069 return (®ctx->sctx_r9);
2070 case VM_REG_GUEST_R10:
2071 return (®ctx->sctx_r10);
2072 case VM_REG_GUEST_R11:
2073 return (®ctx->sctx_r11);
2074 case VM_REG_GUEST_R12:
2075 return (®ctx->sctx_r12);
2076 case VM_REG_GUEST_R13:
2077 return (®ctx->sctx_r13);
2078 case VM_REG_GUEST_R14:
2079 return (®ctx->sctx_r14);
2080 case VM_REG_GUEST_R15:
2081 return (®ctx->sctx_r15);
2088 svm_getreg(void *arg, int vcpu, int ident, uint64_t *val)
2090 struct svm_softc *svm_sc;
2095 if (ident == VM_REG_GUEST_INTR_SHADOW) {
2096 return (svm_get_intr_shadow(svm_sc, vcpu, val));
2099 if (vmcb_read(svm_sc, vcpu, ident, val) == 0) {
2103 reg = swctx_regptr(svm_get_guest_regctx(svm_sc, vcpu), ident);
2110 VCPU_CTR1(svm_sc->vm, vcpu, "svm_getreg: unknown register %#x", ident);
2115 svm_setreg(void *arg, int vcpu, int ident, uint64_t val)
2117 struct svm_softc *svm_sc;
2122 if (ident == VM_REG_GUEST_INTR_SHADOW) {
2123 return (svm_modify_intr_shadow(svm_sc, vcpu, val));
2126 if (vmcb_write(svm_sc, vcpu, ident, val) == 0) {
2130 reg = swctx_regptr(svm_get_guest_regctx(svm_sc, vcpu), ident);
2138 * XXX deal with CR3 and invalidate TLB entries tagged with the
2139 * vcpu's ASID. This needs to be treated differently depending on
2140 * whether 'running' is true/false.
2143 VCPU_CTR1(svm_sc->vm, vcpu, "svm_setreg: unknown register %#x", ident);
2148 svm_setcap(void *arg, int vcpu, int type, int val)
2150 struct svm_softc *sc;
2156 case VM_CAP_HALT_EXIT:
2157 svm_set_intercept(sc, vcpu, VMCB_CTRL1_INTCPT,
2158 VMCB_INTCPT_HLT, val);
2160 case VM_CAP_PAUSE_EXIT:
2161 svm_set_intercept(sc, vcpu, VMCB_CTRL1_INTCPT,
2162 VMCB_INTCPT_PAUSE, val);
2164 case VM_CAP_UNRESTRICTED_GUEST:
2165 /* Unrestricted guest execution cannot be disabled in SVM */
2177 svm_getcap(void *arg, int vcpu, int type, int *retval)
2179 struct svm_softc *sc;
2186 case VM_CAP_HALT_EXIT:
2187 *retval = svm_get_intercept(sc, vcpu, VMCB_CTRL1_INTCPT,
2190 case VM_CAP_PAUSE_EXIT:
2191 *retval = svm_get_intercept(sc, vcpu, VMCB_CTRL1_INTCPT,
2194 case VM_CAP_UNRESTRICTED_GUEST:
2195 *retval = 1; /* unrestricted guest is always enabled */
2204 static struct vlapic *
2205 svm_vlapic_init(void *arg, int vcpuid)
2207 struct svm_softc *svm_sc;
2208 struct vlapic *vlapic;
2211 vlapic = malloc(sizeof(struct vlapic), M_SVM_VLAPIC, M_WAITOK | M_ZERO);
2212 vlapic->vm = svm_sc->vm;
2213 vlapic->vcpuid = vcpuid;
2214 vlapic->apic_page = (struct LAPIC *)&svm_sc->apic_page[vcpuid];
2216 vlapic_init(vlapic);
2222 svm_vlapic_cleanup(void *arg, struct vlapic *vlapic)
2225 vlapic_cleanup(vlapic);
2226 free(vlapic, M_SVM_VLAPIC);
2229 struct vmm_ops vmm_ops_amd = {