2 * Copyright (c) 2010 Per Odlund <per.odlund@armagedon.se>
3 * Copyright (C) 2011 MARVELL INTERNATIONAL LTD.
6 * Developed by Semihalf.
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. Neither the name of MARVELL nor the names of contributors
17 * may be used to endorse or promote products derived from this software
18 * without specific prior written permission.
20 * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND
21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
24 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
25 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
26 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
28 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
29 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 #include <machine/asm.h>
34 __FBSDID("$FreeBSD$");
36 #include <machine/sysreg.h>
41 .word _C_LABEL(arm_cache_loc)
43 .word _C_LABEL(arm_cache_type)
44 .Larmv7_dcache_line_size:
45 .word _C_LABEL(arm_dcache_min_line_size)
46 .Larmv7_icache_line_size:
47 .word _C_LABEL(arm_icache_min_line_size)
48 .Larmv7_idcache_line_size:
49 .word _C_LABEL(arm_idcache_min_line_size)
57 #define PT_NOS (1 << 5)
60 #define PT_INNER_WT (1 << 0)
61 #define PT_INNER_WB ((1 << 0) | (1 << 6))
62 #define PT_INNER_WBWA (1 << 6)
64 #define PT_OUTER_WT (2 << 3)
65 #define PT_OUTER_WB (3 << 3)
66 #define PT_OUTER_WBWA (1 << 3)
69 #define PT_ATTR (PT_S|PT_INNER_WBWA|PT_OUTER_WBWA|PT_NOS)
71 #define PT_ATTR (PT_INNER_WBWA|PT_OUTER_WBWA)
89 ENTRY(armv7_tlb_flushID)
101 END(armv7_tlb_flushID)
103 ENTRY(armv7_tlb_flushID_SE)
107 mcr CP15_TLBIMVAAIS(r0)
116 END(armv7_tlb_flushID_SE)
118 /* Based on algorithm from ARM Architecture Reference Manual */
119 ENTRY(armv7_dcache_wbinv_all)
120 stmdb sp!, {r4, r5, r6, r7, r8, r9}
122 /* Get cache level */
123 ldr r0, .Lcoherency_level
127 /* For each cache level */
130 /* Get cache type for given level */
140 /* Get number of ways */
142 ands r4, r4, r1, lsr #3
147 ands r7, r7, r1, lsr #13
152 orr r6, r6, r9, lsl r5
153 orr r6, r6, r7, lsl r2
155 /* Clean and invalidate data cache by way/index */
167 ldmia sp!, {r4, r5, r6, r7, r8, r9}
169 END(armv7_dcache_wbinv_all)
171 ENTRY(armv7_idcache_wbinv_all)
173 bl armv7_dcache_wbinv_all
183 END(armv7_idcache_wbinv_all)
185 ENTRY(armv7_dcache_wb_range)
186 ldr ip, .Larmv7_dcache_line_size
197 dsb /* data synchronization barrier */
199 END(armv7_dcache_wb_range)
201 ENTRY(armv7_dcache_wbinv_range)
202 ldr ip, .Larmv7_dcache_line_size
209 mcr CP15_DCCIMVAC(r0)
212 bhi .Larmv7_wbinv_next
213 dsb /* data synchronization barrier */
215 END(armv7_dcache_wbinv_range)
218 * Note, we must not invalidate everything. If the range is too big we
219 * must use wb-inv of the entire cache.
221 ENTRY(armv7_dcache_inv_range)
222 ldr ip, .Larmv7_dcache_line_size
233 dsb /* data synchronization barrier */
235 END(armv7_dcache_inv_range)
237 ENTRY(armv7_idcache_wbinv_range)
238 ldr ip, .Larmv7_idcache_line_size
244 .Larmv7_id_wbinv_next:
246 mcr CP15_DCCIMVAC(r0)
249 bhi .Larmv7_id_wbinv_next
250 dsb /* data synchronization barrier */
251 isb /* instruction synchronization barrier */
253 END(armv7_idcache_wbinv_range)
256 ENTRY_NP(armv7_icache_sync_range)
257 ldr ip, .Larmv7_icache_line_size
259 sub r3, ip, #1 /* Address need not be aligned, but */
260 and r2, r0, r3 /* round length up if op spans line */
261 add r1, r1, r2 /* boundary: len += addr & linemask; */
267 bhi .Larmv7_sync_next
268 dsb /* data synchronization barrier */
269 isb /* instruction synchronization barrier */
271 END(armv7_icache_sync_range)
273 ENTRY(armv7_cpu_sleep)
274 dsb /* data synchronization barrier */
275 wfi /* wait for interrupt */
279 ENTRY(armv7_context_switch)
293 END(armv7_context_switch)
295 ENTRY(armv7_drain_writebuf)
298 END(armv7_drain_writebuf)
309 bic r3, r2, r0 /* Clear bits */
310 eor r3, r3, r1 /* XOR bits */
319 * Invalidate all I+D+branch cache. Used by startup code, which counts
320 * on the fact that only r0-r3,ip are modified and no stack space is used.
322 ENTRY(armv7_idcache_inv_all)
324 mcr CP15_CSSELR(r0) @ set cache level to L1
327 ubfx r2, r0, #13, #15 @ get num sets - 1 from CCSIDR
328 ubfx r3, r0, #3, #10 @ get numways - 1 from CCSIDR
329 clz r1, r3 @ number of bits to MSB of way
330 lsl r3, r3, r1 @ shift into position
332 lsl ip, ip, r1 @ ip now contains the way decr
334 ubfx r0, r0, #0, #3 @ get linesize from CCSIDR
335 add r0, r0, #4 @ apply bias
336 lsl r2, r2, r0 @ shift sets by log2(linesize)
337 add r3, r3, r2 @ merge numsets - 1 with numways - 1
338 sub ip, ip, r2 @ subtract numsets - 1 from way decr
340 lsl r1, r1, r0 @ r1 now contains the set decr
341 mov r2, ip @ r2 now contains set way decr
343 /* r3 = ways/sets, r2 = way decr, r1 = set decr, r0 and ip are free */
344 1: mcr CP15_DCISW(r3) @ invalidate line
345 movs r0, r3 @ get current way/set
346 beq 2f @ at 0 means we are done.
347 movs r0, r0, lsl #10 @ clear way bits leaving only set bits
348 subne r3, r3, r1 @ non-zero?, decrement set #
349 subeq r3, r3, r2 @ zero?, decrement way # and restore set count
352 2: dsb @ wait for stores to finish
354 mcr CP15_ICIALLU @ invalidate instruction+branch cache
355 isb @ instruction sync barrier
357 END(armv7_idcache_inv_all)