2 * Copyright (c) 2016 The FreeBSD Foundation
4 * This software was developed by Andrew Turner under
5 * the sponsorship of the FreeBSD Foundation.
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
31 #ifndef _GIC_COMMON_H_
32 #define _GIC_COMMON_H_
34 struct arm_gic_range {
40 #define GIC_IVAR_HW_REV 500
41 #define GIC_IVAR_BUS 501
42 #define GIC_IVAR_VGIC 502
44 /* GIC_IVAR_BUS values */
45 #define GIC_BUS_UNKNOWN 0
47 #define GIC_BUS_ACPI 2
50 __BUS_ACCESSOR(gic, hw_rev, GIC, HW_REV, u_int);
51 __BUS_ACCESSOR(gic, bus, GIC, BUS, u_int);
52 __BUS_ACCESSOR(gic, vgic, GIC, VGIC, u_int);
54 /* Software Generated Interrupts */
55 #define GIC_FIRST_SGI 0 /* Irqs 0-15 are SGIs/IPIs. */
56 #define GIC_LAST_SGI 15
57 /* Private Peripheral Interrupts */
58 #define GIC_FIRST_PPI 16 /* Irqs 16-31 are private (per */
59 #define GIC_LAST_PPI 31 /* core) peripheral interrupts. */
60 /* Shared Peripheral Interrupts */
61 #define GIC_FIRST_SPI 32 /* Irqs 32+ are shared peripherals. */
63 /* Common register values */
64 #define GICD_CTLR 0x0000 /* v1 ICDDCR */
65 #define GICD_TYPER 0x0004 /* v1 ICDICTR */
66 #define GICD_TYPER_ITLINESNUM_MASK 0x1f
67 #define GICD_TYPER_I_NUM(n) ((((n) & 0x1F) + 1) * 32)
68 #define GICD_IIDR 0x0008 /* v1 ICDIIDR */
69 #define GICD_IIDR_PROD_SHIFT 24
70 #define GICD_IIDR_PROD_MASK 0xff000000
71 #define GICD_IIDR_PROD(x) \
72 (((x) & GICD_IIDR_PROD_MASK) >> GICD_IIDR_PROD_SHIFT)
73 #define GICD_IIDR_VAR_SHIFT 16
74 #define GICD_IIDR_VAR_MASK 0x000f0000
75 #define GICD_IIDR_VAR(x) \
76 (((x) & GICD_IIDR_VAR_MASK) >> GICD_IIDR_VAR_SHIFT)
77 #define GICD_IIDR_REV_SHIFT 12
78 #define GICD_IIDR_REV_MASK 0x0000f000
79 #define GICD_IIDR_REV(x) \
80 (((x) & GICD_IIDR_REV_MASK) >> GICD_IIDR_REV_SHIFT)
81 #define GICD_IIDR_IMPL_SHIFT 0
82 #define GICD_IIDR_IMPL_MASK 0x00000fff
83 #define GICD_IIDR_IMPL(x) \
84 (((x) & GICD_IIDR_IMPL_MASK) >> GICD_IIDR_IMPL_SHIFT)
85 #define GICD_IGROUPR(n) (0x0080 + (((n) >> 5) * 4)) /* v1 ICDISER */
86 #define GICD_I_PER_IGROUPRn 32
87 #define GICD_ISENABLER(n) (0x0100 + (((n) >> 5) * 4)) /* v1 ICDISER */
88 #define GICD_I_MASK(n) (1ul << ((n) & 0x1f))
89 #define GICD_I_PER_ISENABLERn 32
90 #define GICD_ICENABLER(n) (0x0180 + (((n) >> 5) * 4)) /* v1 ICDICER */
91 #define GICD_ISPENDR(n) (0x0200 + (((n) >> 5) * 4)) /* v1 ICDISPR */
92 #define GICD_ICPENDR(n) (0x0280 + (((n) >> 5) * 4)) /* v1 ICDICPR */
93 #define GICD_ISACTIVER(n) (0x0300 + (((n) >> 5) * 4)) /* v1 ICDABR */
94 #define GICD_ICACTIVER(n) (0x0380 + (((n) >> 5) * 4))
95 #define GICD_IPRIORITYR(n) (0x0400 + (((n) >> 2) * 4)) /* v1 ICDIPR */
96 #define GICD_I_PER_IPRIORITYn 4
97 #define GICD_ITARGETSR(n) (0x0800 + (((n) >> 2) * 4)) /* v1 ICDIPTR */
98 #define GICD_ICFGR(n) (0x0C00 + (((n) >> 4) * 4)) /* v1 ICDICFR */
99 #define GICD_I_PER_ICFGRn 16
100 /* First bit is a polarity bit (0 - low, 1 - high) */
101 #define GICD_ICFGR_POL_LOW (0 << 0)
102 #define GICD_ICFGR_POL_HIGH (1 << 0)
103 #define GICD_ICFGR_POL_MASK 0x1
104 /* Second bit is a trigger bit (0 - level, 1 - edge) */
105 #define GICD_ICFGR_TRIG_LVL (0 << 1)
106 #define GICD_ICFGR_TRIG_EDGE (1 << 1)
107 #define GICD_ICFGR_TRIG_MASK 0x2
108 #define GICD_SGIR 0x0F00 /* v1 ICDSGIR */
109 #define GICD_SGI_TARGET_SHIFT 16
111 #endif /* _GIC_COMMON_H_ */