2 * Copyright (c) 2006 M. Warner Losh.
3 * Copyright (c) 2011-2012 Ian Lepore.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
15 * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 #include "opt_platform.h"
30 #include <sys/cdefs.h>
31 __FBSDID("$FreeBSD$");
33 #include <sys/param.h>
34 #include <sys/systm.h>
37 #include <sys/kernel.h>
40 #include <sys/malloc.h>
41 #include <sys/module.h>
45 #include <machine/bus.h>
47 #include <arm/at91/at91var.h>
48 #include <arm/at91/at91_spireg.h>
49 #include <arm/at91/at91_pdcreg.h>
51 #include <dev/spibus/spi.h>
52 #include <dev/spibus/spibusvar.h>
55 #include <dev/ofw/ofw_bus.h>
56 #include <dev/ofw/ofw_bus_subr.h>
59 #include "spibus_if.h"
63 device_t dev; /* Myself */
64 void *intrhand; /* Interrupt handle */
65 struct resource *irq_res; /* IRQ resource */
66 struct resource *mem_res; /* Memory resource */
67 bus_dma_tag_t dmatag; /* bus dma tag for transfers */
68 bus_dmamap_t map[4]; /* Maps for the transaction */
69 struct sx xfer_mtx; /* Enforce one transfer at a time */
70 uint32_t xfer_done; /* interrupt<->mainthread signaling */
73 #define CS_TO_MR(cs) ((~(1 << (cs)) & 0x0f) << 16)
75 static inline uint32_t
76 RD4(struct at91_spi_softc *sc, bus_size_t off)
79 return (bus_read_4(sc->mem_res, off));
83 WR4(struct at91_spi_softc *sc, bus_size_t off, uint32_t val)
86 bus_write_4(sc->mem_res, off, val);
89 /* bus entry points */
90 static int at91_spi_attach(device_t dev);
91 static int at91_spi_detach(device_t dev);
92 static int at91_spi_probe(device_t dev);
93 static int at91_spi_transfer(device_t dev, device_t child,
94 struct spi_command *cmd);
97 static void at91_getaddr(void *arg, bus_dma_segment_t *segs, int nsegs,
99 static int at91_spi_activate(device_t dev);
100 static void at91_spi_deactivate(device_t dev);
101 static void at91_spi_intr(void *arg);
104 at91_spi_probe(device_t dev)
107 if (!ofw_bus_is_compatible(dev, "atmel,at91rm9200-spi"))
110 device_set_desc(dev, "AT91 SPI");
115 at91_spi_attach(device_t dev)
117 struct at91_spi_softc *sc;
121 sc = device_get_softc(dev);
124 sx_init(&sc->xfer_mtx, device_get_nameunit(dev));
127 * Allocate resources.
129 err = at91_spi_activate(dev);
135 * Disable devices need to hold their resources, so return now and not attach
136 * the spibus, setup interrupt handlers, etc.
138 if (!ofw_bus_status_okay(dev))
143 * Set up the hardware.
146 WR4(sc, SPI_CR, SPI_CR_SWRST);
147 /* "Software Reset must be Written Twice" erratum */
148 WR4(sc, SPI_CR, SPI_CR_SWRST);
149 WR4(sc, SPI_IDR, 0xffffffff);
151 WR4(sc, SPI_MR, (0xf << 24) | SPI_MR_MSTR | SPI_MR_MODFDIS |
155 * For now, run the bus at the slowest speed possible as otherwise we
156 * may encounter data corruption on transmit as seen with ETHERNUT5
157 * and AT45DB321D even though both board and slave device can take
159 * This also serves as a work-around for the "NPCSx rises if no data
160 * data is to be transmitted" erratum. The ideal workaround for the
161 * latter is to take the chip select control away from the peripheral
162 * and manage it directly as a GPIO line. The easy solution is to
163 * slow down the bus so dramatically that it just never gets starved
164 * as may be seen when the OCHI controller is running and consuming
165 * memory and APB bandwidth.
166 * Also, currently we lack a way for lettting both the board and the
167 * slave devices take their maximum supported SPI clocks into account.
168 * Also, we hard-wire SPI mode to 3.
170 csr = SPI_CSR_CPOL | (4 << 16) | (0xff << 8);
171 WR4(sc, SPI_CSR0, csr);
172 WR4(sc, SPI_CSR1, csr);
173 WR4(sc, SPI_CSR2, csr);
174 WR4(sc, SPI_CSR3, csr);
176 WR4(sc, SPI_CR, SPI_CR_SPIEN);
178 WR4(sc, PDC_PTCR, PDC_PTCR_TXTDIS);
179 WR4(sc, PDC_PTCR, PDC_PTCR_RXTDIS);
180 WR4(sc, PDC_RNPR, 0);
181 WR4(sc, PDC_RNCR, 0);
182 WR4(sc, PDC_TNPR, 0);
183 WR4(sc, PDC_TNCR, 0);
191 device_add_child(dev, "spibus", -1);
192 bus_generic_attach(dev);
195 at91_spi_deactivate(dev);
200 at91_spi_detach(device_t dev)
203 return (EBUSY); /* XXX */
207 at91_spi_activate(device_t dev)
209 struct at91_spi_softc *sc;
212 sc = device_get_softc(dev);
216 sc->mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
218 if (sc->mem_res == NULL)
222 sc->irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
224 if (sc->irq_res == NULL)
226 err = bus_setup_intr(dev, sc->irq_res, INTR_TYPE_MISC | INTR_MPSAFE,
227 NULL, at91_spi_intr, sc, &sc->intrhand);
231 err = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0,
232 BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 2048, 1,
233 2048, BUS_DMA_ALLOCNOW, NULL, NULL, &sc->dmatag);
237 for (i = 0; i < 4; i++) {
238 err = bus_dmamap_create(sc->dmatag, 0, &sc->map[i]);
244 at91_spi_deactivate(dev);
249 at91_spi_deactivate(device_t dev)
251 struct at91_spi_softc *sc;
254 sc = device_get_softc(dev);
255 bus_generic_detach(dev);
257 for (i = 0; i < 4; i++)
259 bus_dmamap_destroy(sc->dmatag, sc->map[i]);
262 bus_dma_tag_destroy(sc->dmatag);
265 bus_teardown_intr(dev, sc->irq_res, sc->intrhand);
268 bus_release_resource(dev, SYS_RES_IRQ,
269 rman_get_rid(sc->irq_res), sc->irq_res);
273 bus_release_resource(dev, SYS_RES_MEMORY,
274 rman_get_rid(sc->mem_res), sc->mem_res);
279 at91_getaddr(void *arg, bus_dma_segment_t *segs, int nsegs __unused,
285 *(bus_addr_t *)arg = segs[0].ds_addr;
289 at91_spi_transfer(device_t dev, device_t child, struct spi_command *cmd)
291 struct at91_spi_softc *sc;
293 int err, i, j, mode[4], cs;
295 KASSERT(cmd->tx_cmd_sz == cmd->rx_cmd_sz,
296 ("%s: TX/RX command sizes should be equal", __func__));
297 KASSERT(cmd->tx_data_sz == cmd->rx_data_sz,
298 ("%s: TX/RX data sizes should be equal", __func__));
300 /* get the proper chip select */
301 spibus_get_cs(child, &cs);
303 sc = device_get_softc(dev);
306 sx_xlock(&sc->xfer_mtx);
309 * Disable transfers while we set things up.
311 WR4(sc, PDC_PTCR, PDC_PTCR_TXTDIS | PDC_PTCR_RXTDIS);
314 * PSCDEC = 0 has a range of 0..3 for chip select. We
315 * don't support PSCDEC = 1 which has a range of 0..15.
317 if (cs < 0 || cs > 3) {
319 "Invalid chip select %d requested by %s\n", cs,
320 device_get_nameunit(child));
325 #ifdef SPI_CHIP_SELECT_HIGH_SUPPORT
327 * The AT91RM9200 couldn't do CS high for CS 0. Other chips can, but we
328 * don't support that yet, or other spi modes.
330 if (at91_is_rm92() && cs == 0 &&
331 (cmd->flags & SPI_CHIP_SELECT_HIGH) != 0) {
333 "Invalid chip select high requested by %s for cs 0.\n",
334 device_get_nameunit(child));
339 err = (RD4(sc, SPI_MR) & ~0x000f0000) | CS_TO_MR(cs);
340 WR4(sc, SPI_MR, err);
343 * Set up the TX side of the transfer.
345 if ((err = bus_dmamap_load(sc->dmatag, sc->map[i], cmd->tx_cmd,
346 cmd->tx_cmd_sz, at91_getaddr, &addr, 0)) != 0)
348 WR4(sc, PDC_TPR, addr);
349 WR4(sc, PDC_TCR, cmd->tx_cmd_sz);
350 bus_dmamap_sync(sc->dmatag, sc->map[i], BUS_DMASYNC_PREWRITE);
351 mode[i++] = BUS_DMASYNC_POSTWRITE;
352 if (cmd->tx_data_sz > 0) {
353 if ((err = bus_dmamap_load(sc->dmatag, sc->map[i],
354 cmd->tx_data, cmd->tx_data_sz, at91_getaddr, &addr, 0)) !=
357 WR4(sc, PDC_TNPR, addr);
358 WR4(sc, PDC_TNCR, cmd->tx_data_sz);
359 bus_dmamap_sync(sc->dmatag, sc->map[i], BUS_DMASYNC_PREWRITE);
360 mode[i++] = BUS_DMASYNC_POSTWRITE;
364 * Set up the RX side of the transfer.
366 if ((err = bus_dmamap_load(sc->dmatag, sc->map[i], cmd->rx_cmd,
367 cmd->rx_cmd_sz, at91_getaddr, &addr, 0)) != 0)
369 WR4(sc, PDC_RPR, addr);
370 WR4(sc, PDC_RCR, cmd->rx_cmd_sz);
371 bus_dmamap_sync(sc->dmatag, sc->map[i], BUS_DMASYNC_PREREAD);
372 mode[i++] = BUS_DMASYNC_POSTREAD;
373 if (cmd->rx_data_sz > 0) {
374 if ((err = bus_dmamap_load(sc->dmatag, sc->map[i],
375 cmd->rx_data, cmd->rx_data_sz, at91_getaddr, &addr, 0)) !=
378 WR4(sc, PDC_RNPR, addr);
379 WR4(sc, PDC_RNCR, cmd->rx_data_sz);
380 bus_dmamap_sync(sc->dmatag, sc->map[i], BUS_DMASYNC_PREREAD);
381 mode[i++] = BUS_DMASYNC_POSTREAD;
385 * Start the transfer, wait for it to complete.
388 WR4(sc, SPI_IER, SPI_SR_RXBUFF);
389 WR4(sc, PDC_PTCR, PDC_PTCR_TXTEN | PDC_PTCR_RXTEN);
391 err = tsleep(&sc->xfer_done, PCATCH | PZERO, "at91_spi", hz);
392 while (sc->xfer_done == 0 && err != EINTR);
395 * Stop the transfer and clean things up.
397 WR4(sc, PDC_PTCR, PDC_PTCR_TXTDIS | PDC_PTCR_RXTDIS);
399 for (j = 0; j < i; j++)
400 bus_dmamap_sync(sc->dmatag, sc->map[j], mode[j]);
402 for (j = 0; j < i; j++)
403 bus_dmamap_unload(sc->dmatag, sc->map[j]);
405 sx_xunlock(&sc->xfer_mtx);
411 at91_spi_intr(void *arg)
413 struct at91_spi_softc *sc;
416 sc = (struct at91_spi_softc*)arg;
418 sr = RD4(sc, SPI_SR) & RD4(sc, SPI_IMR);
419 if ((sr & SPI_SR_RXBUFF) != 0) {
421 WR4(sc, SPI_IDR, SPI_SR_RXBUFF);
422 wakeup(&sc->xfer_done);
424 if ((sr & ~SPI_SR_RXBUFF) != 0) {
425 device_printf(sc->dev, "Unexpected ISR %#x\n", sr);
426 WR4(sc, SPI_IDR, sr & ~SPI_SR_RXBUFF);
430 static devclass_t at91_spi_devclass;
432 static device_method_t at91_spi_methods[] = {
433 /* Device interface */
434 DEVMETHOD(device_probe, at91_spi_probe),
435 DEVMETHOD(device_attach, at91_spi_attach),
436 DEVMETHOD(device_detach, at91_spi_detach),
438 /* spibus interface */
439 DEVMETHOD(spibus_transfer, at91_spi_transfer),
444 static driver_t at91_spi_driver = {
447 sizeof(struct at91_spi_softc),
451 DRIVER_MODULE(at91_spi, simplebus, at91_spi_driver, at91_spi_devclass, NULL,
454 DRIVER_MODULE(at91_spi, atmelarm, at91_spi_driver, at91_spi_devclass, NULL,