2 * Copyright (c) 2005 Olivier Houchard. All rights reserved.
3 * Copyright (c) 2010 Greg Ansley. All rights reserved.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
14 * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 #include <sys/cdefs.h>
28 __FBSDID("$FreeBSD$");
30 #include <sys/param.h>
31 #include <sys/systm.h>
33 #include <sys/kernel.h>
34 #include <sys/malloc.h>
35 #include <sys/module.h>
37 #define _ARM32_BUS_DMA_PRIVATE
38 #include <machine/bus.h>
40 #include <arm/at91/at91var.h>
41 #include <arm/at91/at91reg.h>
42 #include <arm/at91/at91soc.h>
43 #include <arm/at91/at91_aicreg.h>
44 #include <arm/at91/at91sam9g20reg.h>
45 #include <arm/at91/at91_pitreg.h>
46 #include <arm/at91/at91_pmcreg.h>
47 #include <arm/at91/at91_pmcvar.h>
48 #include <arm/at91/at91_rstreg.h>
51 * Standard priority levels for the system. 0 is lowest and 7 is highest.
52 * These values are the ones Atmel uses for its Linux port
54 static const int at91_irq_prio[32] =
56 7, /* Advanced Interrupt Controller */
57 7, /* System Peripherals */
58 1, /* Parallel IO Controller A */
59 1, /* Parallel IO Controller B */
60 1, /* Parallel IO Controller C */
61 0, /* Analog-to-Digital Converter */
65 0, /* Multimedia Card Interface */
66 2, /* USB Device Port */
67 6, /* Two-Wire Interface */
68 5, /* Serial Peripheral Interface 0 */
69 5, /* Serial Peripheral Interface 1 */
70 5, /* Serial Synchronous Controller */
73 0, /* Timer Counter 0 */
74 0, /* Timer Counter 1 */
75 0, /* Timer Counter 2 */
76 2, /* USB Host port */
78 0, /* Image Sensor Interface */
82 0, /* Timer Counter 3 */
83 0, /* Timer Counter 4 */
84 0, /* Timer Counter 5 */
85 0, /* Advanced Interrupt Controller IRQ0 */
86 0, /* Advanced Interrupt Controller IRQ1 */
87 0, /* Advanced Interrupt Controller IRQ2 */
90 static const uint32_t at91_pio_base[] = {
91 AT91SAM9G20_PIOA_BASE,
92 AT91SAM9G20_PIOB_BASE,
93 AT91SAM9G20_PIOC_BASE,
96 #define DEVICE(_name, _id, _unit) \
99 AT91SAM9G20_ ## _id ##_BASE, \
100 AT91SAM9G20_ ## _id ## _SIZE, \
101 AT91SAM9G20_IRQ_ ## _id \
104 static const struct cpu_devs at91_devs[] =
106 DEVICE("at91_aic", AIC, 0),
107 DEVICE("at91_pmc", PMC, 0),
108 DEVICE("at91_wdt", WDT, 0),
109 DEVICE("at91_rst", RSTC, 0),
110 DEVICE("at91_pit", PIT, 0),
111 DEVICE("at91_pio", PIOA, 0),
112 DEVICE("at91_pio", PIOB, 1),
113 DEVICE("at91_pio", PIOC, 2),
114 DEVICE("at91_twi", TWI, 0),
115 DEVICE("at91_mci", MCI, 0),
116 DEVICE("uart", DBGU, 0),
117 DEVICE("uart", USART0, 1),
118 DEVICE("uart", USART1, 2),
119 DEVICE("uart", USART2, 3),
120 DEVICE("uart", USART3, 4),
121 DEVICE("uart", USART4, 5),
122 DEVICE("uart", USART5, 6),
123 DEVICE("spi", SPI0, 0),
124 DEVICE("spi", SPI1, 1),
125 DEVICE("ate", EMAC, 0),
126 DEVICE("macb", EMAC, 0),
127 DEVICE("nand", NAND, 0),
128 DEVICE("ohci", OHCI, 0),
133 at91_clock_init(void)
135 struct at91_pmc_clock *clk;
137 /* Update USB device port clock info */
138 clk = at91_pmc_clock_ref("udpck");
139 clk->pmc_mask = PMC_SCER_UDP_SAM9;
140 at91_pmc_clock_deref(clk);
142 /* Update USB host port clock info */
143 clk = at91_pmc_clock_ref("uhpck");
144 clk->pmc_mask = PMC_SCER_UHP_SAM9;
145 at91_pmc_clock_deref(clk);
147 /* Each SOC has different PLL contraints */
148 clk = at91_pmc_clock_ref("plla");
149 clk->pll_min_in = SAM9G20_PLL_A_MIN_IN_FREQ; /* 2 MHz */
150 clk->pll_max_in = SAM9G20_PLL_A_MAX_IN_FREQ; /* 32 MHz */
151 clk->pll_min_out = SAM9G20_PLL_A_MIN_OUT_FREQ; /* 400 MHz */
152 clk->pll_max_out = SAM9G20_PLL_A_MAX_OUT_FREQ; /* 800 MHz */
153 clk->pll_mul_shift = SAM9G20_PLL_A_MUL_SHIFT;
154 clk->pll_mul_mask = SAM9G20_PLL_A_MUL_MASK;
155 clk->pll_div_shift = SAM9G20_PLL_A_DIV_SHIFT;
156 clk->pll_div_mask = SAM9G20_PLL_A_DIV_MASK;
157 clk->set_outb = at91_pmc_800mhz_plla_outb;
158 at91_pmc_clock_deref(clk);
160 clk = at91_pmc_clock_ref("pllb");
161 clk->pll_min_in = SAM9G20_PLL_B_MIN_IN_FREQ; /* 2 MHz */
162 clk->pll_max_in = SAM9G20_PLL_B_MAX_IN_FREQ; /* 32 MHz */
163 clk->pll_min_out = SAM9G20_PLL_B_MIN_OUT_FREQ; /* 30 MHz */
164 clk->pll_max_out = SAM9G20_PLL_B_MAX_OUT_FREQ; /* 100 MHz */
165 clk->pll_mul_shift = SAM9G20_PLL_B_MUL_SHIFT;
166 clk->pll_mul_mask = SAM9G20_PLL_B_MUL_MASK;
167 clk->pll_div_shift = SAM9G20_PLL_B_DIV_SHIFT;
168 clk->pll_div_mask = SAM9G20_PLL_B_DIV_MASK;
169 clk->set_outb = at91_pmc_800mhz_pllb_outb;
170 at91_pmc_clock_deref(clk);
173 static struct at91_soc_data soc_data = {
174 .soc_delay = at91_pit_delay,
175 .soc_reset = at91_rst_cpu_reset,
176 .soc_clock_init = at91_clock_init,
177 .soc_irq_prio = at91_irq_prio,
178 .soc_children = at91_devs,
179 .soc_pio_base = at91_pio_base,
180 .soc_pio_count = nitems(at91_pio_base),
183 AT91_SOC(AT91_T_SAM9G20, &soc_data);