2 * SPDX-License-Identifier: BSD-2-Clause
4 * Copyright (c) 2019 Ruslan Bukin <br@bsdpad.com>
6 * This software was developed by SRI International and the University of
7 * Cambridge Computer Laboratory (Department of Computer Science and
8 * Technology) under DARPA contract HR0011-18-C-0016 ("ECATS"), as part of the
9 * DARPA SSITH research programme.
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
14 * 1. Redistributions of source code must retain the above copyright
15 * notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 * notice, this list of conditions and the following disclaimer in the
18 * documentation and/or other materials provided with the distribution.
20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
24 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
25 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
26 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
28 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
29 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 * Intel Stratix 10 FPGA Manager.
37 #include <sys/cdefs.h>
38 #include <sys/param.h>
39 #include <sys/systm.h>
41 #include <sys/kernel.h>
42 #include <sys/module.h>
43 #include <sys/malloc.h>
45 #include <sys/timeet.h>
46 #include <sys/timetc.h>
51 #include <dev/ofw/openfirm.h>
52 #include <dev/ofw/ofw_bus.h>
53 #include <dev/ofw/ofw_bus_subr.h>
55 #include <arm64/intel/stratix10-svc.h>
57 #include <machine/bus.h>
58 #include <machine/cpu.h>
59 #include <machine/intr.h>
61 #define SVC_BUF_SIZE (2 * 1024 * 1024)
63 struct fpgamgr_s10_softc {
64 struct cdev *mgr_cdev;
65 struct cdev *mgr_cdev_partial;
68 struct s10_svc_mem mem;
74 fpga_open(struct cdev *dev, int flags __unused,
75 int fmt __unused, struct thread *td __unused)
77 struct fpgamgr_s10_softc *sc;
78 struct s10_svc_msg msg;
90 err = s10_svc_allocate_memory(sc->s10_svc_dev,
91 &sc->mem, SVC_BUF_SIZE);
97 bzero(&msg, sizeof(struct s10_svc_msg));
98 msg.command = COMMAND_RECONFIG;
99 if (dev == sc->mgr_cdev_partial)
100 msg.flags |= COMMAND_RECONFIG_FLAG_PARTIAL;
101 ret = s10_svc_send(sc->s10_svc_dev, &msg);
114 fpga_write(struct cdev *dev, struct uio *uio, int ioflag)
116 struct fpgamgr_s10_softc *sc;
123 if (sc->opened == 0) {
129 while (uio->uio_resid > 0) {
130 addr = sc->mem.vaddr + sc->mem.fill;
131 if (sc->mem.fill >= SVC_BUF_SIZE)
133 amnt = MIN(uio->uio_resid, (SVC_BUF_SIZE - sc->mem.fill));
134 uiomove((void *)addr, amnt, uio);
135 sc->mem.fill += amnt;
144 fpga_close(struct cdev *dev, int flags __unused,
145 int fmt __unused, struct thread *td __unused)
147 struct fpgamgr_s10_softc *sc;
148 struct s10_svc_msg msg;
154 if (sc->opened == 0) {
160 /* Submit bitstream */
161 bzero(&msg, sizeof(struct s10_svc_msg));
162 msg.command = COMMAND_RECONFIG_DATA_SUBMIT;
163 msg.payload = (void *)sc->mem.paddr;
164 msg.payload_length = sc->mem.fill;
165 ret = s10_svc_send(sc->s10_svc_dev, &msg);
167 device_printf(sc->dev, "Failed to submit data\n");
168 s10_svc_free_memory(sc->s10_svc_dev, &sc->mem);
174 /* Claim memory buffer back */
175 bzero(&msg, sizeof(struct s10_svc_msg));
176 msg.command = COMMAND_RECONFIG_DATA_CLAIM;
177 s10_svc_send(sc->s10_svc_dev, &msg);
179 s10_svc_free_memory(sc->s10_svc_dev, &sc->mem);
187 fpga_ioctl(struct cdev *dev, u_long cmd, caddr_t addr, int flags,
194 static struct cdevsw fpga_cdevsw = {
195 .d_version = D_VERSION,
197 .d_close = fpga_close,
198 .d_write = fpga_write,
199 .d_ioctl = fpga_ioctl,
200 .d_name = "FPGA Manager",
204 fpgamgr_s10_probe(device_t dev)
207 if (!ofw_bus_status_okay(dev))
210 if (!ofw_bus_is_compatible(dev, "intel,stratix10-soc-fpga-mgr"))
213 device_set_desc(dev, "Stratix 10 SOC FPGA Manager");
215 return (BUS_PROBE_DEFAULT);
219 fpgamgr_s10_attach(device_t dev)
221 struct fpgamgr_s10_softc *sc;
224 sc = device_get_softc(dev);
227 dc = devclass_find("s10_svc");
231 sc->s10_svc_dev = devclass_get_device(dc, 0);
232 if (sc->s10_svc_dev == NULL)
235 sc->mgr_cdev = make_dev(&fpga_cdevsw, 0, UID_ROOT, GID_WHEEL,
236 0600, "fpga%d", device_get_unit(sc->dev));
237 if (sc->mgr_cdev == NULL) {
238 device_printf(dev, "Failed to create character device.\n");
242 sc->mgr_cdev_partial = make_dev(&fpga_cdevsw, 0, UID_ROOT, GID_WHEEL,
243 0600, "fpga_partial%d", device_get_unit(sc->dev));
244 if (sc->mgr_cdev_partial == NULL) {
245 device_printf(dev, "Failed to create character device.\n");
249 sx_init(&sc->sx, "s10 fpga");
251 sc->mgr_cdev->si_drv1 = sc;
252 sc->mgr_cdev_partial->si_drv1 = sc;
258 fpgamgr_s10_detach(device_t dev)
260 struct fpgamgr_s10_softc *sc;
262 sc = device_get_softc(dev);
264 destroy_dev(sc->mgr_cdev);
265 destroy_dev(sc->mgr_cdev_partial);
272 static device_method_t fpgamgr_s10_methods[] = {
273 DEVMETHOD(device_probe, fpgamgr_s10_probe),
274 DEVMETHOD(device_attach, fpgamgr_s10_attach),
275 DEVMETHOD(device_detach, fpgamgr_s10_detach),
279 static driver_t fpgamgr_s10_driver = {
282 sizeof(struct fpgamgr_s10_softc),
285 DRIVER_MODULE(fpgamgr_s10, simplebus, fpgamgr_s10_driver, 0, 0);