2 * Copyright (c) 2004, 2005 Jung-uk Kim <jkim@FreeBSD.org>
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 #include <sys/cdefs.h>
28 __FBSDID("$FreeBSD$");
32 #include <sys/param.h>
33 #include <sys/systm.h>
34 #include <sys/malloc.h>
35 #include <sys/kernel.h>
36 #include <sys/module.h>
39 #include <sys/mutex.h>
42 #include <dev/agp/agppriv.h>
43 #include <dev/agp/agpreg.h>
44 #include <dev/pci/pcivar.h>
45 #include <dev/pci/pcireg.h>
48 #include <vm/vm_object.h>
50 #include <machine/bus.h>
51 #include <machine/resource.h>
55 extern void pci_cfgregwrite(int, int, int, int, uint32_t, int);
56 extern uint32_t pci_cfgregread(int, int, int, int, int);
58 static void agp_amd64_apbase_fixup(device_t);
60 static void agp_amd64_uli_init(device_t);
61 static int agp_amd64_uli_set_aperture(device_t, uint32_t);
63 static int agp_amd64_nvidia_match(uint16_t);
64 static void agp_amd64_nvidia_init(device_t);
65 static int agp_amd64_nvidia_set_aperture(device_t, uint32_t);
67 static int agp_amd64_via_match(void);
68 static void agp_amd64_via_init(device_t);
69 static int agp_amd64_via_set_aperture(device_t, uint32_t);
71 MALLOC_DECLARE(M_AGP);
73 #define AMD64_MAX_MCTRL 8
75 struct agp_amd64_softc {
77 uint32_t initial_aperture;
78 struct agp_gatt *gatt;
80 int mctrl[AMD64_MAX_MCTRL];
86 agp_amd64_match(device_t dev)
88 if (pci_get_class(dev) != PCIC_BRIDGE ||
89 pci_get_subclass(dev) != PCIS_BRIDGE_HOST ||
90 agp_find_caps(dev) == 0)
93 switch (pci_get_devid(dev)) {
95 return ("AMD 8151 AGP graphics tunnel");
97 return ("SiS 755 host to AGP bridge");
99 return ("SiS 760 host to AGP bridge");
101 return ("ULi M1689 AGP Controller");
103 if (agp_amd64_nvidia_match(0x00d2))
105 return ("NVIDIA nForce3 AGP Controller");
107 if (agp_amd64_nvidia_match(0x00e2))
109 return ("NVIDIA nForce3-250 AGP Controller");
111 return ("VIA 8380 host to PCI bridge");
113 return ("VIA 3238 host to PCI bridge");
115 return ("VIA K8T800Pro host to PCI bridge");
117 return ("VIA 8385 host to PCI bridge");
124 agp_amd64_nvidia_match(uint16_t devid)
126 /* XXX nForce3 requires secondary AGP bridge at 0:11:0. */
127 if (pci_cfgregread(0, 11, 0, PCIR_CLASS, 1) != PCIC_BRIDGE ||
128 pci_cfgregread(0, 11, 0, PCIR_SUBCLASS, 1) != PCIS_BRIDGE_PCI ||
129 pci_cfgregread(0, 11, 0, PCIR_VENDOR, 2) != 0x10de ||
130 pci_cfgregread(0, 11, 0, PCIR_DEVICE, 2) != devid)
137 agp_amd64_via_match(void)
139 /* XXX Some VIA bridge requires secondary AGP bridge at 0:1:0. */
140 if (pci_cfgregread(0, 1, 0, PCIR_CLASS, 1) != PCIC_BRIDGE ||
141 pci_cfgregread(0, 1, 0, PCIR_SUBCLASS, 1) != PCIS_BRIDGE_PCI ||
142 pci_cfgregread(0, 1, 0, PCIR_VENDOR, 2) != 0x1106 ||
143 pci_cfgregread(0, 1, 0, PCIR_DEVICE, 2) != 0xb188 ||
144 (pci_cfgregread(0, 1, 0, AGP_VIA_AGPSEL, 1) & 2))
151 agp_amd64_probe(device_t dev)
155 if (resource_disabled("agp", device_get_unit(dev)))
157 if ((desc = agp_amd64_match(dev))) {
158 device_set_desc(dev, desc);
159 return (BUS_PROBE_DEFAULT);
166 agp_amd64_attach(device_t dev)
168 struct agp_amd64_softc *sc = device_get_softc(dev);
169 struct agp_gatt *gatt;
172 for (i = 0, n = 0; i < PCI_SLOTMAX && n < AMD64_MAX_MCTRL; i++)
173 if (pci_cfgregread(0, i, 3, 0, 4) == 0x11031022) {
184 device_printf(dev, "%d Miscellaneous Control unit(s) found.\n",
187 if ((error = agp_generic_attach(dev)))
190 sc->initial_aperture = AGP_GET_APERTURE(dev);
193 gatt = agp_alloc_gatt(dev);
198 * Probably contigmalloc failure. Try reducing the
199 * aperture so that the gatt size reduces.
201 if (AGP_SET_APERTURE(dev, AGP_GET_APERTURE(dev) / 2)) {
202 agp_generic_detach(dev);
208 switch (pci_get_vendor(dev)) {
209 case 0x10b9: /* ULi */
210 agp_amd64_uli_init(dev);
211 if (agp_amd64_uli_set_aperture(dev, sc->initial_aperture))
215 case 0x10de: /* nVidia */
216 agp_amd64_nvidia_init(dev);
217 if (agp_amd64_nvidia_set_aperture(dev, sc->initial_aperture))
221 case 0x1106: /* VIA */
222 sc->via_agp = agp_amd64_via_match();
224 agp_amd64_via_init(dev);
225 if (agp_amd64_via_set_aperture(dev,
226 sc->initial_aperture))
232 /* Install the gatt and enable aperture. */
233 for (i = 0; i < sc->n_mctrl; i++) {
234 pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_ATTBASE,
235 (uint32_t)(gatt->ag_physical >> 8) & AGP_AMD64_ATTBASE_MASK,
237 pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL,
238 (pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 4) |
239 AGP_AMD64_APCTRL_GARTEN) &
240 ~(AGP_AMD64_APCTRL_DISGARTCPU | AGP_AMD64_APCTRL_DISGARTIO),
250 agp_amd64_detach(device_t dev)
252 struct agp_amd64_softc *sc = device_get_softc(dev);
257 for (i = 0; i < sc->n_mctrl; i++)
258 pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL,
259 pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 4) &
260 ~AGP_AMD64_APCTRL_GARTEN, 4);
262 AGP_SET_APERTURE(dev, sc->initial_aperture);
263 agp_free_gatt(sc->gatt);
269 static uint32_t agp_amd64_table[] = {
270 0x02000000, /* 32 MB */
271 0x04000000, /* 64 MB */
272 0x08000000, /* 128 MB */
273 0x10000000, /* 256 MB */
274 0x20000000, /* 512 MB */
275 0x40000000, /* 1024 MB */
276 0x80000000, /* 2048 MB */
279 #define AGP_AMD64_TABLE_SIZE \
280 (sizeof(agp_amd64_table) / sizeof(agp_amd64_table[0]))
283 agp_amd64_get_aperture(device_t dev)
285 struct agp_amd64_softc *sc = device_get_softc(dev);
288 i = (pci_cfgregread(0, sc->mctrl[0], 3, AGP_AMD64_APCTRL, 4) &
289 AGP_AMD64_APCTRL_SIZE_MASK) >> 1;
291 if (i >= AGP_AMD64_TABLE_SIZE)
294 return (agp_amd64_table[i]);
298 agp_amd64_set_aperture(device_t dev, uint32_t aperture)
300 struct agp_amd64_softc *sc = device_get_softc(dev);
304 for (i = 0; i < AGP_AMD64_TABLE_SIZE; i++)
305 if (agp_amd64_table[i] == aperture)
307 if (i >= AGP_AMD64_TABLE_SIZE)
310 for (j = 0; j < sc->n_mctrl; j++)
311 pci_cfgregwrite(0, sc->mctrl[j], 3, AGP_AMD64_APCTRL,
312 (pci_cfgregread(0, sc->mctrl[j], 3, AGP_AMD64_APCTRL, 4) &
313 ~(AGP_AMD64_APCTRL_SIZE_MASK)) | (i << 1), 4);
315 switch (pci_get_vendor(dev)) {
316 case 0x10b9: /* ULi */
317 return (agp_amd64_uli_set_aperture(dev, aperture));
320 case 0x10de: /* nVidia */
321 return (agp_amd64_nvidia_set_aperture(dev, aperture));
324 case 0x1106: /* VIA */
326 return (agp_amd64_via_set_aperture(dev, aperture));
334 agp_amd64_bind_page(device_t dev, int offset, vm_offset_t physical)
336 struct agp_amd64_softc *sc = device_get_softc(dev);
338 if (offset < 0 || offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT))
341 sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] =
342 (physical & 0xfffff000) | ((physical >> 28) & 0x00000ff0) | 3;
348 agp_amd64_unbind_page(device_t dev, int offset)
350 struct agp_amd64_softc *sc = device_get_softc(dev);
352 if (offset < 0 || offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT))
355 sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = 0;
361 agp_amd64_flush_tlb(device_t dev)
363 struct agp_amd64_softc *sc = device_get_softc(dev);
366 for (i = 0; i < sc->n_mctrl; i++)
367 pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_CACHECTRL,
368 pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_CACHECTRL, 4) |
369 AGP_AMD64_CACHECTRL_INVGART, 4);
373 agp_amd64_apbase_fixup(device_t dev)
375 struct agp_amd64_softc *sc = device_get_softc(dev);
379 sc->apbase = rman_get_start(sc->agp.as_aperture);
380 apbase = (sc->apbase >> 25) & AGP_AMD64_APBASE_MASK;
381 for (i = 0; i < sc->n_mctrl; i++)
382 pci_cfgregwrite(0, sc->mctrl[i], 3,
383 AGP_AMD64_APBASE, apbase, 4);
387 agp_amd64_uli_init(device_t dev)
389 struct agp_amd64_softc *sc = device_get_softc(dev);
391 agp_amd64_apbase_fixup(dev);
392 pci_write_config(dev, AGP_AMD64_ULI_APBASE,
393 (pci_read_config(dev, AGP_AMD64_ULI_APBASE, 4) & 0x0000000f) |
395 pci_write_config(dev, AGP_AMD64_ULI_HTT_FEATURE, sc->apbase, 4);
399 agp_amd64_uli_set_aperture(device_t dev, uint32_t aperture)
401 struct agp_amd64_softc *sc = device_get_softc(dev);
404 case 0x02000000: /* 32 MB */
405 case 0x04000000: /* 64 MB */
406 case 0x08000000: /* 128 MB */
407 case 0x10000000: /* 256 MB */
413 pci_write_config(dev, AGP_AMD64_ULI_ENU_SCR,
414 sc->apbase + aperture - 1, 4);
420 agp_amd64_nvidia_init(device_t dev)
422 struct agp_amd64_softc *sc = device_get_softc(dev);
424 agp_amd64_apbase_fixup(dev);
425 pci_write_config(dev, AGP_AMD64_NVIDIA_0_APBASE,
426 (pci_read_config(dev, AGP_AMD64_NVIDIA_0_APBASE, 4) & 0x0000000f) |
428 pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APBASE1, sc->apbase, 4);
429 pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APBASE2, sc->apbase, 4);
433 agp_amd64_nvidia_set_aperture(device_t dev, uint32_t aperture)
435 struct agp_amd64_softc *sc = device_get_softc(dev);
439 case 0x02000000: apsize = 0x0f; break; /* 32 MB */
440 case 0x04000000: apsize = 0x0e; break; /* 64 MB */
441 case 0x08000000: apsize = 0x0c; break; /* 128 MB */
442 case 0x10000000: apsize = 0x08; break; /* 256 MB */
443 case 0x20000000: apsize = 0x00; break; /* 512 MB */
448 pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APSIZE,
449 (pci_cfgregread(0, 11, 0, AGP_AMD64_NVIDIA_1_APSIZE, 4) &
450 0xfffffff0) | apsize, 4);
451 pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APLIMIT1,
452 sc->apbase + aperture - 1, 4);
453 pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APLIMIT2,
454 sc->apbase + aperture - 1, 4);
460 agp_amd64_via_init(device_t dev)
462 struct agp_amd64_softc *sc = device_get_softc(dev);
464 agp_amd64_apbase_fixup(dev);
465 pci_cfgregwrite(0, 1, 0, AGP3_VIA_ATTBASE, sc->gatt->ag_physical, 4);
466 pci_cfgregwrite(0, 1, 0, AGP3_VIA_GARTCTRL,
467 pci_cfgregread(0, 1, 0, AGP3_VIA_ATTBASE, 4) | 0x180, 4);
471 agp_amd64_via_set_aperture(device_t dev, uint32_t aperture)
475 apsize = ((aperture - 1) >> 20) ^ 0xff;
476 if ((((apsize ^ 0xff) << 20) | ((1 << 20) - 1)) + 1 != aperture)
478 pci_cfgregwrite(0, 1, 0, AGP3_VIA_APSIZE, apsize, 1);
483 static device_method_t agp_amd64_methods[] = {
484 /* Device interface */
485 DEVMETHOD(device_probe, agp_amd64_probe),
486 DEVMETHOD(device_attach, agp_amd64_attach),
487 DEVMETHOD(device_detach, agp_amd64_detach),
488 DEVMETHOD(device_shutdown, bus_generic_shutdown),
489 DEVMETHOD(device_suspend, bus_generic_suspend),
490 DEVMETHOD(device_resume, bus_generic_resume),
493 DEVMETHOD(agp_get_aperture, agp_amd64_get_aperture),
494 DEVMETHOD(agp_set_aperture, agp_amd64_set_aperture),
495 DEVMETHOD(agp_bind_page, agp_amd64_bind_page),
496 DEVMETHOD(agp_unbind_page, agp_amd64_unbind_page),
497 DEVMETHOD(agp_flush_tlb, agp_amd64_flush_tlb),
498 DEVMETHOD(agp_enable, agp_generic_enable),
499 DEVMETHOD(agp_alloc_memory, agp_generic_alloc_memory),
500 DEVMETHOD(agp_free_memory, agp_generic_free_memory),
501 DEVMETHOD(agp_bind_memory, agp_generic_bind_memory),
502 DEVMETHOD(agp_unbind_memory, agp_generic_unbind_memory),
507 static driver_t agp_amd64_driver = {
510 sizeof(struct agp_amd64_softc),
513 static devclass_t agp_devclass;
515 DRIVER_MODULE(agp_amd64, hostb, agp_amd64_driver, agp_devclass, 0, 0);
516 MODULE_DEPEND(agp_amd64, agp, 1, 1, 1);
517 MODULE_DEPEND(agp_amd64, pci, 1, 1, 1);