2 * Copyright (c) 1998 - 2008 Søren Schmidt <sos@FreeBSD.org>
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer,
10 * without modification, immediately at the beginning of the file.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29 /* ATA register defines */
30 #define ATA_DATA 0 /* (RW) data */
32 #define ATA_FEATURE 1 /* (W) feature */
33 #define ATA_F_DMA 0x01 /* enable DMA */
34 #define ATA_F_OVL 0x02 /* enable overlap */
36 #define ATA_COUNT 2 /* (W) sector count */
38 #define ATA_SECTOR 3 /* (RW) sector # */
39 #define ATA_CYL_LSB 4 /* (RW) cylinder# LSB */
40 #define ATA_CYL_MSB 5 /* (RW) cylinder# MSB */
41 #define ATA_DRIVE 6 /* (W) Sector/Drive/Head */
42 #define ATA_D_LBA 0x40 /* use LBA addressing */
43 #define ATA_D_IBM 0xa0 /* 512 byte sectors, ECC */
45 #define ATA_COMMAND 7 /* (W) command */
47 #define ATA_ERROR 8 /* (R) error */
48 #define ATA_E_ILI 0x01 /* illegal length */
49 #define ATA_E_NM 0x02 /* no media */
50 #define ATA_E_ABORT 0x04 /* command aborted */
51 #define ATA_E_MCR 0x08 /* media change request */
52 #define ATA_E_IDNF 0x10 /* ID not found */
53 #define ATA_E_MC 0x20 /* media changed */
54 #define ATA_E_UNC 0x40 /* uncorrectable data */
55 #define ATA_E_ICRC 0x80 /* UDMA crc error */
56 #define ATA_E_ATAPI_SENSE_MASK 0xf0 /* ATAPI sense key mask */
58 #define ATA_IREASON 9 /* (R) interrupt reason */
59 #define ATA_I_CMD 0x01 /* cmd (1) | data (0) */
60 #define ATA_I_IN 0x02 /* read (1) | write (0) */
61 #define ATA_I_RELEASE 0x04 /* released bus (1) */
62 #define ATA_I_TAGMASK 0xf8 /* tag mask */
64 #define ATA_STATUS 10 /* (R) status */
65 #define ATA_ALTSTAT 11 /* (R) alternate status */
66 #define ATA_S_ERROR 0x01 /* error */
67 #define ATA_S_INDEX 0x02 /* index */
68 #define ATA_S_CORR 0x04 /* data corrected */
69 #define ATA_S_DRQ 0x08 /* data request */
70 #define ATA_S_DSC 0x10 /* drive seek completed */
71 #define ATA_S_SERVICE 0x10 /* drive needs service */
72 #define ATA_S_DWF 0x20 /* drive write fault */
73 #define ATA_S_DMA 0x20 /* DMA ready */
74 #define ATA_S_READY 0x40 /* drive ready */
75 #define ATA_S_BUSY 0x80 /* busy */
77 #define ATA_CONTROL 12 /* (W) control */
79 #define ATA_CTLOFFSET 0x206 /* control register offset */
80 #define ATA_PCCARD_CTLOFFSET 0x0e /* do for PCCARD devices */
81 #define ATA_PC98_CTLOFFSET 0x10c /* do for PC98 devices */
82 #define ATA_A_IDS 0x02 /* disable interrupts */
83 #define ATA_A_RESET 0x04 /* RESET controller */
84 #define ATA_A_4BIT 0x08 /* 4 head bits */
85 #define ATA_A_HOB 0x80 /* High Order Byte enable */
87 /* SATA register defines */
88 #define ATA_SSTATUS 13
89 #define ATA_SS_DET_MASK 0x0000000f
90 #define ATA_SS_DET_NO_DEVICE 0x00000000
91 #define ATA_SS_DET_DEV_PRESENT 0x00000001
92 #define ATA_SS_DET_PHY_ONLINE 0x00000003
93 #define ATA_SS_DET_PHY_OFFLINE 0x00000004
95 #define ATA_SS_SPD_MASK 0x000000f0
96 #define ATA_SS_SPD_NO_SPEED 0x00000000
97 #define ATA_SS_SPD_GEN1 0x00000010
98 #define ATA_SS_SPD_GEN2 0x00000020
100 #define ATA_SS_IPM_MASK 0x00000f00
101 #define ATA_SS_IPM_NO_DEVICE 0x00000000
102 #define ATA_SS_IPM_ACTIVE 0x00000100
103 #define ATA_SS_IPM_PARTIAL 0x00000200
104 #define ATA_SS_IPM_SLUMBER 0x00000600
106 #define ATA_SS_CONWELL_MASK \
107 (ATA_SS_DET_MASK|ATA_SS_SPD_MASK|ATA_SS_IPM_MASK)
108 #define ATA_SS_CONWELL_GEN1 \
109 (ATA_SS_DET_PHY_ONLINE|ATA_SS_SPD_GEN1|ATA_SS_IPM_ACTIVE)
110 #define ATA_SS_CONWELL_GEN2 \
111 (ATA_SS_DET_PHY_ONLINE|ATA_SS_SPD_GEN2|ATA_SS_IPM_ACTIVE)
113 #define ATA_SERROR 14
114 #define ATA_SE_DATA_CORRECTED 0x00000001
115 #define ATA_SE_COMM_CORRECTED 0x00000002
116 #define ATA_SE_DATA_ERR 0x00000100
117 #define ATA_SE_COMM_ERR 0x00000200
118 #define ATA_SE_PROT_ERR 0x00000400
119 #define ATA_SE_HOST_ERR 0x00000800
120 #define ATA_SE_PHY_CHANGED 0x00010000
121 #define ATA_SE_PHY_IERROR 0x00020000
122 #define ATA_SE_COMM_WAKE 0x00040000
123 #define ATA_SE_DECODE_ERR 0x00080000
124 #define ATA_SE_PARITY_ERR 0x00100000
125 #define ATA_SE_CRC_ERR 0x00200000
126 #define ATA_SE_HANDSHAKE_ERR 0x00400000
127 #define ATA_SE_LINKSEQ_ERR 0x00800000
128 #define ATA_SE_TRANSPORT_ERR 0x01000000
129 #define ATA_SE_UNKNOWN_FIS 0x02000000
131 #define ATA_SCONTROL 15
132 #define ATA_SC_DET_MASK 0x0000000f
133 #define ATA_SC_DET_IDLE 0x00000000
134 #define ATA_SC_DET_RESET 0x00000001
135 #define ATA_SC_DET_DISABLE 0x00000004
137 #define ATA_SC_SPD_MASK 0x000000f0
138 #define ATA_SC_SPD_NO_SPEED 0x00000000
139 #define ATA_SC_SPD_SPEED_GEN1 0x00000010
140 #define ATA_SC_SPD_SPEED_GEN2 0x00000020
142 #define ATA_SC_IPM_MASK 0x00000f00
143 #define ATA_SC_IPM_NONE 0x00000000
144 #define ATA_SC_IPM_DIS_PARTIAL 0x00000100
145 #define ATA_SC_IPM_DIS_SLUMBER 0x00000200
147 #define ATA_SACTIVE 16
149 /* SATA AHCI v1.0 register defines */
150 #define ATA_AHCI_CAP 0x00
151 #define ATA_AHCI_NPMASK 0x1f
152 #define ATA_AHCI_CAP_SPM 0x00020000
153 #define ATA_AHCI_CAP_CLO 0x01000000
154 #define ATA_AHCI_CAP_64BIT 0x80000000
156 #define ATA_AHCI_GHC 0x04
157 #define ATA_AHCI_GHC_AE 0x80000000
158 #define ATA_AHCI_GHC_IE 0x00000002
159 #define ATA_AHCI_GHC_HR 0x00000001
161 #define ATA_AHCI_IS 0x08
162 #define ATA_AHCI_PI 0x0c
163 #define ATA_AHCI_VS 0x10
165 #define ATA_AHCI_OFFSET 0x80
167 #define ATA_AHCI_P_CLB 0x100
168 #define ATA_AHCI_P_CLBU 0x104
169 #define ATA_AHCI_P_FB 0x108
170 #define ATA_AHCI_P_FBU 0x10c
171 #define ATA_AHCI_P_IS 0x110
172 #define ATA_AHCI_P_IE 0x114
173 #define ATA_AHCI_P_IX_DHR 0x00000001
174 #define ATA_AHCI_P_IX_PS 0x00000002
175 #define ATA_AHCI_P_IX_DS 0x00000004
176 #define ATA_AHCI_P_IX_SDB 0x00000008
177 #define ATA_AHCI_P_IX_UF 0x00000010
178 #define ATA_AHCI_P_IX_DP 0x00000020
179 #define ATA_AHCI_P_IX_PC 0x00000040
180 #define ATA_AHCI_P_IX_DI 0x00000080
182 #define ATA_AHCI_P_IX_PRC 0x00400000
183 #define ATA_AHCI_P_IX_IPM 0x00800000
184 #define ATA_AHCI_P_IX_OF 0x01000000
185 #define ATA_AHCI_P_IX_INF 0x04000000
186 #define ATA_AHCI_P_IX_IF 0x08000000
187 #define ATA_AHCI_P_IX_HBD 0x10000000
188 #define ATA_AHCI_P_IX_HBF 0x20000000
189 #define ATA_AHCI_P_IX_TFE 0x40000000
190 #define ATA_AHCI_P_IX_CPD 0x80000000
192 #define ATA_AHCI_P_CMD 0x118
193 #define ATA_AHCI_P_CMD_ST 0x00000001
194 #define ATA_AHCI_P_CMD_SUD 0x00000002
195 #define ATA_AHCI_P_CMD_POD 0x00000004
196 #define ATA_AHCI_P_CMD_CLO 0x00000008
197 #define ATA_AHCI_P_CMD_FRE 0x00000010
198 #define ATA_AHCI_P_CMD_CCS_MASK 0x00001f00
199 #define ATA_AHCI_P_CMD_ISS 0x00002000
200 #define ATA_AHCI_P_CMD_FR 0x00004000
201 #define ATA_AHCI_P_CMD_CR 0x00008000
202 #define ATA_AHCI_P_CMD_CPS 0x00010000
203 #define ATA_AHCI_P_CMD_PMA 0x00020000
204 #define ATA_AHCI_P_CMD_HPCP 0x00040000
205 #define ATA_AHCI_P_CMD_ISP 0x00080000
206 #define ATA_AHCI_P_CMD_CPD 0x00100000
207 #define ATA_AHCI_P_CMD_ATAPI 0x01000000
208 #define ATA_AHCI_P_CMD_DLAE 0x02000000
209 #define ATA_AHCI_P_CMD_ALPE 0x04000000
210 #define ATA_AHCI_P_CMD_ASP 0x08000000
211 #define ATA_AHCI_P_CMD_ICC_MASK 0xf0000000
212 #define ATA_AHCI_P_CMD_NOOP 0x00000000
213 #define ATA_AHCI_P_CMD_ACTIVE 0x10000000
214 #define ATA_AHCI_P_CMD_PARTIAL 0x20000000
215 #define ATA_AHCI_P_CMD_SLUMPER 0x60000000
217 #define ATA_AHCI_P_TFD 0x120
218 #define ATA_AHCI_P_SIG 0x124
219 #define ATA_AHCI_P_SSTS 0x128
220 #define ATA_AHCI_P_SCTL 0x12c
221 #define ATA_AHCI_P_SERR 0x130
222 #define ATA_AHCI_P_SACT 0x134
223 #define ATA_AHCI_P_CI 0x138
224 #define ATA_AHCI_P_SNTF 0x13C
225 #define ATA_AHCI_P_FBS 0x140
227 #define ATA_AHCI_CL_SIZE 32
228 #define ATA_AHCI_CL_OFFSET 0
229 #define ATA_AHCI_FB_OFFSET (ATA_AHCI_CL_SIZE * 32)
230 #define ATA_AHCI_CT_OFFSET (ATA_AHCI_FB_OFFSET + 4096)
231 #define ATA_AHCI_CT_SIZE (1024 + 128)
233 struct ata_ahci_dma_prd {
236 u_int32_t dbc; /* 0 based */
237 #define ATA_AHCI_PRD_MASK 0x003fffff /* max 4MB */
238 #define ATA_AHCI_PRD_IPC (1<<31)
241 struct ata_ahci_cmd_tab {
244 u_int8_t reserved[32];
245 #define ATA_AHCI_DMA_ENTRIES 64
246 struct ata_ahci_dma_prd prd_tab[ATA_AHCI_DMA_ENTRIES];
249 struct ata_ahci_cmd_list {
251 #define ATA_AHCI_CMD_ATAPI 0x0020
252 #define ATA_AHCI_CMD_WRITE 0x0040
253 #define ATA_AHCI_CMD_PREFETCH 0x0080
254 #define ATA_AHCI_CMD_RESET 0x0100
255 #define ATA_AHCI_CMD_BIST 0x0200
256 #define ATA_AHCI_CMD_CLR_BUSY 0x0400
258 u_int16_t prd_length; /* PRD entries */
260 u_int64_t cmd_table_phys; /* 128byte aligned */
264 /* DMA register defines */
265 #define ATA_DMA_ENTRIES 256
266 #define ATA_DMA_EOT 0x80000000
268 #define ATA_BMCMD_PORT 17
269 #define ATA_BMCMD_START_STOP 0x01
270 #define ATA_BMCMD_WRITE_READ 0x08
272 #define ATA_BMDEVSPEC_0 18
273 #define ATA_BMSTAT_PORT 19
274 #define ATA_BMSTAT_ACTIVE 0x01
275 #define ATA_BMSTAT_ERROR 0x02
276 #define ATA_BMSTAT_INTERRUPT 0x04
277 #define ATA_BMSTAT_MASK 0x07
278 #define ATA_BMSTAT_DMA_MASTER 0x20
279 #define ATA_BMSTAT_DMA_SLAVE 0x40
280 #define ATA_BMSTAT_DMA_SIMPLEX 0x80
282 #define ATA_BMDEVSPEC_1 20
283 #define ATA_BMDTP_PORT 21
285 #define ATA_IDX_ADDR 22
286 #define ATA_IDX_DATA 23
287 #define ATA_MAX_RES 24
290 #define ATA_PRIMARY 0x1f0
291 #define ATA_SECONDARY 0x170
292 #define ATA_PC98_BANK 0x432
293 #define ATA_IOSIZE 0x08
294 #define ATA_PC98_IOSIZE 0x10
295 #define ATA_CTLIOSIZE 0x01
296 #define ATA_BMIOSIZE 0x08
297 #define ATA_PC98_BANKIOSIZE 0x01
298 #define ATA_IOADDR_RID 0
299 #define ATA_CTLADDR_RID 1
300 #define ATA_BMADDR_RID 0x20
301 #define ATA_PC98_CTLADDR_RID 8
302 #define ATA_PC98_BANKADDR_RID 9
303 #define ATA_IRQ_RID 0
304 #define ATA_DEV(unit) ((unit > 0) ? 0x10 : 0)
305 #define ATA_CFA_MAGIC1 0x844A
306 #define ATA_CFA_MAGIC2 0x848A
307 #define ATA_CFA_MAGIC3 0x8400
308 #define ATAPI_MAGIC_LSB 0x14
309 #define ATAPI_MAGIC_MSB 0xeb
310 #define ATAPI_P_READ (ATA_S_DRQ | ATA_I_IN)
311 #define ATAPI_P_WRITE (ATA_S_DRQ)
312 #define ATAPI_P_CMDOUT (ATA_S_DRQ | ATA_I_CMD)
313 #define ATAPI_P_DONEDRQ (ATA_S_DRQ | ATA_I_CMD | ATA_I_IN)
314 #define ATAPI_P_DONE (ATA_I_CMD | ATA_I_IN)
315 #define ATAPI_P_ABORT 0
316 #define ATA_INTR_FLAGS (INTR_MPSAFE|INTR_TYPE_BIO|INTR_ENTROPY)
317 #define ATA_OP_CONTINUES 0
318 #define ATA_OP_FINISHED 1
319 #define ATA_MAX_28BIT_LBA 268435455UL
321 /* structure used for composite atomic operations */
322 #define MAX_COMPOSITES 32 /* u_int32_t bits */
323 struct ata_composite {
324 struct mtx lock; /* control lock */
325 u_int32_t rd_needed; /* needed read subdisks */
326 u_int32_t rd_done; /* done read subdisks */
327 u_int32_t wr_needed; /* needed write subdisks */
328 u_int32_t wr_depend; /* write depends on subdisks */
329 u_int32_t wr_done; /* done write subdisks */
330 struct ata_request *request[MAX_COMPOSITES];
331 u_int32_t residual; /* bytes still to transfer */
336 /* structure used to queue an ATA/ATAPI request */
338 device_t dev; /* device handle */
339 device_t parent; /* channel handle */
342 u_int8_t command; /* command reg */
343 u_int16_t feature; /* feature reg */
344 u_int16_t count; /* count reg */
345 u_int64_t lba; /* lba reg */
348 u_int8_t ccb[16]; /* ATAPI command block */
349 struct atapi_sense sense; /* ATAPI request sense data */
350 u_int8_t saved_cmd; /* ATAPI saved command */
353 u_int32_t bytecount; /* bytes to transfer */
354 u_int32_t transfersize; /* bytes pr transfer */
355 caddr_t data; /* pointer to data buf */
356 u_int32_t tag; /* HW tag of this request */
358 #define ATA_R_CONTROL 0x00000001
359 #define ATA_R_READ 0x00000002
360 #define ATA_R_WRITE 0x00000004
361 #define ATA_R_ATAPI 0x00000008
362 #define ATA_R_DMA 0x00000010
363 #define ATA_R_QUIET 0x00000020
364 #define ATA_R_TIMEOUT 0x00000040
366 #define ATA_R_ORDERED 0x00000100
367 #define ATA_R_AT_HEAD 0x00000200
368 #define ATA_R_REQUEUE 0x00000400
369 #define ATA_R_THREAD 0x00000800
370 #define ATA_R_DIRECT 0x00001000
372 #define ATA_R_DEBUG 0x10000000
373 #define ATA_R_DANGER1 0x20000000
374 #define ATA_R_DANGER2 0x40000000
376 struct ata_dmaslot *dma; /* DMA slot of this request */
377 u_int8_t status; /* ATA status */
378 u_int8_t error; /* ATA error */
379 u_int32_t donecount; /* bytes transferred */
380 int result; /* result error code */
381 void (*callback)(struct ata_request *request);
382 struct sema done; /* request done sema */
383 int retries; /* retry count */
384 int timeout; /* timeout for this cmd */
385 struct callout callout; /* callout management */
386 struct task task; /* task management */
387 struct bio *bio; /* bio for this request */
388 int this; /* this request ID */
389 struct ata_composite *composite; /* for composite atomic ops */
390 void *driver; /* driver specific */
391 TAILQ_ENTRY(ata_request) chain; /* list management */
394 /* define this for debugging request processing */
396 #define ATA_DEBUG_RQ(request, string) \
398 if (request->flags & ATA_R_DEBUG) \
399 device_printf(request->dev, "req=%p %s " string "\n", \
400 request, ata_cmd2str(request)); \
403 #define ATA_DEBUG_RQ(request, string)
407 /* structure describing an ATA/ATAPI device */
409 device_t dev; /* device handle */
410 int unit; /* physical unit */
411 #define ATA_MASTER 0x00
412 #define ATA_SLAVE 0x01
415 struct ata_params param; /* ata param structure */
416 int mode; /* current transfermode */
417 u_int32_t max_iosize; /* max IO size */
418 int spindown; /* idle spindown timeout */
419 struct callout spindown_timer;
422 #define ATA_D_USE_CHS 0x0001
423 #define ATA_D_MEDIA_CHANGED 0x0002
424 #define ATA_D_ENC_PRESENT 0x0004
425 #define ATA_D_48BIT_ACTIVE 0x0008
428 /* structure for holding DMA Physical Region Descriptors (PRD) entries */
429 struct ata_dma_prdentry {
434 /* structure used by the setprd function */
435 struct ata_dmasetprd_args {
442 u_int8_t status; /* DMA status */
443 bus_dma_tag_t sg_tag; /* SG list DMA tag */
444 bus_dmamap_t sg_map; /* SG list DMA map */
445 void *sg; /* DMA transfer table */
446 bus_addr_t sg_bus; /* bus address of dmatab */
447 bus_dma_tag_t data_tag; /* data DMA tag */
448 bus_dmamap_t data_map; /* data DMA map */
451 /* structure holding DMA related information */
453 bus_dma_tag_t dmatag; /* parent DMA tag */
454 bus_dma_tag_t work_tag; /* workspace DMA tag */
455 bus_dmamap_t work_map; /* workspace DMA map */
456 u_int8_t *work; /* workspace */
457 bus_addr_t work_bus; /* bus address of dmatab */
459 #define ATA_DMA_SLOTS 32
460 int dma_slots; /* DMA slots allocated */
461 struct ata_dmaslot slot[ATA_DMA_SLOTS];
462 u_int32_t alignment; /* DMA SG list alignment */
463 u_int32_t boundary; /* DMA SG list boundary */
464 u_int32_t segsize; /* DMA SG list segment size */
465 u_int32_t max_iosize; /* DMA data max IO size */
466 u_int64_t max_address; /* highest DMA'able address */
468 #define ATA_DMA_ACTIVE 0x01 /* DMA transfer in progress */
470 void (*alloc)(device_t dev);
471 void (*free)(device_t dev);
472 void (*setprd)(void *xsc, bus_dma_segment_t *segs, int nsegs, int error);
473 int (*load)(struct ata_request *request, void *addr, int *nsegs);
474 int (*unload)(struct ata_request *request);
475 int (*start)(struct ata_request *request);
476 int (*stop)(struct ata_request *request);
477 void (*reset)(device_t dev);
480 /* structure holding lowlevel functions */
481 struct ata_lowlevel {
482 u_int32_t (*softreset)(device_t dev, int pmport);
483 int (*pm_read)(device_t dev, int port, int reg, u_int32_t *result);
484 int (*pm_write)(device_t dev, int port, int reg, u_int32_t value);
485 int (*status)(device_t dev);
486 int (*begin_transaction)(struct ata_request *request);
487 int (*end_transaction)(struct ata_request *request);
488 int (*command)(struct ata_request *request);
489 void (*tf_read)(struct ata_request *request);
490 void (*tf_write)(struct ata_request *request);
493 /* structure holding resources for an ATA channel */
494 struct ata_resource {
495 struct resource *res;
499 /* structure describing an ATA channel */
501 device_t dev; /* device handle */
502 int unit; /* physical channel */
503 struct ata_resource r_io[ATA_MAX_RES];/* I/O resources */
504 struct resource *r_irq; /* interrupt of this channel */
505 void *ih; /* interrupt handle */
506 struct ata_lowlevel hw; /* lowlevel HW functions */
507 struct ata_dma dma; /* DMA data / functions */
508 int flags; /* channel flags */
509 #define ATA_NO_SLAVE 0x01
510 #define ATA_USE_16BIT 0x02
511 #define ATA_ATAPI_DMA_RO 0x04
512 #define ATA_NO_48BIT_DMA 0x08
513 #define ATA_ALWAYS_DMASTAT 0x10
515 int devices; /* what is present */
516 #define ATA_ATA_MASTER 0x00000001
517 #define ATA_ATA_SLAVE 0x00000002
518 #define ATA_PORTMULTIPLIER 0x00008000
519 #define ATA_ATAPI_MASTER 0x00010000
520 #define ATA_ATAPI_SLAVE 0x00020000
522 struct mtx state_mtx; /* state lock */
523 int state; /* ATA channel state */
524 #define ATA_IDLE 0x0000
525 #define ATA_ACTIVE 0x0001
526 #define ATA_STALL_QUEUE 0x0002
528 struct mtx queue_mtx; /* queue lock */
529 TAILQ_HEAD(, ata_request) ata_queue; /* head of ATA queue */
530 struct ata_request *freezepoint; /* composite freezepoint */
531 struct ata_request *running; /* currently running request */
534 /* disk bay/enclosure related */
535 #define ATA_LED_OFF 0x00
536 #define ATA_LED_RED 0x01
537 #define ATA_LED_GREEN 0x02
538 #define ATA_LED_ORANGE 0x03
539 #define ATA_LED_MASK 0x03
542 extern int (*ata_raid_ioctl_func)(u_long cmd, caddr_t data);
543 extern struct intr_config_hook *ata_delayed_attach;
544 extern devclass_t ata_devclass;
546 extern int ata_setmax;
547 extern int ata_dma_check_80pin;
549 /* public prototypes */
551 int ata_probe(device_t dev);
552 int ata_attach(device_t dev);
553 int ata_detach(device_t dev);
554 int ata_reinit(device_t dev);
555 int ata_suspend(device_t dev);
556 int ata_resume(device_t dev);
557 int ata_interrupt(void *data);
558 int ata_device_ioctl(device_t dev, u_long cmd, caddr_t data);
559 int ata_getparam(struct ata_device *atadev, int init);
560 int ata_identify(device_t dev);
561 void ata_default_registers(device_t dev);
562 void ata_modify_if_48bit(struct ata_request *request);
563 void ata_udelay(int interval);
564 char *ata_unit2str(struct ata_device *atadev);
565 char *ata_mode2str(int mode);
566 int ata_atapi(device_t dev);
567 int ata_pmode(struct ata_params *ap);
568 int ata_wmode(struct ata_params *ap);
569 int ata_umode(struct ata_params *ap);
570 int ata_limit_mode(device_t dev, int mode, int maxmode);
573 int ata_controlcmd(device_t dev, u_int8_t command, u_int16_t feature, u_int64_t lba, u_int16_t count);
574 int ata_atapicmd(device_t dev, u_int8_t *ccb, caddr_t data, int count, int flags, int timeout);
575 void ata_queue_request(struct ata_request *request);
576 void ata_start(device_t dev);
577 void ata_finish(struct ata_request *request);
578 void ata_timeout(struct ata_request *);
579 void ata_catch_inflight(device_t dev);
580 void ata_fail_requests(device_t dev);
581 char *ata_cmd2str(struct ata_request *request);
583 /* ata-lowlevel.c: */
584 void ata_generic_hw(device_t dev);
585 int ata_begin_transaction(struct ata_request *);
586 int ata_end_transaction(struct ata_request *);
587 void ata_generic_reset(device_t dev);
588 int ata_generic_command(struct ata_request *request);
590 /* macros for alloc/free of struct ata_request */
591 extern uma_zone_t ata_request_zone;
592 #define ata_alloc_request() uma_zalloc(ata_request_zone, M_NOWAIT | M_ZERO)
593 #define ata_free_request(request) { \
594 if (!(request->flags & ATA_R_DANGER2)) \
595 uma_zfree(ata_request_zone, request); \
598 /* macros for alloc/free of struct ata_composite */
599 extern uma_zone_t ata_composite_zone;
600 #define ata_alloc_composite() uma_zalloc(ata_composite_zone, M_NOWAIT | M_ZERO)
601 #define ata_free_composite(composite) uma_zfree(ata_composite_zone, composite)
603 MALLOC_DECLARE(M_ATA);
605 /* misc newbus defines */
606 #define GRANDPARENT(dev) device_get_parent(device_get_parent(dev))
608 /* macros to hide busspace uglyness */
609 #define ATA_INB(res, offset) \
610 bus_read_1((res), (offset))
612 #define ATA_INW(res, offset) \
613 bus_read_2((res), (offset))
614 #define ATA_INL(res, offset) \
615 bus_read_4((res), (offset))
616 #define ATA_INSW(res, offset, addr, count) \
617 bus_read_multi_2((res), (offset), (addr), (count))
618 #define ATA_INSW_STRM(res, offset, addr, count) \
619 bus_read_multi_stream_2((res), (offset), (addr), (count))
620 #define ATA_INSL(res, offset, addr, count) \
621 bus_read_multi_4((res), (offset), (addr), (count))
622 #define ATA_INSL_STRM(res, offset, addr, count) \
623 bus_read_multi_stream_4((res), (offset), (addr), (count))
624 #define ATA_OUTB(res, offset, value) \
625 bus_write_1((res), (offset), (value))
626 #define ATA_OUTW(res, offset, value) \
627 bus_write_2((res), (offset), (value))
628 #define ATA_OUTL(res, offset, value) \
629 bus_write_4((res), (offset), (value))
630 #define ATA_OUTSW(res, offset, addr, count) \
631 bus_write_multi_2((res), (offset), (addr), (count))
632 #define ATA_OUTSW_STRM(res, offset, addr, count) \
633 bus_write_multi_stream_2((res), (offset), (addr), (count))
634 #define ATA_OUTSL(res, offset, addr, count) \
635 bus_write_multi_4((res), (offset), (addr), (count))
636 #define ATA_OUTSL_STRM(res, offset, addr, count) \
637 bus_write_multi_stream_4((res), (offset), (addr), (count))
639 #define ATA_IDX_INB(ch, idx) \
640 ATA_INB(ch->r_io[idx].res, ch->r_io[idx].offset)
642 #define ATA_IDX_INW(ch, idx) \
643 ATA_INW(ch->r_io[idx].res, ch->r_io[idx].offset)
645 #define ATA_IDX_INL(ch, idx) \
646 ATA_INL(ch->r_io[idx].res, ch->r_io[idx].offset)
648 #define ATA_IDX_INSW(ch, idx, addr, count) \
649 ATA_INSW(ch->r_io[idx].res, ch->r_io[idx].offset, addr, count)
651 #define ATA_IDX_INSW_STRM(ch, idx, addr, count) \
652 ATA_INSW_STRM(ch->r_io[idx].res, ch->r_io[idx].offset, addr, count)
654 #define ATA_IDX_INSL(ch, idx, addr, count) \
655 ATA_INSL(ch->r_io[idx].res, ch->r_io[idx].offset, addr, count)
657 #define ATA_IDX_INSL_STRM(ch, idx, addr, count) \
658 ATA_INSL_STRM(ch->r_io[idx].res, ch->r_io[idx].offset, addr, count)
660 #define ATA_IDX_OUTB(ch, idx, value) \
661 ATA_OUTB(ch->r_io[idx].res, ch->r_io[idx].offset, value)
663 #define ATA_IDX_OUTW(ch, idx, value) \
664 ATA_OUTW(ch->r_io[idx].res, ch->r_io[idx].offset, value)
666 #define ATA_IDX_OUTL(ch, idx, value) \
667 ATA_OUTL(ch->r_io[idx].res, ch->r_io[idx].offset, value)
669 #define ATA_IDX_OUTSW(ch, idx, addr, count) \
670 ATA_OUTSW(ch->r_io[idx].res, ch->r_io[idx].offset, addr, count)
672 #define ATA_IDX_OUTSW_STRM(ch, idx, addr, count) \
673 ATA_OUTSW_STRM(ch->r_io[idx].res, ch->r_io[idx].offset, addr, count)
675 #define ATA_IDX_OUTSL(ch, idx, addr, count) \
676 ATA_OUTSL(ch->r_io[idx].res, ch->r_io[idx].offset, addr, count)
678 #define ATA_IDX_OUTSL_STRM(ch, idx, addr, count) \
679 ATA_OUTSL_STRM(ch->r_io[idx].res, ch->r_io[idx].offset, addr, count)