2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
23 * Authors: Dave Airlie
28 #include <sys/cdefs.h>
29 __FBSDID("$FreeBSD$");
31 #include <dev/drm2/drmP.h>
32 #include <dev/drm2/radeon/radeon_drm.h>
36 #include "atom-bits.h"
37 #include <dev/drm2/drm_dp_helper.h>
39 /* move these to drm_dp_helper.c/h */
40 #define DP_LINK_CONFIGURATION_SIZE 9
41 #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
43 static char *voltage_names[] = {
44 "0.4V", "0.6V", "0.8V", "1.2V"
46 static char *pre_emph_names[] = {
47 "0dB", "3.5dB", "6dB", "9.5dB"
50 /***** radeon AUX functions *****/
51 union aux_channel_transaction {
52 PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
53 PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
56 static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
57 u8 *send, int send_bytes,
58 u8 *recv, int recv_size,
61 struct drm_device *dev = chan->dev;
62 struct radeon_device *rdev = dev->dev_private;
63 union aux_channel_transaction args;
64 int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
68 memset(&args, 0, sizeof(args));
70 base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
72 memcpy(base, send, send_bytes);
74 args.v1.lpAuxRequest = 0 + 4;
75 args.v1.lpDataOut = 16 + 4;
76 args.v1.ucDataOutLen = 0;
77 args.v1.ucChannelID = chan->rec.i2c_id;
78 args.v1.ucDelay = delay / 10;
79 if (ASIC_IS_DCE4(rdev))
80 args.v2.ucHPD_ID = chan->rec.hpd;
82 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
84 *ack = args.v1.ucReplyStatus;
87 if (args.v1.ucReplyStatus == 1) {
88 DRM_DEBUG_KMS("dp_aux_ch timeout\n");
93 if (args.v1.ucReplyStatus == 2) {
94 DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
99 if (args.v1.ucReplyStatus == 3) {
100 DRM_DEBUG_KMS("dp_aux_ch error\n");
104 recv_bytes = args.v1.ucDataOutLen;
105 if (recv_bytes > recv_size)
106 recv_bytes = recv_size;
108 if (recv && recv_size)
109 memcpy(recv, base + 16, recv_bytes);
114 static int radeon_dp_aux_native_write(struct radeon_connector *radeon_connector,
115 u16 address, u8 *send, u8 send_bytes, u8 delay)
117 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
120 int msg_bytes = send_bytes + 4;
128 msg[1] = address >> 8;
129 msg[2] = AUX_NATIVE_WRITE << 4;
130 msg[3] = (msg_bytes << 4) | (send_bytes - 1);
131 memcpy(&msg[4], send, send_bytes);
133 for (retry = 0; retry < 4; retry++) {
134 ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
135 msg, msg_bytes, NULL, 0, delay, &ack);
140 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
142 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
151 static int radeon_dp_aux_native_read(struct radeon_connector *radeon_connector,
152 u16 address, u8 *recv, int recv_bytes, u8 delay)
154 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
162 msg[1] = address >> 8;
163 msg[2] = AUX_NATIVE_READ << 4;
164 msg[3] = (msg_bytes << 4) | (recv_bytes - 1);
166 for (retry = 0; retry < 4; retry++) {
167 ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
168 msg, msg_bytes, recv, recv_bytes, delay, &ack);
173 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
175 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
186 static void radeon_write_dpcd_reg(struct radeon_connector *radeon_connector,
189 radeon_dp_aux_native_write(radeon_connector, reg, &val, 1, 0);
192 static u8 radeon_read_dpcd_reg(struct radeon_connector *radeon_connector,
197 radeon_dp_aux_native_read(radeon_connector, reg, &val, 1, 0);
202 int radeon_dp_i2c_aux_ch(device_t dev, int mode, u8 write_byte, u8 *read_byte)
204 struct iic_dp_aux_data *algo_data = device_get_softc(dev);
205 struct radeon_i2c_chan *auxch = algo_data->priv;
206 u16 address = algo_data->address;
215 /* Set up the command byte */
216 if (mode & MODE_I2C_READ)
217 msg[2] = AUX_I2C_READ << 4;
219 msg[2] = AUX_I2C_WRITE << 4;
221 if (!(mode & MODE_I2C_STOP))
222 msg[2] |= AUX_I2C_MOT << 4;
225 msg[1] = address >> 8;
230 msg[3] = msg_bytes << 4;
235 msg[3] = msg_bytes << 4;
243 for (retry = 0; retry < 4; retry++) {
244 ret = radeon_process_aux_ch(auxch,
245 msg, msg_bytes, reply, reply_bytes, 0, &ack);
249 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
253 switch (ack & AUX_NATIVE_REPLY_MASK) {
254 case AUX_NATIVE_REPLY_ACK:
255 /* I2C-over-AUX Reply field is only valid
256 * when paired with AUX ACK.
259 case AUX_NATIVE_REPLY_NACK:
260 DRM_DEBUG_KMS("aux_ch native nack\n");
262 case AUX_NATIVE_REPLY_DEFER:
263 DRM_DEBUG_KMS("aux_ch native defer\n");
267 DRM_ERROR("aux_ch invalid native reply 0x%02x\n", ack);
271 switch (ack & AUX_I2C_REPLY_MASK) {
272 case AUX_I2C_REPLY_ACK:
273 if (mode == MODE_I2C_READ)
274 *read_byte = reply[0];
276 case AUX_I2C_REPLY_NACK:
277 DRM_DEBUG_KMS("aux_i2c nack\n");
279 case AUX_I2C_REPLY_DEFER:
280 DRM_DEBUG_KMS("aux_i2c defer\n");
284 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", ack);
289 DRM_DEBUG_KMS("aux i2c too many retries, giving up\n");
293 /***** general DP utility functions *****/
295 #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
296 #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
298 static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
306 for (lane = 0; lane < lane_count; lane++) {
307 u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
308 u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
310 DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
312 voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
313 pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
321 if (v >= DP_VOLTAGE_MAX)
322 v |= DP_TRAIN_MAX_SWING_REACHED;
324 if (p >= DP_PRE_EMPHASIS_MAX)
325 p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
327 DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
328 voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
329 pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
331 for (lane = 0; lane < 4; lane++)
332 train_set[lane] = v | p;
335 /* convert bits per color to bits per pixel */
336 /* get bpc from the EDID */
337 static int convert_bpc_to_bpp(int bpc)
345 /* get the max pix clock supported by the link rate and lane num */
346 static int dp_get_max_dp_pix_clock(int link_rate,
350 return (link_rate * lane_num * 8) / bpp;
353 /***** radeon specific DP functions *****/
355 /* First get the min lane# when low rate is used according to pixel clock
356 * (prefer low rate), second check max lane# supported by DP panel,
357 * if the max lane# < low rate lane# then use max lane# instead.
359 static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
360 u8 dpcd[DP_DPCD_SIZE],
363 int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
364 int max_link_rate = drm_dp_max_link_rate(dpcd);
365 int max_lane_num = drm_dp_max_lane_count(dpcd);
367 int max_dp_pix_clock;
369 for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
370 max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
371 if (pix_clock <= max_dp_pix_clock)
378 static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
379 u8 dpcd[DP_DPCD_SIZE],
382 int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
383 int lane_num, max_pix_clock;
385 if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
386 ENCODER_OBJECT_ID_NUTMEG)
389 lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
390 max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
391 if (pix_clock <= max_pix_clock)
393 max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
394 if (pix_clock <= max_pix_clock)
396 if (radeon_connector_is_dp12_capable(connector)) {
397 max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
398 if (pix_clock <= max_pix_clock)
402 return drm_dp_max_link_rate(dpcd);
405 static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
406 int action, int dp_clock,
407 u8 ucconfig, u8 lane_num)
409 DP_ENCODER_SERVICE_PARAMETERS args;
410 int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
412 memset(&args, 0, sizeof(args));
413 args.ucLinkClock = dp_clock / 10;
414 args.ucConfig = ucconfig;
415 args.ucAction = action;
416 args.ucLaneNum = lane_num;
419 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
420 return args.ucStatus;
423 u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
425 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
426 struct drm_device *dev = radeon_connector->base.dev;
427 struct radeon_device *rdev = dev->dev_private;
429 return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
430 dig_connector->dp_i2c_bus->rec.i2c_id, 0);
433 static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
435 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
438 if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
441 if (radeon_dp_aux_native_read(radeon_connector, DP_SINK_OUI, buf, 3, 0))
442 DRM_DEBUG_KMS("Sink OUI: %02hhx%02hhx%02hhx\n",
443 buf[0], buf[1], buf[2]);
445 if (radeon_dp_aux_native_read(radeon_connector, DP_BRANCH_OUI, buf, 3, 0))
446 DRM_DEBUG_KMS("Branch OUI: %02hhx%02hhx%02hhx\n",
447 buf[0], buf[1], buf[2]);
450 bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
452 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
453 u8 msg[DP_DPCD_SIZE];
456 ret = radeon_dp_aux_native_read(radeon_connector, DP_DPCD_REV, msg,
459 memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
460 DRM_DEBUG_KMS("DPCD: ");
461 for (i = 0; i < DP_DPCD_SIZE; i++)
462 DRM_DEBUG_KMS("%02x ", msg[i]);
465 radeon_dp_probe_oui(radeon_connector);
469 dig_connector->dpcd[0] = 0;
473 int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
474 struct drm_connector *connector)
476 struct drm_device *dev = encoder->dev;
477 struct radeon_device *rdev = dev->dev_private;
478 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
479 int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
480 u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
483 if (!ASIC_IS_DCE4(rdev))
486 if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
487 /* DP bridge chips */
488 tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
490 panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
491 else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
492 (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
493 panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
495 panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
496 } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
498 tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
500 panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
506 void radeon_dp_set_link_config(struct drm_connector *connector,
507 const struct drm_display_mode *mode)
509 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
510 struct radeon_connector_atom_dig *dig_connector;
512 if (!radeon_connector->con_priv)
514 dig_connector = radeon_connector->con_priv;
516 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
517 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
518 dig_connector->dp_clock =
519 radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
520 dig_connector->dp_lane_count =
521 radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
525 int radeon_dp_mode_valid_helper(struct drm_connector *connector,
526 struct drm_display_mode *mode)
528 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
529 struct radeon_connector_atom_dig *dig_connector;
532 if (!radeon_connector->con_priv)
533 return MODE_CLOCK_HIGH;
534 dig_connector = radeon_connector->con_priv;
537 radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
539 if ((dp_clock == 540000) &&
540 (!radeon_connector_is_dp12_capable(connector)))
541 return MODE_CLOCK_HIGH;
546 static bool radeon_dp_get_link_status(struct radeon_connector *radeon_connector,
547 u8 link_status[DP_LINK_STATUS_SIZE])
550 ret = radeon_dp_aux_native_read(radeon_connector, DP_LANE0_1_STATUS,
551 link_status, DP_LINK_STATUS_SIZE, 100);
556 DRM_DEBUG_KMS("link status %*ph\n", 6, link_status);
560 bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
562 u8 link_status[DP_LINK_STATUS_SIZE];
563 struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
565 if (!radeon_dp_get_link_status(radeon_connector, link_status))
567 if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
572 struct radeon_dp_link_train_info {
573 struct radeon_device *rdev;
574 struct drm_encoder *encoder;
575 struct drm_connector *connector;
576 struct radeon_connector *radeon_connector;
581 u8 dpcd[DP_RECEIVER_CAP_SIZE];
583 u8 link_status[DP_LINK_STATUS_SIZE];
588 static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
590 /* set the initial vs/emph on the source */
591 atombios_dig_transmitter_setup(dp_info->encoder,
592 ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
593 0, dp_info->train_set[0]); /* sets all lanes at once */
595 /* set the vs/emph on the sink */
596 radeon_dp_aux_native_write(dp_info->radeon_connector, DP_TRAINING_LANE0_SET,
597 dp_info->train_set, dp_info->dp_lane_count, 0);
600 static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
604 /* set training pattern on the source */
605 if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
607 case DP_TRAINING_PATTERN_1:
608 rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
610 case DP_TRAINING_PATTERN_2:
611 rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
613 case DP_TRAINING_PATTERN_3:
614 rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
617 atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
620 case DP_TRAINING_PATTERN_1:
623 case DP_TRAINING_PATTERN_2:
627 radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
628 dp_info->dp_clock, dp_info->enc_id, rtp);
631 /* enable training pattern on the sink */
632 radeon_write_dpcd_reg(dp_info->radeon_connector, DP_TRAINING_PATTERN_SET, tp);
635 static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
637 struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
638 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
641 /* power up the sink */
642 if (dp_info->dpcd[0] >= 0x11)
643 radeon_write_dpcd_reg(dp_info->radeon_connector,
644 DP_SET_POWER, DP_SET_POWER_D0);
646 /* possibly enable downspread on the sink */
647 if (dp_info->dpcd[3] & 0x1)
648 radeon_write_dpcd_reg(dp_info->radeon_connector,
649 DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
651 radeon_write_dpcd_reg(dp_info->radeon_connector,
652 DP_DOWNSPREAD_CTRL, 0);
654 if ((dp_info->connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
655 (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
656 radeon_write_dpcd_reg(dp_info->radeon_connector, DP_EDP_CONFIGURATION_SET, 1);
659 /* set the lane count on the sink */
660 tmp = dp_info->dp_lane_count;
661 if (dp_info->dpcd[DP_DPCD_REV] >= 0x11 &&
662 dp_info->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)
663 tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
664 radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LANE_COUNT_SET, tmp);
666 /* set the link rate on the sink */
667 tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
668 radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LINK_BW_SET, tmp);
670 /* start training on the source */
671 if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
672 atombios_dig_encoder_setup(dp_info->encoder,
673 ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
675 radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
676 dp_info->dp_clock, dp_info->enc_id, 0);
678 /* disable the training pattern on the sink */
679 radeon_write_dpcd_reg(dp_info->radeon_connector,
680 DP_TRAINING_PATTERN_SET,
681 DP_TRAINING_PATTERN_DISABLE);
686 static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
690 /* disable the training pattern on the sink */
691 radeon_write_dpcd_reg(dp_info->radeon_connector,
692 DP_TRAINING_PATTERN_SET,
693 DP_TRAINING_PATTERN_DISABLE);
695 /* disable the training pattern on the source */
696 if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
697 atombios_dig_encoder_setup(dp_info->encoder,
698 ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
700 radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
701 dp_info->dp_clock, dp_info->enc_id, 0);
706 static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
712 radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
713 memset(dp_info->train_set, 0, 4);
714 radeon_dp_update_vs_emph(dp_info);
718 /* clock recovery loop */
719 clock_recovery = false;
723 drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
725 if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status)) {
726 DRM_ERROR("displayport link status failed\n");
730 if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
731 clock_recovery = true;
735 for (i = 0; i < dp_info->dp_lane_count; i++) {
736 if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
739 if (i == dp_info->dp_lane_count) {
740 DRM_ERROR("clock recovery reached max voltage\n");
744 if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
746 if (dp_info->tries == 5) {
747 DRM_ERROR("clock recovery tried 5 times\n");
753 voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
755 /* Compute new train_set as requested by sink */
756 dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
758 radeon_dp_update_vs_emph(dp_info);
760 if (!clock_recovery) {
761 DRM_ERROR("clock recovery failed\n");
764 DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
765 dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
766 (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
767 DP_TRAIN_PRE_EMPHASIS_SHIFT);
772 static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
776 if (dp_info->tp3_supported)
777 radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
779 radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
781 /* channel equalization loop */
785 drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
787 if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status)) {
788 DRM_ERROR("displayport link status failed\n");
792 if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
798 if (dp_info->tries > 5) {
799 DRM_ERROR("channel eq failed: 5 tries\n");
803 /* Compute new train_set as requested by sink */
804 dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
806 radeon_dp_update_vs_emph(dp_info);
811 DRM_ERROR("channel eq failed\n");
814 DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
815 dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
816 (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
817 >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
822 void radeon_dp_link_train(struct drm_encoder *encoder,
823 struct drm_connector *connector)
825 struct drm_device *dev = encoder->dev;
826 struct radeon_device *rdev = dev->dev_private;
827 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
828 struct radeon_encoder_atom_dig *dig;
829 struct radeon_connector *radeon_connector;
830 struct radeon_connector_atom_dig *dig_connector;
831 struct radeon_dp_link_train_info dp_info;
835 if (!radeon_encoder->enc_priv)
837 dig = radeon_encoder->enc_priv;
839 radeon_connector = to_radeon_connector(connector);
840 if (!radeon_connector->con_priv)
842 dig_connector = radeon_connector->con_priv;
844 if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
845 (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
848 /* DPEncoderService newer than 1.1 can't program properly the
849 * training pattern. When facing such version use the
850 * DIGXEncoderControl (X== 1 | 2)
852 dp_info.use_dpencoder = true;
853 index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
854 if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
856 dp_info.use_dpencoder = false;
861 if (dig->dig_encoder)
862 dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
864 dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
866 dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
868 dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
870 tmp = radeon_read_dpcd_reg(radeon_connector, DP_MAX_LANE_COUNT);
871 if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
872 dp_info.tp3_supported = true;
874 dp_info.tp3_supported = false;
876 memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
878 dp_info.encoder = encoder;
879 dp_info.connector = connector;
880 dp_info.radeon_connector = radeon_connector;
881 dp_info.dp_lane_count = dig_connector->dp_lane_count;
882 dp_info.dp_clock = dig_connector->dp_clock;
884 if (radeon_dp_link_train_init(&dp_info))
886 if (radeon_dp_link_train_cr(&dp_info))
888 if (radeon_dp_link_train_ce(&dp_info))
891 if (radeon_dp_link_train_finish(&dp_info))