2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
29 #include <sys/cdefs.h>
30 __FBSDID("$FreeBSD$");
32 #include <dev/drm2/drmP.h>
33 #include "radeon_reg.h"
35 #include "radeon_asic.h"
39 #include "r420_reg_safe.h"
41 void r420_pm_init_profile(struct radeon_device *rdev)
44 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
45 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
46 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
47 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
49 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
50 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
51 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
52 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
54 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
55 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
56 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
57 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
59 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
60 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
61 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
62 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
64 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
65 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
66 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
67 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
69 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
70 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
71 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
72 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
74 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
75 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
76 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
77 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
80 static void r420_set_reg_safe(struct radeon_device *rdev)
82 rdev->config.r300.reg_safe_bm = r420_reg_safe_bm;
83 rdev->config.r300.reg_safe_bm_size = DRM_ARRAY_SIZE(r420_reg_safe_bm);
86 void r420_pipes_init(struct radeon_device *rdev)
89 unsigned gb_pipe_select;
92 /* GA_ENHANCE workaround TCL deadlock issue */
93 WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL |
95 /* add idle wait as per freedesktop.org bug 24041 */
96 if (r100_gui_wait_for_idle(rdev)) {
97 DRM_ERROR("Failed to wait GUI idle while "
98 "programming pipes. Bad things might happen.\n");
100 /* get max number of pipes */
101 gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
102 num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
104 /* SE chips have 1 pipe */
105 if ((rdev->ddev->pci_device == 0x5e4c) ||
106 (rdev->ddev->pci_device == 0x5e4f))
109 rdev->num_gb_pipes = num_pipes;
113 /* force to 1 pipe */
128 WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1);
129 /* Sub pixel 1/12 so we can have 4K rendering according to doc */
130 tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING;
131 WREG32(R300_GB_TILE_CONFIG, tmp);
132 if (r100_gui_wait_for_idle(rdev)) {
133 DRM_ERROR("Failed to wait GUI idle while "
134 "programming pipes. Bad things might happen.\n");
137 tmp = RREG32(R300_DST_PIPE_CONFIG);
138 WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
140 WREG32(R300_RB2D_DSTCACHE_MODE,
141 RREG32(R300_RB2D_DSTCACHE_MODE) |
142 R300_DC_AUTOFLUSH_ENABLE |
143 R300_DC_DC_DISABLE_IGNORE_PE);
145 if (r100_gui_wait_for_idle(rdev)) {
146 DRM_ERROR("Failed to wait GUI idle while "
147 "programming pipes. Bad things might happen.\n");
150 if (rdev->family == CHIP_RV530) {
151 tmp = RREG32(RV530_GB_PIPE_SELECT2);
153 rdev->num_z_pipes = 2;
155 rdev->num_z_pipes = 1;
157 rdev->num_z_pipes = 1;
159 DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
160 rdev->num_gb_pipes, rdev->num_z_pipes);
163 u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
167 WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
168 r = RREG32(R_0001FC_MC_IND_DATA);
172 void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
174 WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
175 S_0001F8_MC_IND_WR_EN(1));
176 WREG32(R_0001FC_MC_IND_DATA, v);
179 static void r420_debugfs(struct radeon_device *rdev)
181 if (r100_debugfs_rbbm_init(rdev)) {
182 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
184 if (r420_debugfs_pipes_info_init(rdev)) {
185 DRM_ERROR("Failed to register debugfs file for pipes !\n");
189 static void r420_clock_resume(struct radeon_device *rdev)
193 if (radeon_dynclks != -1 && radeon_dynclks)
194 radeon_atom_set_clock_gating(rdev, 1);
195 sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
196 sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
197 if (rdev->family == CHIP_R420)
198 sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
199 WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
202 static void r420_cp_errata_init(struct radeon_device *rdev)
204 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
206 /* RV410 and R420 can lock up if CP DMA to host memory happens
207 * while the 2D engine is busy.
209 * The proper workaround is to queue a RESYNC at the beginning
210 * of the CP init, apparently.
212 radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch);
213 radeon_ring_lock(rdev, ring, 8);
214 radeon_ring_write(ring, PACKET0(R300_CP_RESYNC_ADDR, 1));
215 radeon_ring_write(ring, rdev->config.r300.resync_scratch);
216 radeon_ring_write(ring, 0xDEADBEEF);
217 radeon_ring_unlock_commit(rdev, ring);
220 static void r420_cp_errata_fini(struct radeon_device *rdev)
222 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
224 /* Catch the RESYNC we dispatched all the way back,
225 * at the very beginning of the CP init.
227 radeon_ring_lock(rdev, ring, 8);
228 radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
229 radeon_ring_write(ring, R300_RB3D_DC_FINISH);
230 radeon_ring_unlock_commit(rdev, ring);
231 radeon_scratch_free(rdev, rdev->config.r300.resync_scratch);
234 static int r420_startup(struct radeon_device *rdev)
238 /* set common regs */
239 r100_set_common_regs(rdev);
241 r300_mc_program(rdev);
243 r420_clock_resume(rdev);
244 /* Initialize GART (initialize after TTM so we can allocate
245 * memory through TTM but finalize after TTM) */
246 if (rdev->flags & RADEON_IS_PCIE) {
247 r = rv370_pcie_gart_enable(rdev);
251 if (rdev->flags & RADEON_IS_PCI) {
252 r = r100_pci_gart_enable(rdev);
256 r420_pipes_init(rdev);
258 /* allocate wb buffer */
259 r = radeon_wb_init(rdev);
263 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
265 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
271 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
273 r = r100_cp_init(rdev, 1024 * 1024);
275 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
278 r420_cp_errata_init(rdev);
280 r = radeon_ib_pool_init(rdev);
282 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
289 int r420_resume(struct radeon_device *rdev)
293 /* Make sur GART are not working */
294 if (rdev->flags & RADEON_IS_PCIE)
295 rv370_pcie_gart_disable(rdev);
296 if (rdev->flags & RADEON_IS_PCI)
297 r100_pci_gart_disable(rdev);
298 /* Resume clock before doing reset */
299 r420_clock_resume(rdev);
300 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
301 if (radeon_asic_reset(rdev)) {
302 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
303 RREG32(R_000E40_RBBM_STATUS),
304 RREG32(R_0007C0_CP_STAT));
306 /* check if cards are posted or not */
307 if (rdev->is_atom_bios) {
308 atom_asic_init(rdev->mode_info.atom_context);
310 radeon_combios_asic_init(rdev->ddev);
312 /* Resume clock after posting */
313 r420_clock_resume(rdev);
314 /* Initialize surface registers */
315 radeon_surface_init(rdev);
317 rdev->accel_working = true;
318 r = r420_startup(rdev);
320 rdev->accel_working = false;
325 int r420_suspend(struct radeon_device *rdev)
327 r420_cp_errata_fini(rdev);
328 r100_cp_disable(rdev);
329 radeon_wb_disable(rdev);
330 r100_irq_disable(rdev);
331 if (rdev->flags & RADEON_IS_PCIE)
332 rv370_pcie_gart_disable(rdev);
333 if (rdev->flags & RADEON_IS_PCI)
334 r100_pci_gart_disable(rdev);
338 void r420_fini(struct radeon_device *rdev)
341 radeon_wb_fini(rdev);
342 radeon_ib_pool_fini(rdev);
343 radeon_gem_fini(rdev);
344 if (rdev->flags & RADEON_IS_PCIE)
345 rv370_pcie_gart_fini(rdev);
346 if (rdev->flags & RADEON_IS_PCI)
347 r100_pci_gart_fini(rdev);
348 radeon_agp_fini(rdev);
349 radeon_irq_kms_fini(rdev);
350 radeon_fence_driver_fini(rdev);
351 radeon_bo_fini(rdev);
352 if (rdev->is_atom_bios) {
353 radeon_atombios_fini(rdev);
355 radeon_combios_fini(rdev);
357 free(rdev->bios, DRM_MEM_DRIVER);
361 int r420_init(struct radeon_device *rdev)
365 /* Initialize scratch registers */
366 radeon_scratch_init(rdev);
367 /* Initialize surface registers */
368 radeon_surface_init(rdev);
369 /* TODO: disable VGA need to use VGA request */
370 /* restore some register to sane defaults */
371 r100_restore_sanity(rdev);
373 if (!radeon_get_bios(rdev)) {
374 if (ASIC_IS_AVIVO(rdev))
377 if (rdev->is_atom_bios) {
378 r = radeon_atombios_init(rdev);
383 r = radeon_combios_init(rdev);
388 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
389 if (radeon_asic_reset(rdev)) {
391 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
392 RREG32(R_000E40_RBBM_STATUS),
393 RREG32(R_0007C0_CP_STAT));
395 /* check if cards are posted or not */
396 if (radeon_boot_test_post_card(rdev) == false)
399 /* Initialize clocks */
400 radeon_get_clock_info(rdev->ddev);
402 if (rdev->flags & RADEON_IS_AGP) {
403 r = radeon_agp_init(rdev);
405 radeon_agp_disable(rdev);
408 /* initialize memory controller */
412 r = radeon_fence_driver_init(rdev);
416 r = radeon_irq_kms_init(rdev);
421 r = radeon_bo_init(rdev);
425 if (rdev->family == CHIP_R420)
426 r100_enable_bm(rdev);
428 if (rdev->flags & RADEON_IS_PCIE) {
429 r = rv370_pcie_gart_init(rdev);
433 if (rdev->flags & RADEON_IS_PCI) {
434 r = r100_pci_gart_init(rdev);
438 r420_set_reg_safe(rdev);
440 rdev->accel_working = true;
441 r = r420_startup(rdev);
443 /* Somethings want wront with the accel init stop accel */
444 dev_err(rdev->dev, "Disabling GPU acceleration\n");
446 radeon_wb_fini(rdev);
447 radeon_ib_pool_fini(rdev);
448 radeon_irq_kms_fini(rdev);
449 if (rdev->flags & RADEON_IS_PCIE)
450 rv370_pcie_gart_fini(rdev);
451 if (rdev->flags & RADEON_IS_PCI)
452 r100_pci_gart_fini(rdev);
453 radeon_agp_fini(rdev);
454 rdev->accel_working = false;
462 #if defined(CONFIG_DEBUG_FS)
463 static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
465 struct drm_info_node *node = (struct drm_info_node *) m->private;
466 struct drm_device *dev = node->minor->dev;
467 struct radeon_device *rdev = dev->dev_private;
470 tmp = RREG32(R400_GB_PIPE_SELECT);
471 seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
472 tmp = RREG32(R300_GB_TILE_CONFIG);
473 seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
474 tmp = RREG32(R300_DST_PIPE_CONFIG);
475 seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
479 static struct drm_info_list r420_pipes_info_list[] = {
480 {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
484 int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
486 #if defined(CONFIG_DEBUG_FS)
487 return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);