2 * Copyright 2004 ATI Technologies Inc., Markham, Ontario
3 * Copyright 2007-8 Advanced Micro Devices, Inc.
4 * Copyright 2008 Red Hat Inc.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <sys/cdefs.h>
29 __FBSDID("$FreeBSD$");
31 #include <dev/drm2/drmP.h>
32 #include <dev/drm2/radeon/radeon_drm.h>
36 #ifdef CONFIG_PPC_PMAC
37 /* not sure which of these are needed */
38 #include <asm/machdep.h>
39 #include <asm/pmac_feature.h>
41 #include <asm/pci-bridge.h>
42 #endif /* CONFIG_PPC_PMAC */
44 #ifdef FREEBSD_WIP /* FreeBSD: to please GCC 4.2. */
45 /* from radeon_encoder.c */
47 radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
49 extern void radeon_link_encoder_connector(struct drm_device *dev);
51 /* from radeon_connector.c */
53 radeon_add_legacy_connector(struct drm_device *dev,
54 uint32_t connector_id,
55 uint32_t supported_device,
57 struct radeon_i2c_bus_rec *i2c_bus,
58 uint16_t connector_object_id,
59 struct radeon_hpd *hpd);
61 /* from radeon_legacy_encoder.c */
63 radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
64 uint32_t supported_device);
67 /* old legacy ATI BIOS routines */
69 /* COMBIOS table offsets */
70 enum radeon_combios_table_offset {
71 /* absolute offset tables */
72 COMBIOS_ASIC_INIT_1_TABLE,
73 COMBIOS_BIOS_SUPPORT_TABLE,
74 COMBIOS_DAC_PROGRAMMING_TABLE,
75 COMBIOS_MAX_COLOR_DEPTH_TABLE,
76 COMBIOS_CRTC_INFO_TABLE,
77 COMBIOS_PLL_INFO_TABLE,
78 COMBIOS_TV_INFO_TABLE,
79 COMBIOS_DFP_INFO_TABLE,
80 COMBIOS_HW_CONFIG_INFO_TABLE,
81 COMBIOS_MULTIMEDIA_INFO_TABLE,
82 COMBIOS_TV_STD_PATCH_TABLE,
83 COMBIOS_LCD_INFO_TABLE,
84 COMBIOS_MOBILE_INFO_TABLE,
85 COMBIOS_PLL_INIT_TABLE,
86 COMBIOS_MEM_CONFIG_TABLE,
87 COMBIOS_SAVE_MASK_TABLE,
88 COMBIOS_HARDCODED_EDID_TABLE,
89 COMBIOS_ASIC_INIT_2_TABLE,
90 COMBIOS_CONNECTOR_INFO_TABLE,
91 COMBIOS_DYN_CLK_1_TABLE,
92 COMBIOS_RESERVED_MEM_TABLE,
93 COMBIOS_EXT_TMDS_INFO_TABLE,
94 COMBIOS_MEM_CLK_INFO_TABLE,
95 COMBIOS_EXT_DAC_INFO_TABLE,
96 COMBIOS_MISC_INFO_TABLE,
97 COMBIOS_CRT_INFO_TABLE,
98 COMBIOS_INTEGRATED_SYSTEM_INFO_TABLE,
99 COMBIOS_COMPONENT_VIDEO_INFO_TABLE,
100 COMBIOS_FAN_SPEED_INFO_TABLE,
101 COMBIOS_OVERDRIVE_INFO_TABLE,
102 COMBIOS_OEM_INFO_TABLE,
103 COMBIOS_DYN_CLK_2_TABLE,
104 COMBIOS_POWER_CONNECTOR_INFO_TABLE,
105 COMBIOS_I2C_INFO_TABLE,
106 /* relative offset tables */
107 COMBIOS_ASIC_INIT_3_TABLE, /* offset from misc info */
108 COMBIOS_ASIC_INIT_4_TABLE, /* offset from misc info */
109 COMBIOS_DETECTED_MEM_TABLE, /* offset from misc info */
110 COMBIOS_ASIC_INIT_5_TABLE, /* offset from misc info */
111 COMBIOS_RAM_RESET_TABLE, /* offset from mem config */
112 COMBIOS_POWERPLAY_INFO_TABLE, /* offset from mobile info */
113 COMBIOS_GPIO_INFO_TABLE, /* offset from mobile info */
114 COMBIOS_LCD_DDC_INFO_TABLE, /* offset from mobile info */
115 COMBIOS_TMDS_POWER_TABLE, /* offset from mobile info */
116 COMBIOS_TMDS_POWER_ON_TABLE, /* offset from tmds power */
117 COMBIOS_TMDS_POWER_OFF_TABLE, /* offset from tmds power */
120 enum radeon_combios_ddc {
130 enum radeon_combios_connector {
131 CONNECTOR_NONE_LEGACY,
132 CONNECTOR_PROPRIETARY_LEGACY,
133 CONNECTOR_CRT_LEGACY,
134 CONNECTOR_DVI_I_LEGACY,
135 CONNECTOR_DVI_D_LEGACY,
136 CONNECTOR_CTV_LEGACY,
137 CONNECTOR_STV_LEGACY,
138 CONNECTOR_UNSUPPORTED_LEGACY
141 const int legacy_connector_convert[] = {
142 DRM_MODE_CONNECTOR_Unknown,
143 DRM_MODE_CONNECTOR_DVID,
144 DRM_MODE_CONNECTOR_VGA,
145 DRM_MODE_CONNECTOR_DVII,
146 DRM_MODE_CONNECTOR_DVID,
147 DRM_MODE_CONNECTOR_Composite,
148 DRM_MODE_CONNECTOR_SVIDEO,
149 DRM_MODE_CONNECTOR_Unknown,
152 static uint16_t combios_get_table_offset(struct drm_device *dev,
153 enum radeon_combios_table_offset table)
155 struct radeon_device *rdev = dev->dev_private;
157 uint16_t offset = 0, check_offset;
163 /* absolute offset tables */
164 case COMBIOS_ASIC_INIT_1_TABLE:
165 check_offset = RBIOS16(rdev->bios_header_start + 0xc);
167 offset = check_offset;
169 case COMBIOS_BIOS_SUPPORT_TABLE:
170 check_offset = RBIOS16(rdev->bios_header_start + 0x14);
172 offset = check_offset;
174 case COMBIOS_DAC_PROGRAMMING_TABLE:
175 check_offset = RBIOS16(rdev->bios_header_start + 0x2a);
177 offset = check_offset;
179 case COMBIOS_MAX_COLOR_DEPTH_TABLE:
180 check_offset = RBIOS16(rdev->bios_header_start + 0x2c);
182 offset = check_offset;
184 case COMBIOS_CRTC_INFO_TABLE:
185 check_offset = RBIOS16(rdev->bios_header_start + 0x2e);
187 offset = check_offset;
189 case COMBIOS_PLL_INFO_TABLE:
190 check_offset = RBIOS16(rdev->bios_header_start + 0x30);
192 offset = check_offset;
194 case COMBIOS_TV_INFO_TABLE:
195 check_offset = RBIOS16(rdev->bios_header_start + 0x32);
197 offset = check_offset;
199 case COMBIOS_DFP_INFO_TABLE:
200 check_offset = RBIOS16(rdev->bios_header_start + 0x34);
202 offset = check_offset;
204 case COMBIOS_HW_CONFIG_INFO_TABLE:
205 check_offset = RBIOS16(rdev->bios_header_start + 0x36);
207 offset = check_offset;
209 case COMBIOS_MULTIMEDIA_INFO_TABLE:
210 check_offset = RBIOS16(rdev->bios_header_start + 0x38);
212 offset = check_offset;
214 case COMBIOS_TV_STD_PATCH_TABLE:
215 check_offset = RBIOS16(rdev->bios_header_start + 0x3e);
217 offset = check_offset;
219 case COMBIOS_LCD_INFO_TABLE:
220 check_offset = RBIOS16(rdev->bios_header_start + 0x40);
222 offset = check_offset;
224 case COMBIOS_MOBILE_INFO_TABLE:
225 check_offset = RBIOS16(rdev->bios_header_start + 0x42);
227 offset = check_offset;
229 case COMBIOS_PLL_INIT_TABLE:
230 check_offset = RBIOS16(rdev->bios_header_start + 0x46);
232 offset = check_offset;
234 case COMBIOS_MEM_CONFIG_TABLE:
235 check_offset = RBIOS16(rdev->bios_header_start + 0x48);
237 offset = check_offset;
239 case COMBIOS_SAVE_MASK_TABLE:
240 check_offset = RBIOS16(rdev->bios_header_start + 0x4a);
242 offset = check_offset;
244 case COMBIOS_HARDCODED_EDID_TABLE:
245 check_offset = RBIOS16(rdev->bios_header_start + 0x4c);
247 offset = check_offset;
249 case COMBIOS_ASIC_INIT_2_TABLE:
250 check_offset = RBIOS16(rdev->bios_header_start + 0x4e);
252 offset = check_offset;
254 case COMBIOS_CONNECTOR_INFO_TABLE:
255 check_offset = RBIOS16(rdev->bios_header_start + 0x50);
257 offset = check_offset;
259 case COMBIOS_DYN_CLK_1_TABLE:
260 check_offset = RBIOS16(rdev->bios_header_start + 0x52);
262 offset = check_offset;
264 case COMBIOS_RESERVED_MEM_TABLE:
265 check_offset = RBIOS16(rdev->bios_header_start + 0x54);
267 offset = check_offset;
269 case COMBIOS_EXT_TMDS_INFO_TABLE:
270 check_offset = RBIOS16(rdev->bios_header_start + 0x58);
272 offset = check_offset;
274 case COMBIOS_MEM_CLK_INFO_TABLE:
275 check_offset = RBIOS16(rdev->bios_header_start + 0x5a);
277 offset = check_offset;
279 case COMBIOS_EXT_DAC_INFO_TABLE:
280 check_offset = RBIOS16(rdev->bios_header_start + 0x5c);
282 offset = check_offset;
284 case COMBIOS_MISC_INFO_TABLE:
285 check_offset = RBIOS16(rdev->bios_header_start + 0x5e);
287 offset = check_offset;
289 case COMBIOS_CRT_INFO_TABLE:
290 check_offset = RBIOS16(rdev->bios_header_start + 0x60);
292 offset = check_offset;
294 case COMBIOS_INTEGRATED_SYSTEM_INFO_TABLE:
295 check_offset = RBIOS16(rdev->bios_header_start + 0x62);
297 offset = check_offset;
299 case COMBIOS_COMPONENT_VIDEO_INFO_TABLE:
300 check_offset = RBIOS16(rdev->bios_header_start + 0x64);
302 offset = check_offset;
304 case COMBIOS_FAN_SPEED_INFO_TABLE:
305 check_offset = RBIOS16(rdev->bios_header_start + 0x66);
307 offset = check_offset;
309 case COMBIOS_OVERDRIVE_INFO_TABLE:
310 check_offset = RBIOS16(rdev->bios_header_start + 0x68);
312 offset = check_offset;
314 case COMBIOS_OEM_INFO_TABLE:
315 check_offset = RBIOS16(rdev->bios_header_start + 0x6a);
317 offset = check_offset;
319 case COMBIOS_DYN_CLK_2_TABLE:
320 check_offset = RBIOS16(rdev->bios_header_start + 0x6c);
322 offset = check_offset;
324 case COMBIOS_POWER_CONNECTOR_INFO_TABLE:
325 check_offset = RBIOS16(rdev->bios_header_start + 0x6e);
327 offset = check_offset;
329 case COMBIOS_I2C_INFO_TABLE:
330 check_offset = RBIOS16(rdev->bios_header_start + 0x70);
332 offset = check_offset;
334 /* relative offset tables */
335 case COMBIOS_ASIC_INIT_3_TABLE: /* offset from misc info */
337 combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE);
339 rev = RBIOS8(check_offset);
341 check_offset = RBIOS16(check_offset + 0x3);
343 offset = check_offset;
347 case COMBIOS_ASIC_INIT_4_TABLE: /* offset from misc info */
349 combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE);
351 rev = RBIOS8(check_offset);
353 check_offset = RBIOS16(check_offset + 0x5);
355 offset = check_offset;
359 case COMBIOS_DETECTED_MEM_TABLE: /* offset from misc info */
361 combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE);
363 rev = RBIOS8(check_offset);
365 check_offset = RBIOS16(check_offset + 0x7);
367 offset = check_offset;
371 case COMBIOS_ASIC_INIT_5_TABLE: /* offset from misc info */
373 combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE);
375 rev = RBIOS8(check_offset);
377 check_offset = RBIOS16(check_offset + 0x9);
379 offset = check_offset;
383 case COMBIOS_RAM_RESET_TABLE: /* offset from mem config */
385 combios_get_table_offset(dev, COMBIOS_MEM_CONFIG_TABLE);
387 while (RBIOS8(check_offset++));
390 offset = check_offset;
393 case COMBIOS_POWERPLAY_INFO_TABLE: /* offset from mobile info */
395 combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE);
397 check_offset = RBIOS16(check_offset + 0x11);
399 offset = check_offset;
402 case COMBIOS_GPIO_INFO_TABLE: /* offset from mobile info */
404 combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE);
406 check_offset = RBIOS16(check_offset + 0x13);
408 offset = check_offset;
411 case COMBIOS_LCD_DDC_INFO_TABLE: /* offset from mobile info */
413 combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE);
415 check_offset = RBIOS16(check_offset + 0x15);
417 offset = check_offset;
420 case COMBIOS_TMDS_POWER_TABLE: /* offset from mobile info */
422 combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE);
424 check_offset = RBIOS16(check_offset + 0x17);
426 offset = check_offset;
429 case COMBIOS_TMDS_POWER_ON_TABLE: /* offset from tmds power */
431 combios_get_table_offset(dev, COMBIOS_TMDS_POWER_TABLE);
433 check_offset = RBIOS16(check_offset + 0x2);
435 offset = check_offset;
438 case COMBIOS_TMDS_POWER_OFF_TABLE: /* offset from tmds power */
440 combios_get_table_offset(dev, COMBIOS_TMDS_POWER_TABLE);
442 check_offset = RBIOS16(check_offset + 0x4);
444 offset = check_offset;
455 bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev)
460 edid_info = combios_get_table_offset(rdev->ddev, COMBIOS_HARDCODED_EDID_TABLE);
464 raw = rdev->bios + edid_info;
465 size = EDID_LENGTH * (raw[0x7e] + 1);
466 edid = malloc(size, DRM_MEM_KMS, M_NOWAIT);
470 memcpy((unsigned char *)edid, raw, size);
472 if (!drm_edid_is_valid(edid)) {
473 free(edid, DRM_MEM_KMS);
477 rdev->mode_info.bios_hardcoded_edid = edid;
478 rdev->mode_info.bios_hardcoded_edid_size = size;
482 /* this is used for atom LCDs as well */
484 radeon_bios_get_hardcoded_edid(struct radeon_device *rdev)
488 if (rdev->mode_info.bios_hardcoded_edid) {
489 edid = malloc(rdev->mode_info.bios_hardcoded_edid_size,
490 DRM_MEM_KMS, M_NOWAIT);
492 memcpy((unsigned char *)edid,
493 (unsigned char *)rdev->mode_info.bios_hardcoded_edid,
494 rdev->mode_info.bios_hardcoded_edid_size);
501 static struct radeon_i2c_bus_rec combios_setup_i2c_bus(struct radeon_device *rdev,
502 enum radeon_combios_ddc ddc,
506 struct radeon_i2c_bus_rec i2c;
510 * DDC_NONE_DETECTED = none
511 * DDC_DVI = RADEON_GPIO_DVI_DDC
512 * DDC_VGA = RADEON_GPIO_VGA_DDC
513 * DDC_LCD = RADEON_GPIOPAD_MASK
514 * DDC_GPIO = RADEON_MDGPIO_MASK
516 * DDC_MONID = RADEON_GPIO_MONID
517 * DDC_CRT2 = RADEON_GPIO_CRT2_DDC
519 * DDC_MONID = RADEON_GPIO_MONID
520 * DDC_CRT2 = RADEON_GPIO_DVI_DDC
522 * DDC_MONID = RADEON_GPIO_DVI_DDC
523 * DDC_CRT2 = RADEON_GPIO_DVI_DDC
525 * DDC_MONID = RADEON_GPIO_MONID
526 * DDC_CRT2 = RADEON_GPIO_MONID
528 * DDC_MONID = RADEON_GPIOPAD_MASK
529 * DDC_CRT2 = RADEON_GPIO_MONID
532 case DDC_NONE_DETECTED:
537 ddc_line = RADEON_GPIO_DVI_DDC;
540 ddc_line = RADEON_GPIO_VGA_DDC;
543 ddc_line = RADEON_GPIOPAD_MASK;
546 ddc_line = RADEON_MDGPIO_MASK;
549 if (rdev->family == CHIP_RS300 ||
550 rdev->family == CHIP_RS400 ||
551 rdev->family == CHIP_RS480)
552 ddc_line = RADEON_GPIOPAD_MASK;
553 else if (rdev->family == CHIP_R300 ||
554 rdev->family == CHIP_R350) {
555 ddc_line = RADEON_GPIO_DVI_DDC;
558 ddc_line = RADEON_GPIO_MONID;
561 if (rdev->family == CHIP_R200 ||
562 rdev->family == CHIP_R300 ||
563 rdev->family == CHIP_R350) {
564 ddc_line = RADEON_GPIO_DVI_DDC;
566 } else if (rdev->family == CHIP_RS300 ||
567 rdev->family == CHIP_RS400 ||
568 rdev->family == CHIP_RS480)
569 ddc_line = RADEON_GPIO_MONID;
570 else if (rdev->family >= CHIP_RV350) {
571 ddc_line = RADEON_GPIO_MONID;
574 ddc_line = RADEON_GPIO_CRT2_DDC;
578 if (ddc_line == RADEON_GPIOPAD_MASK) {
579 i2c.mask_clk_reg = RADEON_GPIOPAD_MASK;
580 i2c.mask_data_reg = RADEON_GPIOPAD_MASK;
581 i2c.a_clk_reg = RADEON_GPIOPAD_A;
582 i2c.a_data_reg = RADEON_GPIOPAD_A;
583 i2c.en_clk_reg = RADEON_GPIOPAD_EN;
584 i2c.en_data_reg = RADEON_GPIOPAD_EN;
585 i2c.y_clk_reg = RADEON_GPIOPAD_Y;
586 i2c.y_data_reg = RADEON_GPIOPAD_Y;
587 } else if (ddc_line == RADEON_MDGPIO_MASK) {
588 i2c.mask_clk_reg = RADEON_MDGPIO_MASK;
589 i2c.mask_data_reg = RADEON_MDGPIO_MASK;
590 i2c.a_clk_reg = RADEON_MDGPIO_A;
591 i2c.a_data_reg = RADEON_MDGPIO_A;
592 i2c.en_clk_reg = RADEON_MDGPIO_EN;
593 i2c.en_data_reg = RADEON_MDGPIO_EN;
594 i2c.y_clk_reg = RADEON_MDGPIO_Y;
595 i2c.y_data_reg = RADEON_MDGPIO_Y;
597 i2c.mask_clk_reg = ddc_line;
598 i2c.mask_data_reg = ddc_line;
599 i2c.a_clk_reg = ddc_line;
600 i2c.a_data_reg = ddc_line;
601 i2c.en_clk_reg = ddc_line;
602 i2c.en_data_reg = ddc_line;
603 i2c.y_clk_reg = ddc_line;
604 i2c.y_data_reg = ddc_line;
607 if (clk_mask && data_mask) {
608 /* system specific masks */
609 i2c.mask_clk_mask = clk_mask;
610 i2c.mask_data_mask = data_mask;
611 i2c.a_clk_mask = clk_mask;
612 i2c.a_data_mask = data_mask;
613 i2c.en_clk_mask = clk_mask;
614 i2c.en_data_mask = data_mask;
615 i2c.y_clk_mask = clk_mask;
616 i2c.y_data_mask = data_mask;
617 } else if ((ddc_line == RADEON_GPIOPAD_MASK) ||
618 (ddc_line == RADEON_MDGPIO_MASK)) {
619 /* default gpiopad masks */
620 i2c.mask_clk_mask = (0x20 << 8);
621 i2c.mask_data_mask = 0x80;
622 i2c.a_clk_mask = (0x20 << 8);
623 i2c.a_data_mask = 0x80;
624 i2c.en_clk_mask = (0x20 << 8);
625 i2c.en_data_mask = 0x80;
626 i2c.y_clk_mask = (0x20 << 8);
627 i2c.y_data_mask = 0x80;
629 /* default masks for ddc pads */
630 i2c.mask_clk_mask = RADEON_GPIO_MASK_1;
631 i2c.mask_data_mask = RADEON_GPIO_MASK_0;
632 i2c.a_clk_mask = RADEON_GPIO_A_1;
633 i2c.a_data_mask = RADEON_GPIO_A_0;
634 i2c.en_clk_mask = RADEON_GPIO_EN_1;
635 i2c.en_data_mask = RADEON_GPIO_EN_0;
636 i2c.y_clk_mask = RADEON_GPIO_Y_1;
637 i2c.y_data_mask = RADEON_GPIO_Y_0;
640 switch (rdev->family) {
648 case RADEON_GPIO_DVI_DDC:
649 i2c.hw_capable = true;
652 i2c.hw_capable = false;
658 case RADEON_GPIO_DVI_DDC:
659 case RADEON_GPIO_MONID:
660 i2c.hw_capable = true;
663 i2c.hw_capable = false;
670 case RADEON_GPIO_VGA_DDC:
671 case RADEON_GPIO_DVI_DDC:
672 case RADEON_GPIO_CRT2_DDC:
673 i2c.hw_capable = true;
676 i2c.hw_capable = false;
683 case RADEON_GPIO_VGA_DDC:
684 case RADEON_GPIO_DVI_DDC:
685 i2c.hw_capable = true;
688 i2c.hw_capable = false;
697 case RADEON_GPIO_VGA_DDC:
698 case RADEON_GPIO_DVI_DDC:
699 i2c.hw_capable = true;
701 case RADEON_GPIO_MONID:
702 /* hw i2c on RADEON_GPIO_MONID doesn't seem to work
703 * reliably on some pre-r4xx hardware; not sure why.
705 i2c.hw_capable = false;
708 i2c.hw_capable = false;
713 i2c.hw_capable = false;
719 i2c.hpd = RADEON_HPD_NONE;
729 static struct radeon_i2c_bus_rec radeon_combios_get_i2c_info_from_table(struct radeon_device *rdev)
731 struct drm_device *dev = rdev->ddev;
732 struct radeon_i2c_bus_rec i2c;
734 u8 id, blocks, clk, data;
739 offset = combios_get_table_offset(dev, COMBIOS_I2C_INFO_TABLE);
741 blocks = RBIOS8(offset + 2);
742 for (i = 0; i < blocks; i++) {
743 id = RBIOS8(offset + 3 + (i * 5) + 0);
745 clk = RBIOS8(offset + 3 + (i * 5) + 3);
746 data = RBIOS8(offset + 3 + (i * 5) + 4);
748 i2c = combios_setup_i2c_bus(rdev, DDC_MONID,
749 (1 << clk), (1 << data));
757 void radeon_combios_i2c_init(struct radeon_device *rdev)
759 struct drm_device *dev = rdev->ddev;
760 struct radeon_i2c_bus_rec i2c;
764 * 0x60, 0x64, 0x68, 0x6c, gpiopads, mm
766 * 0x60, 0x64, 0x68, mm
770 * 0x60, 0x64, 0x68, gpiopads, mm
774 i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
775 rdev->i2c_bus[0] = radeon_i2c_create(dev, &i2c, "DVI_DDC");
777 i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
778 rdev->i2c_bus[1] = radeon_i2c_create(dev, &i2c, "VGA_DDC");
782 i2c.hw_capable = true;
785 rdev->i2c_bus[2] = radeon_i2c_create(dev, &i2c, "MM_I2C");
787 if (rdev->family == CHIP_R300 ||
788 rdev->family == CHIP_R350) {
789 /* only 2 sw i2c pads */
790 } else if (rdev->family == CHIP_RS300 ||
791 rdev->family == CHIP_RS400 ||
792 rdev->family == CHIP_RS480) {
794 i2c = combios_setup_i2c_bus(rdev, DDC_CRT2, 0, 0);
795 rdev->i2c_bus[3] = radeon_i2c_create(dev, &i2c, "MONID");
798 i2c = radeon_combios_get_i2c_info_from_table(rdev);
800 rdev->i2c_bus[4] = radeon_i2c_create(dev, &i2c, "GPIOPAD_MASK");
801 } else if ((rdev->family == CHIP_R200) ||
802 (rdev->family >= CHIP_R300)) {
804 i2c = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
805 rdev->i2c_bus[3] = radeon_i2c_create(dev, &i2c, "MONID");
808 i2c = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
809 rdev->i2c_bus[3] = radeon_i2c_create(dev, &i2c, "MONID");
811 i2c = combios_setup_i2c_bus(rdev, DDC_CRT2, 0, 0);
812 rdev->i2c_bus[4] = radeon_i2c_create(dev, &i2c, "CRT2_DDC");
816 bool radeon_combios_get_clock_info(struct drm_device *dev)
818 struct radeon_device *rdev = dev->dev_private;
820 struct radeon_pll *p1pll = &rdev->clock.p1pll;
821 struct radeon_pll *p2pll = &rdev->clock.p2pll;
822 struct radeon_pll *spll = &rdev->clock.spll;
823 struct radeon_pll *mpll = &rdev->clock.mpll;
827 pll_info = combios_get_table_offset(dev, COMBIOS_PLL_INFO_TABLE);
829 rev = RBIOS8(pll_info);
832 p1pll->reference_freq = RBIOS16(pll_info + 0xe);
833 p1pll->reference_div = RBIOS16(pll_info + 0x10);
834 p1pll->pll_out_min = RBIOS32(pll_info + 0x12);
835 p1pll->pll_out_max = RBIOS32(pll_info + 0x16);
836 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
837 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
840 p1pll->pll_in_min = RBIOS32(pll_info + 0x36);
841 p1pll->pll_in_max = RBIOS32(pll_info + 0x3a);
843 p1pll->pll_in_min = 40;
844 p1pll->pll_in_max = 500;
849 spll->reference_freq = RBIOS16(pll_info + 0x1a);
850 spll->reference_div = RBIOS16(pll_info + 0x1c);
851 spll->pll_out_min = RBIOS32(pll_info + 0x1e);
852 spll->pll_out_max = RBIOS32(pll_info + 0x22);
855 spll->pll_in_min = RBIOS32(pll_info + 0x48);
856 spll->pll_in_max = RBIOS32(pll_info + 0x4c);
859 spll->pll_in_min = 40;
860 spll->pll_in_max = 500;
864 mpll->reference_freq = RBIOS16(pll_info + 0x26);
865 mpll->reference_div = RBIOS16(pll_info + 0x28);
866 mpll->pll_out_min = RBIOS32(pll_info + 0x2a);
867 mpll->pll_out_max = RBIOS32(pll_info + 0x2e);
870 mpll->pll_in_min = RBIOS32(pll_info + 0x5a);
871 mpll->pll_in_max = RBIOS32(pll_info + 0x5e);
874 mpll->pll_in_min = 40;
875 mpll->pll_in_max = 500;
878 /* default sclk/mclk */
879 sclk = RBIOS16(pll_info + 0xa);
880 mclk = RBIOS16(pll_info + 0x8);
886 rdev->clock.default_sclk = sclk;
887 rdev->clock.default_mclk = mclk;
889 if (RBIOS32(pll_info + 0x16))
890 rdev->clock.max_pixel_clock = RBIOS32(pll_info + 0x16);
892 rdev->clock.max_pixel_clock = 35000; /* might need something asic specific */
899 bool radeon_combios_sideport_present(struct radeon_device *rdev)
901 struct drm_device *dev = rdev->ddev;
904 /* sideport is AMD only */
905 if (rdev->family == CHIP_RS400)
908 igp_info = combios_get_table_offset(dev, COMBIOS_INTEGRATED_SYSTEM_INFO_TABLE);
911 if (RBIOS16(igp_info + 0x4))
917 static const uint32_t default_primarydac_adj[CHIP_LAST] = {
918 0x00000808, /* r100 */
919 0x00000808, /* rv100 */
920 0x00000808, /* rs100 */
921 0x00000808, /* rv200 */
922 0x00000808, /* rs200 */
923 0x00000808, /* r200 */
924 0x00000808, /* rv250 */
925 0x00000000, /* rs300 */
926 0x00000808, /* rv280 */
927 0x00000808, /* r300 */
928 0x00000808, /* r350 */
929 0x00000808, /* rv350 */
930 0x00000808, /* rv380 */
931 0x00000808, /* r420 */
932 0x00000808, /* r423 */
933 0x00000808, /* rv410 */
934 0x00000000, /* rs400 */
935 0x00000000, /* rs480 */
938 static void radeon_legacy_get_primary_dac_info_from_table(struct radeon_device *rdev,
939 struct radeon_encoder_primary_dac *p_dac)
941 p_dac->ps2_pdac_adj = default_primarydac_adj[rdev->family];
945 struct radeon_encoder_primary_dac *radeon_combios_get_primary_dac_info(struct
949 struct drm_device *dev = encoder->base.dev;
950 struct radeon_device *rdev = dev->dev_private;
952 uint8_t rev, bg, dac;
953 struct radeon_encoder_primary_dac *p_dac = NULL;
956 p_dac = malloc(sizeof(struct radeon_encoder_primary_dac),
957 DRM_MEM_DRIVER, M_NOWAIT | M_ZERO);
962 /* check CRT table */
963 dac_info = combios_get_table_offset(dev, COMBIOS_CRT_INFO_TABLE);
965 rev = RBIOS8(dac_info) & 0x3;
967 bg = RBIOS8(dac_info + 0x2) & 0xf;
968 dac = (RBIOS8(dac_info + 0x2) >> 4) & 0xf;
969 p_dac->ps2_pdac_adj = (bg << 8) | (dac);
971 bg = RBIOS8(dac_info + 0x2) & 0xf;
972 dac = RBIOS8(dac_info + 0x3) & 0xf;
973 p_dac->ps2_pdac_adj = (bg << 8) | (dac);
975 /* if the values are all zeros, use the table */
976 if (p_dac->ps2_pdac_adj)
981 /* Radeon 9100 (R200) */
982 if ((dev->pci_device == 0x514D) &&
983 (dev->pci_subvendor == 0x174B) &&
984 (dev->pci_subdevice == 0x7149)) {
985 /* vbios value is bad, use the default */
989 if (!found) /* fallback to defaults */
990 radeon_legacy_get_primary_dac_info_from_table(rdev, p_dac);
996 radeon_combios_get_tv_info(struct radeon_device *rdev)
998 struct drm_device *dev = rdev->ddev;
1000 enum radeon_tv_std tv_std = TV_STD_NTSC;
1002 tv_info = combios_get_table_offset(dev, COMBIOS_TV_INFO_TABLE);
1004 if (RBIOS8(tv_info + 6) == 'T') {
1005 switch (RBIOS8(tv_info + 7) & 0xf) {
1007 tv_std = TV_STD_NTSC;
1008 DRM_DEBUG_KMS("Default TV standard: NTSC\n");
1011 tv_std = TV_STD_PAL;
1012 DRM_DEBUG_KMS("Default TV standard: PAL\n");
1015 tv_std = TV_STD_PAL_M;
1016 DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
1019 tv_std = TV_STD_PAL_60;
1020 DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
1023 tv_std = TV_STD_NTSC_J;
1024 DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
1027 tv_std = TV_STD_SCART_PAL;
1028 DRM_DEBUG_KMS("Default TV standard: SCART-PAL\n");
1031 tv_std = TV_STD_NTSC;
1033 ("Unknown TV standard; defaulting to NTSC\n");
1037 switch ((RBIOS8(tv_info + 9) >> 2) & 0x3) {
1039 DRM_DEBUG_KMS("29.498928713 MHz TV ref clk\n");
1042 DRM_DEBUG_KMS("28.636360000 MHz TV ref clk\n");
1045 DRM_DEBUG_KMS("14.318180000 MHz TV ref clk\n");
1048 DRM_DEBUG_KMS("27.000000000 MHz TV ref clk\n");
1058 static const uint32_t default_tvdac_adj[CHIP_LAST] = {
1059 0x00000000, /* r100 */
1060 0x00280000, /* rv100 */
1061 0x00000000, /* rs100 */
1062 0x00880000, /* rv200 */
1063 0x00000000, /* rs200 */
1064 0x00000000, /* r200 */
1065 0x00770000, /* rv250 */
1066 0x00290000, /* rs300 */
1067 0x00560000, /* rv280 */
1068 0x00780000, /* r300 */
1069 0x00770000, /* r350 */
1070 0x00780000, /* rv350 */
1071 0x00780000, /* rv380 */
1072 0x01080000, /* r420 */
1073 0x01080000, /* r423 */
1074 0x01080000, /* rv410 */
1075 0x00780000, /* rs400 */
1076 0x00780000, /* rs480 */
1079 static void radeon_legacy_get_tv_dac_info_from_table(struct radeon_device *rdev,
1080 struct radeon_encoder_tv_dac *tv_dac)
1082 tv_dac->ps2_tvdac_adj = default_tvdac_adj[rdev->family];
1083 if ((rdev->flags & RADEON_IS_MOBILITY) && (rdev->family == CHIP_RV250))
1084 tv_dac->ps2_tvdac_adj = 0x00880000;
1085 tv_dac->pal_tvdac_adj = tv_dac->ps2_tvdac_adj;
1086 tv_dac->ntsc_tvdac_adj = tv_dac->ps2_tvdac_adj;
1090 struct radeon_encoder_tv_dac *radeon_combios_get_tv_dac_info(struct
1094 struct drm_device *dev = encoder->base.dev;
1095 struct radeon_device *rdev = dev->dev_private;
1097 uint8_t rev, bg, dac;
1098 struct radeon_encoder_tv_dac *tv_dac = NULL;
1101 tv_dac = malloc(sizeof(struct radeon_encoder_tv_dac),
1102 DRM_MEM_DRIVER, M_NOWAIT | M_ZERO);
1106 /* first check TV table */
1107 dac_info = combios_get_table_offset(dev, COMBIOS_TV_INFO_TABLE);
1109 rev = RBIOS8(dac_info + 0x3);
1111 bg = RBIOS8(dac_info + 0xc) & 0xf;
1112 dac = RBIOS8(dac_info + 0xd) & 0xf;
1113 tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
1115 bg = RBIOS8(dac_info + 0xe) & 0xf;
1116 dac = RBIOS8(dac_info + 0xf) & 0xf;
1117 tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
1119 bg = RBIOS8(dac_info + 0x10) & 0xf;
1120 dac = RBIOS8(dac_info + 0x11) & 0xf;
1121 tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
1122 /* if the values are all zeros, use the table */
1123 if (tv_dac->ps2_tvdac_adj)
1125 } else if (rev > 1) {
1126 bg = RBIOS8(dac_info + 0xc) & 0xf;
1127 dac = (RBIOS8(dac_info + 0xc) >> 4) & 0xf;
1128 tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
1130 bg = RBIOS8(dac_info + 0xd) & 0xf;
1131 dac = (RBIOS8(dac_info + 0xd) >> 4) & 0xf;
1132 tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
1134 bg = RBIOS8(dac_info + 0xe) & 0xf;
1135 dac = (RBIOS8(dac_info + 0xe) >> 4) & 0xf;
1136 tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
1137 /* if the values are all zeros, use the table */
1138 if (tv_dac->ps2_tvdac_adj)
1141 tv_dac->tv_std = radeon_combios_get_tv_info(rdev);
1144 /* then check CRT table */
1146 combios_get_table_offset(dev, COMBIOS_CRT_INFO_TABLE);
1148 rev = RBIOS8(dac_info) & 0x3;
1150 bg = RBIOS8(dac_info + 0x3) & 0xf;
1151 dac = (RBIOS8(dac_info + 0x3) >> 4) & 0xf;
1152 tv_dac->ps2_tvdac_adj =
1153 (bg << 16) | (dac << 20);
1154 tv_dac->pal_tvdac_adj = tv_dac->ps2_tvdac_adj;
1155 tv_dac->ntsc_tvdac_adj = tv_dac->ps2_tvdac_adj;
1156 /* if the values are all zeros, use the table */
1157 if (tv_dac->ps2_tvdac_adj)
1160 bg = RBIOS8(dac_info + 0x4) & 0xf;
1161 dac = RBIOS8(dac_info + 0x5) & 0xf;
1162 tv_dac->ps2_tvdac_adj =
1163 (bg << 16) | (dac << 20);
1164 tv_dac->pal_tvdac_adj = tv_dac->ps2_tvdac_adj;
1165 tv_dac->ntsc_tvdac_adj = tv_dac->ps2_tvdac_adj;
1166 /* if the values are all zeros, use the table */
1167 if (tv_dac->ps2_tvdac_adj)
1171 DRM_INFO("No TV DAC info found in BIOS\n");
1175 if (!found) /* fallback to defaults */
1176 radeon_legacy_get_tv_dac_info_from_table(rdev, tv_dac);
1181 static struct radeon_encoder_lvds *radeon_legacy_get_lvds_info_from_regs(struct
1185 struct radeon_encoder_lvds *lvds = NULL;
1186 uint32_t fp_vert_stretch, fp_horz_stretch;
1187 uint32_t ppll_div_sel, ppll_val;
1188 uint32_t lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
1190 lvds = malloc(sizeof(struct radeon_encoder_lvds),
1191 DRM_MEM_DRIVER, M_NOWAIT | M_ZERO);
1196 fp_vert_stretch = RREG32(RADEON_FP_VERT_STRETCH);
1197 fp_horz_stretch = RREG32(RADEON_FP_HORZ_STRETCH);
1199 /* These should be fail-safe defaults, fingers crossed */
1200 lvds->panel_pwr_delay = 200;
1201 lvds->panel_vcc_delay = 2000;
1203 lvds->lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
1204 lvds->panel_digon_delay = (lvds_ss_gen_cntl >> RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) & 0xf;
1205 lvds->panel_blon_delay = (lvds_ss_gen_cntl >> RADEON_LVDS_PWRSEQ_DELAY2_SHIFT) & 0xf;
1207 if (fp_vert_stretch & RADEON_VERT_STRETCH_ENABLE)
1208 lvds->native_mode.vdisplay =
1209 ((fp_vert_stretch & RADEON_VERT_PANEL_SIZE) >>
1210 RADEON_VERT_PANEL_SHIFT) + 1;
1212 lvds->native_mode.vdisplay =
1213 (RREG32(RADEON_CRTC_V_TOTAL_DISP) >> 16) + 1;
1215 if (fp_horz_stretch & RADEON_HORZ_STRETCH_ENABLE)
1216 lvds->native_mode.hdisplay =
1217 (((fp_horz_stretch & RADEON_HORZ_PANEL_SIZE) >>
1218 RADEON_HORZ_PANEL_SHIFT) + 1) * 8;
1220 lvds->native_mode.hdisplay =
1221 ((RREG32(RADEON_CRTC_H_TOTAL_DISP) >> 16) + 1) * 8;
1223 if ((lvds->native_mode.hdisplay < 640) ||
1224 (lvds->native_mode.vdisplay < 480)) {
1225 lvds->native_mode.hdisplay = 640;
1226 lvds->native_mode.vdisplay = 480;
1229 ppll_div_sel = RREG8(RADEON_CLOCK_CNTL_INDEX + 1) & 0x3;
1230 ppll_val = RREG32_PLL(RADEON_PPLL_DIV_0 + ppll_div_sel);
1231 if ((ppll_val & 0x000707ff) == 0x1bb)
1232 lvds->use_bios_dividers = false;
1234 lvds->panel_ref_divider =
1235 RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff;
1236 lvds->panel_post_divider = (ppll_val >> 16) & 0x7;
1237 lvds->panel_fb_divider = ppll_val & 0x7ff;
1239 if ((lvds->panel_ref_divider != 0) &&
1240 (lvds->panel_fb_divider > 3))
1241 lvds->use_bios_dividers = true;
1243 lvds->panel_vcc_delay = 200;
1245 DRM_INFO("Panel info derived from registers\n");
1246 DRM_INFO("Panel Size %dx%d\n", lvds->native_mode.hdisplay,
1247 lvds->native_mode.vdisplay);
1252 struct radeon_encoder_lvds *radeon_combios_get_lvds_info(struct radeon_encoder
1255 struct drm_device *dev = encoder->base.dev;
1256 struct radeon_device *rdev = dev->dev_private;
1258 uint32_t panel_setup;
1261 struct radeon_encoder_lvds *lvds = NULL;
1263 lcd_info = combios_get_table_offset(dev, COMBIOS_LCD_INFO_TABLE);
1266 lvds = malloc(sizeof(struct radeon_encoder_lvds),
1267 DRM_MEM_DRIVER, M_NOWAIT | M_ZERO);
1272 for (i = 0; i < 24; i++)
1273 stmp[i] = RBIOS8(lcd_info + i + 1);
1276 DRM_INFO("Panel ID String: %s\n", stmp);
1278 lvds->native_mode.hdisplay = RBIOS16(lcd_info + 0x19);
1279 lvds->native_mode.vdisplay = RBIOS16(lcd_info + 0x1b);
1281 DRM_INFO("Panel Size %dx%d\n", lvds->native_mode.hdisplay,
1282 lvds->native_mode.vdisplay);
1284 lvds->panel_vcc_delay = RBIOS16(lcd_info + 0x2c);
1285 lvds->panel_vcc_delay = min_t(u16, lvds->panel_vcc_delay, 2000);
1287 lvds->panel_pwr_delay = RBIOS8(lcd_info + 0x24);
1288 lvds->panel_digon_delay = RBIOS16(lcd_info + 0x38) & 0xf;
1289 lvds->panel_blon_delay = (RBIOS16(lcd_info + 0x38) >> 4) & 0xf;
1291 lvds->panel_ref_divider = RBIOS16(lcd_info + 0x2e);
1292 lvds->panel_post_divider = RBIOS8(lcd_info + 0x30);
1293 lvds->panel_fb_divider = RBIOS16(lcd_info + 0x31);
1294 if ((lvds->panel_ref_divider != 0) &&
1295 (lvds->panel_fb_divider > 3))
1296 lvds->use_bios_dividers = true;
1298 panel_setup = RBIOS32(lcd_info + 0x39);
1299 lvds->lvds_gen_cntl = 0xff00;
1300 if (panel_setup & 0x1)
1301 lvds->lvds_gen_cntl |= RADEON_LVDS_PANEL_FORMAT;
1303 if ((panel_setup >> 4) & 0x1)
1304 lvds->lvds_gen_cntl |= RADEON_LVDS_PANEL_TYPE;
1306 switch ((panel_setup >> 8) & 0x7) {
1308 lvds->lvds_gen_cntl |= RADEON_LVDS_NO_FM;
1311 lvds->lvds_gen_cntl |= RADEON_LVDS_2_GREY;
1314 lvds->lvds_gen_cntl |= RADEON_LVDS_4_GREY;
1320 if ((panel_setup >> 16) & 0x1)
1321 lvds->lvds_gen_cntl |= RADEON_LVDS_FP_POL_LOW;
1323 if ((panel_setup >> 17) & 0x1)
1324 lvds->lvds_gen_cntl |= RADEON_LVDS_LP_POL_LOW;
1326 if ((panel_setup >> 18) & 0x1)
1327 lvds->lvds_gen_cntl |= RADEON_LVDS_DTM_POL_LOW;
1329 if ((panel_setup >> 23) & 0x1)
1330 lvds->lvds_gen_cntl |= RADEON_LVDS_BL_CLK_SEL;
1332 lvds->lvds_gen_cntl |= (panel_setup & 0xf0000000);
1334 for (i = 0; i < 32; i++) {
1335 tmp = RBIOS16(lcd_info + 64 + i * 2);
1339 if ((RBIOS16(tmp) == lvds->native_mode.hdisplay) &&
1340 (RBIOS16(tmp + 2) == lvds->native_mode.vdisplay)) {
1341 lvds->native_mode.htotal = lvds->native_mode.hdisplay +
1342 (RBIOS16(tmp + 17) - RBIOS16(tmp + 19)) * 8;
1343 lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
1344 (RBIOS16(tmp + 21) - RBIOS16(tmp + 19) - 1) * 8;
1345 lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
1346 (RBIOS8(tmp + 23) * 8);
1348 lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
1349 (RBIOS16(tmp + 24) - RBIOS16(tmp + 26));
1350 lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
1351 ((RBIOS16(tmp + 28) & 0x7ff) - RBIOS16(tmp + 26));
1352 lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
1353 ((RBIOS16(tmp + 28) & 0xf800) >> 11);
1355 lvds->native_mode.clock = RBIOS16(tmp + 9) * 10;
1356 lvds->native_mode.flags = 0;
1357 /* set crtc values */
1358 drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
1363 DRM_INFO("No panel info found in BIOS\n");
1364 lvds = radeon_legacy_get_lvds_info_from_regs(rdev);
1368 encoder->native_mode = lvds->native_mode;
1372 static const struct radeon_tmds_pll default_tmds_pll[CHIP_LAST][4] = {
1373 {{12000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_R100 */
1374 {{12000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_RV100 */
1375 {{0, 0}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_RS100 */
1376 {{15000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_RV200 */
1377 {{12000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_RS200 */
1378 {{15000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_R200 */
1379 {{15500, 0x81b}, {0xffffffff, 0x83f}, {0, 0}, {0, 0}}, /* CHIP_RV250 */
1380 {{0, 0}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_RS300 */
1381 {{13000, 0x400f4}, {15000, 0x400f7}, {0xffffffff, 0x40111}, {0, 0}}, /* CHIP_RV280 */
1382 {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R300 */
1383 {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R350 */
1384 {{15000, 0xb0155}, {0xffffffff, 0xb01cb}, {0, 0}, {0, 0}}, /* CHIP_RV350 */
1385 {{15000, 0xb0155}, {0xffffffff, 0xb01cb}, {0, 0}, {0, 0}}, /* CHIP_RV380 */
1386 {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R420 */
1387 {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R423 */
1388 {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_RV410 */
1389 { {0, 0}, {0, 0}, {0, 0}, {0, 0} }, /* CHIP_RS400 */
1390 { {0, 0}, {0, 0}, {0, 0}, {0, 0} }, /* CHIP_RS480 */
1393 bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
1394 struct radeon_encoder_int_tmds *tmds)
1396 struct drm_device *dev = encoder->base.dev;
1397 struct radeon_device *rdev = dev->dev_private;
1400 for (i = 0; i < 4; i++) {
1401 tmds->tmds_pll[i].value =
1402 default_tmds_pll[rdev->family][i].value;
1403 tmds->tmds_pll[i].freq = default_tmds_pll[rdev->family][i].freq;
1409 bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
1410 struct radeon_encoder_int_tmds *tmds)
1412 struct drm_device *dev = encoder->base.dev;
1413 struct radeon_device *rdev = dev->dev_private;
1418 tmds_info = combios_get_table_offset(dev, COMBIOS_DFP_INFO_TABLE);
1421 ver = RBIOS8(tmds_info);
1422 DRM_DEBUG_KMS("DFP table revision: %d\n", ver);
1424 n = RBIOS8(tmds_info + 5) + 1;
1427 for (i = 0; i < n; i++) {
1428 tmds->tmds_pll[i].value =
1429 RBIOS32(tmds_info + i * 10 + 0x08);
1430 tmds->tmds_pll[i].freq =
1431 RBIOS16(tmds_info + i * 10 + 0x10);
1432 DRM_DEBUG_KMS("TMDS PLL From COMBIOS %u %x\n",
1433 tmds->tmds_pll[i].freq,
1434 tmds->tmds_pll[i].value);
1436 } else if (ver == 4) {
1438 n = RBIOS8(tmds_info + 5) + 1;
1441 for (i = 0; i < n; i++) {
1442 tmds->tmds_pll[i].value =
1443 RBIOS32(tmds_info + stride + 0x08);
1444 tmds->tmds_pll[i].freq =
1445 RBIOS16(tmds_info + stride + 0x10);
1450 DRM_DEBUG_KMS("TMDS PLL From COMBIOS %u %x\n",
1451 tmds->tmds_pll[i].freq,
1452 tmds->tmds_pll[i].value);
1456 DRM_INFO("No TMDS info found in BIOS\n");
1462 bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
1463 struct radeon_encoder_ext_tmds *tmds)
1465 struct drm_device *dev = encoder->base.dev;
1466 struct radeon_device *rdev = dev->dev_private;
1467 struct radeon_i2c_bus_rec i2c_bus;
1469 /* default for macs */
1470 i2c_bus = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
1471 tmds->i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
1473 /* XXX some macs have duallink chips */
1474 switch (rdev->mode_info.connector_table) {
1475 case CT_POWERBOOK_EXTERNAL:
1476 case CT_MINI_EXTERNAL:
1478 tmds->dvo_chip = DVO_SIL164;
1479 tmds->slave_addr = 0x70 >> 1; /* 7 bit addressing */
1486 bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
1487 struct radeon_encoder_ext_tmds *tmds)
1489 struct drm_device *dev = encoder->base.dev;
1490 struct radeon_device *rdev = dev->dev_private;
1493 enum radeon_combios_ddc gpio;
1494 struct radeon_i2c_bus_rec i2c_bus;
1496 tmds->i2c_bus = NULL;
1497 if (rdev->flags & RADEON_IS_IGP) {
1498 i2c_bus = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
1499 tmds->i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
1500 tmds->dvo_chip = DVO_SIL164;
1501 tmds->slave_addr = 0x70 >> 1; /* 7 bit addressing */
1503 offset = combios_get_table_offset(dev, COMBIOS_EXT_TMDS_INFO_TABLE);
1505 ver = RBIOS8(offset);
1506 DRM_DEBUG_KMS("External TMDS Table revision: %d\n", ver);
1507 tmds->slave_addr = RBIOS8(offset + 4 + 2);
1508 tmds->slave_addr >>= 1; /* 7 bit addressing */
1509 gpio = RBIOS8(offset + 4 + 3);
1510 if (gpio == DDC_LCD) {
1512 i2c_bus.valid = true;
1513 i2c_bus.hw_capable = true;
1514 i2c_bus.mm_i2c = true;
1515 i2c_bus.i2c_id = 0xa0;
1517 i2c_bus = combios_setup_i2c_bus(rdev, gpio, 0, 0);
1518 tmds->i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
1522 if (!tmds->i2c_bus) {
1523 DRM_INFO("No valid Ext TMDS info found in BIOS\n");
1530 bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev)
1532 struct radeon_device *rdev = dev->dev_private;
1533 struct radeon_i2c_bus_rec ddc_i2c;
1534 struct radeon_hpd hpd;
1536 rdev->mode_info.connector_table = radeon_connector_table;
1537 if (rdev->mode_info.connector_table == CT_NONE) {
1538 #ifdef CONFIG_PPC_PMAC
1539 if (of_machine_is_compatible("PowerBook3,3")) {
1540 /* powerbook with VGA */
1541 rdev->mode_info.connector_table = CT_POWERBOOK_VGA;
1542 } else if (of_machine_is_compatible("PowerBook3,4") ||
1543 of_machine_is_compatible("PowerBook3,5")) {
1544 /* powerbook with internal tmds */
1545 rdev->mode_info.connector_table = CT_POWERBOOK_INTERNAL;
1546 } else if (of_machine_is_compatible("PowerBook5,1") ||
1547 of_machine_is_compatible("PowerBook5,2") ||
1548 of_machine_is_compatible("PowerBook5,3") ||
1549 of_machine_is_compatible("PowerBook5,4") ||
1550 of_machine_is_compatible("PowerBook5,5")) {
1551 /* powerbook with external single link tmds (sil164) */
1552 rdev->mode_info.connector_table = CT_POWERBOOK_EXTERNAL;
1553 } else if (of_machine_is_compatible("PowerBook5,6")) {
1554 /* powerbook with external dual or single link tmds */
1555 rdev->mode_info.connector_table = CT_POWERBOOK_EXTERNAL;
1556 } else if (of_machine_is_compatible("PowerBook5,7") ||
1557 of_machine_is_compatible("PowerBook5,8") ||
1558 of_machine_is_compatible("PowerBook5,9")) {
1559 /* PowerBook6,2 ? */
1560 /* powerbook with external dual link tmds (sil1178?) */
1561 rdev->mode_info.connector_table = CT_POWERBOOK_EXTERNAL;
1562 } else if (of_machine_is_compatible("PowerBook4,1") ||
1563 of_machine_is_compatible("PowerBook4,2") ||
1564 of_machine_is_compatible("PowerBook4,3") ||
1565 of_machine_is_compatible("PowerBook6,3") ||
1566 of_machine_is_compatible("PowerBook6,5") ||
1567 of_machine_is_compatible("PowerBook6,7")) {
1569 rdev->mode_info.connector_table = CT_IBOOK;
1570 } else if (of_machine_is_compatible("PowerMac3,5")) {
1571 /* PowerMac G4 Silver radeon 7500 */
1572 rdev->mode_info.connector_table = CT_MAC_G4_SILVER;
1573 } else if (of_machine_is_compatible("PowerMac4,4")) {
1575 rdev->mode_info.connector_table = CT_EMAC;
1576 } else if (of_machine_is_compatible("PowerMac10,1")) {
1577 /* mini with internal tmds */
1578 rdev->mode_info.connector_table = CT_MINI_INTERNAL;
1579 } else if (of_machine_is_compatible("PowerMac10,2")) {
1580 /* mini with external tmds */
1581 rdev->mode_info.connector_table = CT_MINI_EXTERNAL;
1582 } else if (of_machine_is_compatible("PowerMac12,1")) {
1584 /* imac g5 isight */
1585 rdev->mode_info.connector_table = CT_IMAC_G5_ISIGHT;
1586 } else if ((dev->pci_device == 0x4a48) &&
1587 (dev->pci_subvendor == 0x1002) &&
1588 (dev->pci_subdevice == 0x4a48)) {
1590 rdev->mode_info.connector_table = CT_MAC_X800;
1591 } else if ((of_machine_is_compatible("PowerMac7,2") ||
1592 of_machine_is_compatible("PowerMac7,3")) &&
1593 (dev->pci_device == 0x4150) &&
1594 (dev->pci_subvendor == 0x1002) &&
1595 (dev->pci_subdevice == 0x4150)) {
1596 /* Mac G5 tower 9600 */
1597 rdev->mode_info.connector_table = CT_MAC_G5_9600;
1598 } else if ((dev->pci_device == 0x4c66) &&
1599 (dev->pci_subvendor == 0x1002) &&
1600 (dev->pci_subdevice == 0x4c66)) {
1601 /* SAM440ep RV250 embedded board */
1602 rdev->mode_info.connector_table = CT_SAM440EP;
1604 #endif /* CONFIG_PPC_PMAC */
1606 if (ASIC_IS_RN50(rdev))
1607 rdev->mode_info.connector_table = CT_RN50_POWER;
1610 rdev->mode_info.connector_table = CT_GENERIC;
1613 switch (rdev->mode_info.connector_table) {
1615 DRM_INFO("Connector Table: %d (generic)\n",
1616 rdev->mode_info.connector_table);
1617 /* these are the most common settings */
1618 if (rdev->flags & RADEON_SINGLE_CRTC) {
1619 /* VGA - primary dac */
1620 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1621 hpd.hpd = RADEON_HPD_NONE;
1622 radeon_add_legacy_encoder(dev,
1623 radeon_get_encoder_enum(dev,
1624 ATOM_DEVICE_CRT1_SUPPORT,
1626 ATOM_DEVICE_CRT1_SUPPORT);
1627 radeon_add_legacy_connector(dev, 0,
1628 ATOM_DEVICE_CRT1_SUPPORT,
1629 DRM_MODE_CONNECTOR_VGA,
1631 CONNECTOR_OBJECT_ID_VGA,
1633 } else if (rdev->flags & RADEON_IS_MOBILITY) {
1635 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_NONE_DETECTED, 0, 0);
1636 hpd.hpd = RADEON_HPD_NONE;
1637 radeon_add_legacy_encoder(dev,
1638 radeon_get_encoder_enum(dev,
1639 ATOM_DEVICE_LCD1_SUPPORT,
1641 ATOM_DEVICE_LCD1_SUPPORT);
1642 radeon_add_legacy_connector(dev, 0,
1643 ATOM_DEVICE_LCD1_SUPPORT,
1644 DRM_MODE_CONNECTOR_LVDS,
1646 CONNECTOR_OBJECT_ID_LVDS,
1649 /* VGA - primary dac */
1650 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1651 hpd.hpd = RADEON_HPD_NONE;
1652 radeon_add_legacy_encoder(dev,
1653 radeon_get_encoder_enum(dev,
1654 ATOM_DEVICE_CRT1_SUPPORT,
1656 ATOM_DEVICE_CRT1_SUPPORT);
1657 radeon_add_legacy_connector(dev, 1,
1658 ATOM_DEVICE_CRT1_SUPPORT,
1659 DRM_MODE_CONNECTOR_VGA,
1661 CONNECTOR_OBJECT_ID_VGA,
1664 /* DVI-I - tv dac, int tmds */
1665 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
1666 hpd.hpd = RADEON_HPD_1;
1667 radeon_add_legacy_encoder(dev,
1668 radeon_get_encoder_enum(dev,
1669 ATOM_DEVICE_DFP1_SUPPORT,
1671 ATOM_DEVICE_DFP1_SUPPORT);
1672 radeon_add_legacy_encoder(dev,
1673 radeon_get_encoder_enum(dev,
1674 ATOM_DEVICE_CRT2_SUPPORT,
1676 ATOM_DEVICE_CRT2_SUPPORT);
1677 radeon_add_legacy_connector(dev, 0,
1678 ATOM_DEVICE_DFP1_SUPPORT |
1679 ATOM_DEVICE_CRT2_SUPPORT,
1680 DRM_MODE_CONNECTOR_DVII,
1682 CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
1685 /* VGA - primary dac */
1686 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1687 hpd.hpd = RADEON_HPD_NONE;
1688 radeon_add_legacy_encoder(dev,
1689 radeon_get_encoder_enum(dev,
1690 ATOM_DEVICE_CRT1_SUPPORT,
1692 ATOM_DEVICE_CRT1_SUPPORT);
1693 radeon_add_legacy_connector(dev, 1,
1694 ATOM_DEVICE_CRT1_SUPPORT,
1695 DRM_MODE_CONNECTOR_VGA,
1697 CONNECTOR_OBJECT_ID_VGA,
1701 if (rdev->family != CHIP_R100 && rdev->family != CHIP_R200) {
1703 ddc_i2c.valid = false;
1704 hpd.hpd = RADEON_HPD_NONE;
1705 radeon_add_legacy_encoder(dev,
1706 radeon_get_encoder_enum(dev,
1707 ATOM_DEVICE_TV1_SUPPORT,
1709 ATOM_DEVICE_TV1_SUPPORT);
1710 radeon_add_legacy_connector(dev, 2,
1711 ATOM_DEVICE_TV1_SUPPORT,
1712 DRM_MODE_CONNECTOR_SVIDEO,
1714 CONNECTOR_OBJECT_ID_SVIDEO,
1719 DRM_INFO("Connector Table: %d (ibook)\n",
1720 rdev->mode_info.connector_table);
1722 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
1723 hpd.hpd = RADEON_HPD_NONE;
1724 radeon_add_legacy_encoder(dev,
1725 radeon_get_encoder_enum(dev,
1726 ATOM_DEVICE_LCD1_SUPPORT,
1728 ATOM_DEVICE_LCD1_SUPPORT);
1729 radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
1730 DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
1731 CONNECTOR_OBJECT_ID_LVDS,
1734 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1735 hpd.hpd = RADEON_HPD_NONE;
1736 radeon_add_legacy_encoder(dev,
1737 radeon_get_encoder_enum(dev,
1738 ATOM_DEVICE_CRT2_SUPPORT,
1740 ATOM_DEVICE_CRT2_SUPPORT);
1741 radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT,
1742 DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
1743 CONNECTOR_OBJECT_ID_VGA,
1746 ddc_i2c.valid = false;
1747 hpd.hpd = RADEON_HPD_NONE;
1748 radeon_add_legacy_encoder(dev,
1749 radeon_get_encoder_enum(dev,
1750 ATOM_DEVICE_TV1_SUPPORT,
1752 ATOM_DEVICE_TV1_SUPPORT);
1753 radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
1754 DRM_MODE_CONNECTOR_SVIDEO,
1756 CONNECTOR_OBJECT_ID_SVIDEO,
1759 case CT_POWERBOOK_EXTERNAL:
1760 DRM_INFO("Connector Table: %d (powerbook external tmds)\n",
1761 rdev->mode_info.connector_table);
1763 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
1764 hpd.hpd = RADEON_HPD_NONE;
1765 radeon_add_legacy_encoder(dev,
1766 radeon_get_encoder_enum(dev,
1767 ATOM_DEVICE_LCD1_SUPPORT,
1769 ATOM_DEVICE_LCD1_SUPPORT);
1770 radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
1771 DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
1772 CONNECTOR_OBJECT_ID_LVDS,
1774 /* DVI-I - primary dac, ext tmds */
1775 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1776 hpd.hpd = RADEON_HPD_2; /* ??? */
1777 radeon_add_legacy_encoder(dev,
1778 radeon_get_encoder_enum(dev,
1779 ATOM_DEVICE_DFP2_SUPPORT,
1781 ATOM_DEVICE_DFP2_SUPPORT);
1782 radeon_add_legacy_encoder(dev,
1783 radeon_get_encoder_enum(dev,
1784 ATOM_DEVICE_CRT1_SUPPORT,
1786 ATOM_DEVICE_CRT1_SUPPORT);
1787 /* XXX some are SL */
1788 radeon_add_legacy_connector(dev, 1,
1789 ATOM_DEVICE_DFP2_SUPPORT |
1790 ATOM_DEVICE_CRT1_SUPPORT,
1791 DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
1792 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I,
1795 ddc_i2c.valid = false;
1796 hpd.hpd = RADEON_HPD_NONE;
1797 radeon_add_legacy_encoder(dev,
1798 radeon_get_encoder_enum(dev,
1799 ATOM_DEVICE_TV1_SUPPORT,
1801 ATOM_DEVICE_TV1_SUPPORT);
1802 radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
1803 DRM_MODE_CONNECTOR_SVIDEO,
1805 CONNECTOR_OBJECT_ID_SVIDEO,
1808 case CT_POWERBOOK_INTERNAL:
1809 DRM_INFO("Connector Table: %d (powerbook internal tmds)\n",
1810 rdev->mode_info.connector_table);
1812 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
1813 hpd.hpd = RADEON_HPD_NONE;
1814 radeon_add_legacy_encoder(dev,
1815 radeon_get_encoder_enum(dev,
1816 ATOM_DEVICE_LCD1_SUPPORT,
1818 ATOM_DEVICE_LCD1_SUPPORT);
1819 radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
1820 DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
1821 CONNECTOR_OBJECT_ID_LVDS,
1823 /* DVI-I - primary dac, int tmds */
1824 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1825 hpd.hpd = RADEON_HPD_1; /* ??? */
1826 radeon_add_legacy_encoder(dev,
1827 radeon_get_encoder_enum(dev,
1828 ATOM_DEVICE_DFP1_SUPPORT,
1830 ATOM_DEVICE_DFP1_SUPPORT);
1831 radeon_add_legacy_encoder(dev,
1832 radeon_get_encoder_enum(dev,
1833 ATOM_DEVICE_CRT1_SUPPORT,
1835 ATOM_DEVICE_CRT1_SUPPORT);
1836 radeon_add_legacy_connector(dev, 1,
1837 ATOM_DEVICE_DFP1_SUPPORT |
1838 ATOM_DEVICE_CRT1_SUPPORT,
1839 DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
1840 CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
1843 ddc_i2c.valid = false;
1844 hpd.hpd = RADEON_HPD_NONE;
1845 radeon_add_legacy_encoder(dev,
1846 radeon_get_encoder_enum(dev,
1847 ATOM_DEVICE_TV1_SUPPORT,
1849 ATOM_DEVICE_TV1_SUPPORT);
1850 radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
1851 DRM_MODE_CONNECTOR_SVIDEO,
1853 CONNECTOR_OBJECT_ID_SVIDEO,
1856 case CT_POWERBOOK_VGA:
1857 DRM_INFO("Connector Table: %d (powerbook vga)\n",
1858 rdev->mode_info.connector_table);
1860 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
1861 hpd.hpd = RADEON_HPD_NONE;
1862 radeon_add_legacy_encoder(dev,
1863 radeon_get_encoder_enum(dev,
1864 ATOM_DEVICE_LCD1_SUPPORT,
1866 ATOM_DEVICE_LCD1_SUPPORT);
1867 radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
1868 DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
1869 CONNECTOR_OBJECT_ID_LVDS,
1871 /* VGA - primary dac */
1872 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1873 hpd.hpd = RADEON_HPD_NONE;
1874 radeon_add_legacy_encoder(dev,
1875 radeon_get_encoder_enum(dev,
1876 ATOM_DEVICE_CRT1_SUPPORT,
1878 ATOM_DEVICE_CRT1_SUPPORT);
1879 radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT1_SUPPORT,
1880 DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
1881 CONNECTOR_OBJECT_ID_VGA,
1884 ddc_i2c.valid = false;
1885 hpd.hpd = RADEON_HPD_NONE;
1886 radeon_add_legacy_encoder(dev,
1887 radeon_get_encoder_enum(dev,
1888 ATOM_DEVICE_TV1_SUPPORT,
1890 ATOM_DEVICE_TV1_SUPPORT);
1891 radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
1892 DRM_MODE_CONNECTOR_SVIDEO,
1894 CONNECTOR_OBJECT_ID_SVIDEO,
1897 case CT_MINI_EXTERNAL:
1898 DRM_INFO("Connector Table: %d (mini external tmds)\n",
1899 rdev->mode_info.connector_table);
1900 /* DVI-I - tv dac, ext tmds */
1901 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_CRT2, 0, 0);
1902 hpd.hpd = RADEON_HPD_2; /* ??? */
1903 radeon_add_legacy_encoder(dev,
1904 radeon_get_encoder_enum(dev,
1905 ATOM_DEVICE_DFP2_SUPPORT,
1907 ATOM_DEVICE_DFP2_SUPPORT);
1908 radeon_add_legacy_encoder(dev,
1909 radeon_get_encoder_enum(dev,
1910 ATOM_DEVICE_CRT2_SUPPORT,
1912 ATOM_DEVICE_CRT2_SUPPORT);
1913 /* XXX are any DL? */
1914 radeon_add_legacy_connector(dev, 0,
1915 ATOM_DEVICE_DFP2_SUPPORT |
1916 ATOM_DEVICE_CRT2_SUPPORT,
1917 DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
1918 CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
1921 ddc_i2c.valid = false;
1922 hpd.hpd = RADEON_HPD_NONE;
1923 radeon_add_legacy_encoder(dev,
1924 radeon_get_encoder_enum(dev,
1925 ATOM_DEVICE_TV1_SUPPORT,
1927 ATOM_DEVICE_TV1_SUPPORT);
1928 radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_TV1_SUPPORT,
1929 DRM_MODE_CONNECTOR_SVIDEO,
1931 CONNECTOR_OBJECT_ID_SVIDEO,
1934 case CT_MINI_INTERNAL:
1935 DRM_INFO("Connector Table: %d (mini internal tmds)\n",
1936 rdev->mode_info.connector_table);
1937 /* DVI-I - tv dac, int tmds */
1938 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_CRT2, 0, 0);
1939 hpd.hpd = RADEON_HPD_1; /* ??? */
1940 radeon_add_legacy_encoder(dev,
1941 radeon_get_encoder_enum(dev,
1942 ATOM_DEVICE_DFP1_SUPPORT,
1944 ATOM_DEVICE_DFP1_SUPPORT);
1945 radeon_add_legacy_encoder(dev,
1946 radeon_get_encoder_enum(dev,
1947 ATOM_DEVICE_CRT2_SUPPORT,
1949 ATOM_DEVICE_CRT2_SUPPORT);
1950 radeon_add_legacy_connector(dev, 0,
1951 ATOM_DEVICE_DFP1_SUPPORT |
1952 ATOM_DEVICE_CRT2_SUPPORT,
1953 DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
1954 CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
1957 ddc_i2c.valid = false;
1958 hpd.hpd = RADEON_HPD_NONE;
1959 radeon_add_legacy_encoder(dev,
1960 radeon_get_encoder_enum(dev,
1961 ATOM_DEVICE_TV1_SUPPORT,
1963 ATOM_DEVICE_TV1_SUPPORT);
1964 radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_TV1_SUPPORT,
1965 DRM_MODE_CONNECTOR_SVIDEO,
1967 CONNECTOR_OBJECT_ID_SVIDEO,
1970 case CT_IMAC_G5_ISIGHT:
1971 DRM_INFO("Connector Table: %d (imac g5 isight)\n",
1972 rdev->mode_info.connector_table);
1973 /* DVI-D - int tmds */
1974 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
1975 hpd.hpd = RADEON_HPD_1; /* ??? */
1976 radeon_add_legacy_encoder(dev,
1977 radeon_get_encoder_enum(dev,
1978 ATOM_DEVICE_DFP1_SUPPORT,
1980 ATOM_DEVICE_DFP1_SUPPORT);
1981 radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_DFP1_SUPPORT,
1982 DRM_MODE_CONNECTOR_DVID, &ddc_i2c,
1983 CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D,
1986 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
1987 hpd.hpd = RADEON_HPD_NONE;
1988 radeon_add_legacy_encoder(dev,
1989 radeon_get_encoder_enum(dev,
1990 ATOM_DEVICE_CRT2_SUPPORT,
1992 ATOM_DEVICE_CRT2_SUPPORT);
1993 radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT,
1994 DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
1995 CONNECTOR_OBJECT_ID_VGA,
1998 ddc_i2c.valid = false;
1999 hpd.hpd = RADEON_HPD_NONE;
2000 radeon_add_legacy_encoder(dev,
2001 radeon_get_encoder_enum(dev,
2002 ATOM_DEVICE_TV1_SUPPORT,
2004 ATOM_DEVICE_TV1_SUPPORT);
2005 radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
2006 DRM_MODE_CONNECTOR_SVIDEO,
2008 CONNECTOR_OBJECT_ID_SVIDEO,
2012 DRM_INFO("Connector Table: %d (emac)\n",
2013 rdev->mode_info.connector_table);
2014 /* VGA - primary dac */
2015 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
2016 hpd.hpd = RADEON_HPD_NONE;
2017 radeon_add_legacy_encoder(dev,
2018 radeon_get_encoder_enum(dev,
2019 ATOM_DEVICE_CRT1_SUPPORT,
2021 ATOM_DEVICE_CRT1_SUPPORT);
2022 radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_CRT1_SUPPORT,
2023 DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
2024 CONNECTOR_OBJECT_ID_VGA,
2027 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_CRT2, 0, 0);
2028 hpd.hpd = RADEON_HPD_NONE;
2029 radeon_add_legacy_encoder(dev,
2030 radeon_get_encoder_enum(dev,
2031 ATOM_DEVICE_CRT2_SUPPORT,
2033 ATOM_DEVICE_CRT2_SUPPORT);
2034 radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT,
2035 DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
2036 CONNECTOR_OBJECT_ID_VGA,
2039 ddc_i2c.valid = false;
2040 hpd.hpd = RADEON_HPD_NONE;
2041 radeon_add_legacy_encoder(dev,
2042 radeon_get_encoder_enum(dev,
2043 ATOM_DEVICE_TV1_SUPPORT,
2045 ATOM_DEVICE_TV1_SUPPORT);
2046 radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
2047 DRM_MODE_CONNECTOR_SVIDEO,
2049 CONNECTOR_OBJECT_ID_SVIDEO,
2053 DRM_INFO("Connector Table: %d (rn50-power)\n",
2054 rdev->mode_info.connector_table);
2055 /* VGA - primary dac */
2056 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
2057 hpd.hpd = RADEON_HPD_NONE;
2058 radeon_add_legacy_encoder(dev,
2059 radeon_get_encoder_enum(dev,
2060 ATOM_DEVICE_CRT1_SUPPORT,
2062 ATOM_DEVICE_CRT1_SUPPORT);
2063 radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_CRT1_SUPPORT,
2064 DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
2065 CONNECTOR_OBJECT_ID_VGA,
2067 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_CRT2, 0, 0);
2068 hpd.hpd = RADEON_HPD_NONE;
2069 radeon_add_legacy_encoder(dev,
2070 radeon_get_encoder_enum(dev,
2071 ATOM_DEVICE_CRT2_SUPPORT,
2073 ATOM_DEVICE_CRT2_SUPPORT);
2074 radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT,
2075 DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
2076 CONNECTOR_OBJECT_ID_VGA,
2080 DRM_INFO("Connector Table: %d (mac x800)\n",
2081 rdev->mode_info.connector_table);
2082 /* DVI - primary dac, internal tmds */
2083 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
2084 hpd.hpd = RADEON_HPD_1; /* ??? */
2085 radeon_add_legacy_encoder(dev,
2086 radeon_get_encoder_enum(dev,
2087 ATOM_DEVICE_DFP1_SUPPORT,
2089 ATOM_DEVICE_DFP1_SUPPORT);
2090 radeon_add_legacy_encoder(dev,
2091 radeon_get_encoder_enum(dev,
2092 ATOM_DEVICE_CRT1_SUPPORT,
2094 ATOM_DEVICE_CRT1_SUPPORT);
2095 radeon_add_legacy_connector(dev, 0,
2096 ATOM_DEVICE_DFP1_SUPPORT |
2097 ATOM_DEVICE_CRT1_SUPPORT,
2098 DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
2099 CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
2101 /* DVI - tv dac, dvo */
2102 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
2103 hpd.hpd = RADEON_HPD_2; /* ??? */
2104 radeon_add_legacy_encoder(dev,
2105 radeon_get_encoder_enum(dev,
2106 ATOM_DEVICE_DFP2_SUPPORT,
2108 ATOM_DEVICE_DFP2_SUPPORT);
2109 radeon_add_legacy_encoder(dev,
2110 radeon_get_encoder_enum(dev,
2111 ATOM_DEVICE_CRT2_SUPPORT,
2113 ATOM_DEVICE_CRT2_SUPPORT);
2114 radeon_add_legacy_connector(dev, 1,
2115 ATOM_DEVICE_DFP2_SUPPORT |
2116 ATOM_DEVICE_CRT2_SUPPORT,
2117 DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
2118 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I,
2121 case CT_MAC_G5_9600:
2122 DRM_INFO("Connector Table: %d (mac g5 9600)\n",
2123 rdev->mode_info.connector_table);
2124 /* DVI - tv dac, dvo */
2125 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
2126 hpd.hpd = RADEON_HPD_1; /* ??? */
2127 radeon_add_legacy_encoder(dev,
2128 radeon_get_encoder_enum(dev,
2129 ATOM_DEVICE_DFP2_SUPPORT,
2131 ATOM_DEVICE_DFP2_SUPPORT);
2132 radeon_add_legacy_encoder(dev,
2133 radeon_get_encoder_enum(dev,
2134 ATOM_DEVICE_CRT2_SUPPORT,
2136 ATOM_DEVICE_CRT2_SUPPORT);
2137 radeon_add_legacy_connector(dev, 0,
2138 ATOM_DEVICE_DFP2_SUPPORT |
2139 ATOM_DEVICE_CRT2_SUPPORT,
2140 DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
2141 CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
2143 /* ADC - primary dac, internal tmds */
2144 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
2145 hpd.hpd = RADEON_HPD_2; /* ??? */
2146 radeon_add_legacy_encoder(dev,
2147 radeon_get_encoder_enum(dev,
2148 ATOM_DEVICE_DFP1_SUPPORT,
2150 ATOM_DEVICE_DFP1_SUPPORT);
2151 radeon_add_legacy_encoder(dev,
2152 radeon_get_encoder_enum(dev,
2153 ATOM_DEVICE_CRT1_SUPPORT,
2155 ATOM_DEVICE_CRT1_SUPPORT);
2156 radeon_add_legacy_connector(dev, 1,
2157 ATOM_DEVICE_DFP1_SUPPORT |
2158 ATOM_DEVICE_CRT1_SUPPORT,
2159 DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
2160 CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
2163 ddc_i2c.valid = false;
2164 hpd.hpd = RADEON_HPD_NONE;
2165 radeon_add_legacy_encoder(dev,
2166 radeon_get_encoder_enum(dev,
2167 ATOM_DEVICE_TV1_SUPPORT,
2169 ATOM_DEVICE_TV1_SUPPORT);
2170 radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
2171 DRM_MODE_CONNECTOR_SVIDEO,
2173 CONNECTOR_OBJECT_ID_SVIDEO,
2177 DRM_INFO("Connector Table: %d (SAM440ep embedded board)\n",
2178 rdev->mode_info.connector_table);
2180 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_NONE_DETECTED, 0, 0);
2181 hpd.hpd = RADEON_HPD_NONE;
2182 radeon_add_legacy_encoder(dev,
2183 radeon_get_encoder_enum(dev,
2184 ATOM_DEVICE_LCD1_SUPPORT,
2186 ATOM_DEVICE_LCD1_SUPPORT);
2187 radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
2188 DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
2189 CONNECTOR_OBJECT_ID_LVDS,
2191 /* DVI-I - secondary dac, int tmds */
2192 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
2193 hpd.hpd = RADEON_HPD_1; /* ??? */
2194 radeon_add_legacy_encoder(dev,
2195 radeon_get_encoder_enum(dev,
2196 ATOM_DEVICE_DFP1_SUPPORT,
2198 ATOM_DEVICE_DFP1_SUPPORT);
2199 radeon_add_legacy_encoder(dev,
2200 radeon_get_encoder_enum(dev,
2201 ATOM_DEVICE_CRT2_SUPPORT,
2203 ATOM_DEVICE_CRT2_SUPPORT);
2204 radeon_add_legacy_connector(dev, 1,
2205 ATOM_DEVICE_DFP1_SUPPORT |
2206 ATOM_DEVICE_CRT2_SUPPORT,
2207 DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
2208 CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
2210 /* VGA - primary dac */
2211 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
2212 hpd.hpd = RADEON_HPD_NONE;
2213 radeon_add_legacy_encoder(dev,
2214 radeon_get_encoder_enum(dev,
2215 ATOM_DEVICE_CRT1_SUPPORT,
2217 ATOM_DEVICE_CRT1_SUPPORT);
2218 radeon_add_legacy_connector(dev, 2,
2219 ATOM_DEVICE_CRT1_SUPPORT,
2220 DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
2221 CONNECTOR_OBJECT_ID_VGA,
2224 ddc_i2c.valid = false;
2225 hpd.hpd = RADEON_HPD_NONE;
2226 radeon_add_legacy_encoder(dev,
2227 radeon_get_encoder_enum(dev,
2228 ATOM_DEVICE_TV1_SUPPORT,
2230 ATOM_DEVICE_TV1_SUPPORT);
2231 radeon_add_legacy_connector(dev, 3, ATOM_DEVICE_TV1_SUPPORT,
2232 DRM_MODE_CONNECTOR_SVIDEO,
2234 CONNECTOR_OBJECT_ID_SVIDEO,
2237 case CT_MAC_G4_SILVER:
2238 DRM_INFO("Connector Table: %d (mac g4 silver)\n",
2239 rdev->mode_info.connector_table);
2240 /* DVI-I - tv dac, int tmds */
2241 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
2242 hpd.hpd = RADEON_HPD_1; /* ??? */
2243 radeon_add_legacy_encoder(dev,
2244 radeon_get_encoder_enum(dev,
2245 ATOM_DEVICE_DFP1_SUPPORT,
2247 ATOM_DEVICE_DFP1_SUPPORT);
2248 radeon_add_legacy_encoder(dev,
2249 radeon_get_encoder_enum(dev,
2250 ATOM_DEVICE_CRT2_SUPPORT,
2252 ATOM_DEVICE_CRT2_SUPPORT);
2253 radeon_add_legacy_connector(dev, 0,
2254 ATOM_DEVICE_DFP1_SUPPORT |
2255 ATOM_DEVICE_CRT2_SUPPORT,
2256 DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
2257 CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
2259 /* VGA - primary dac */
2260 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
2261 hpd.hpd = RADEON_HPD_NONE;
2262 radeon_add_legacy_encoder(dev,
2263 radeon_get_encoder_enum(dev,
2264 ATOM_DEVICE_CRT1_SUPPORT,
2266 ATOM_DEVICE_CRT1_SUPPORT);
2267 radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT1_SUPPORT,
2268 DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
2269 CONNECTOR_OBJECT_ID_VGA,
2272 ddc_i2c.valid = false;
2273 hpd.hpd = RADEON_HPD_NONE;
2274 radeon_add_legacy_encoder(dev,
2275 radeon_get_encoder_enum(dev,
2276 ATOM_DEVICE_TV1_SUPPORT,
2278 ATOM_DEVICE_TV1_SUPPORT);
2279 radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
2280 DRM_MODE_CONNECTOR_SVIDEO,
2282 CONNECTOR_OBJECT_ID_SVIDEO,
2286 DRM_INFO("Connector table: %d (invalid)\n",
2287 rdev->mode_info.connector_table);
2291 radeon_link_encoder_connector(dev);
2296 static bool radeon_apply_legacy_quirks(struct drm_device *dev,
2298 enum radeon_combios_connector
2300 struct radeon_i2c_bus_rec *ddc_i2c,
2301 struct radeon_hpd *hpd)
2304 /* Certain IBM chipset RN50s have a BIOS reporting two VGAs,
2305 one with VGA DDC and one with CRT2 DDC. - kill the CRT2 DDC one */
2306 if (dev->pci_device == 0x515e &&
2307 dev->pci_subvendor == 0x1014) {
2308 if (*legacy_connector == CONNECTOR_CRT_LEGACY &&
2309 ddc_i2c->mask_clk_reg == RADEON_GPIO_CRT2_DDC)
2313 /* X300 card with extra non-existent DVI port */
2314 if (dev->pci_device == 0x5B60 &&
2315 dev->pci_subvendor == 0x17af &&
2316 dev->pci_subdevice == 0x201e && bios_index == 2) {
2317 if (*legacy_connector == CONNECTOR_DVI_I_LEGACY)
2324 static bool radeon_apply_legacy_tv_quirks(struct drm_device *dev)
2326 /* Acer 5102 has non-existent TV port */
2327 if (dev->pci_device == 0x5975 &&
2328 dev->pci_subvendor == 0x1025 &&
2329 dev->pci_subdevice == 0x009f)
2332 /* HP dc5750 has non-existent TV port */
2333 if (dev->pci_device == 0x5974 &&
2334 dev->pci_subvendor == 0x103c &&
2335 dev->pci_subdevice == 0x280a)
2338 /* MSI S270 has non-existent TV port */
2339 if (dev->pci_device == 0x5955 &&
2340 dev->pci_subvendor == 0x1462 &&
2341 dev->pci_subdevice == 0x0131)
2347 static uint16_t combios_check_dl_dvi(struct drm_device *dev, int is_dvi_d)
2349 struct radeon_device *rdev = dev->dev_private;
2350 uint32_t ext_tmds_info;
2352 if (rdev->flags & RADEON_IS_IGP) {
2354 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
2356 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
2358 ext_tmds_info = combios_get_table_offset(dev, COMBIOS_EXT_TMDS_INFO_TABLE);
2359 if (ext_tmds_info) {
2360 uint8_t rev = RBIOS8(ext_tmds_info);
2361 uint8_t flags = RBIOS8(ext_tmds_info + 4 + 5);
2364 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
2366 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
2370 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
2372 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
2377 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
2379 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
2382 bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev)
2384 struct radeon_device *rdev = dev->dev_private;
2385 uint32_t conn_info, entry, devices;
2386 uint16_t tmp, connector_object_id;
2387 enum radeon_combios_ddc ddc_type;
2388 enum radeon_combios_connector connector;
2390 struct radeon_i2c_bus_rec ddc_i2c;
2391 struct radeon_hpd hpd;
2393 conn_info = combios_get_table_offset(dev, COMBIOS_CONNECTOR_INFO_TABLE);
2395 for (i = 0; i < 4; i++) {
2396 entry = conn_info + 2 + i * 2;
2398 if (!RBIOS16(entry))
2401 tmp = RBIOS16(entry);
2403 connector = (tmp >> 12) & 0xf;
2405 ddc_type = (tmp >> 8) & 0xf;
2407 ddc_i2c = radeon_combios_get_i2c_info_from_table(rdev);
2409 ddc_i2c = combios_setup_i2c_bus(rdev, ddc_type, 0, 0);
2411 switch (connector) {
2412 case CONNECTOR_PROPRIETARY_LEGACY:
2413 case CONNECTOR_DVI_I_LEGACY:
2414 case CONNECTOR_DVI_D_LEGACY:
2415 if ((tmp >> 4) & 0x1)
2416 hpd.hpd = RADEON_HPD_2;
2418 hpd.hpd = RADEON_HPD_1;
2421 hpd.hpd = RADEON_HPD_NONE;
2425 if (!radeon_apply_legacy_quirks(dev, i, &connector,
2429 switch (connector) {
2430 case CONNECTOR_PROPRIETARY_LEGACY:
2431 if ((tmp >> 4) & 0x1)
2432 devices = ATOM_DEVICE_DFP2_SUPPORT;
2434 devices = ATOM_DEVICE_DFP1_SUPPORT;
2435 radeon_add_legacy_encoder(dev,
2436 radeon_get_encoder_enum
2439 radeon_add_legacy_connector(dev, i, devices,
2440 legacy_connector_convert
2443 CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D,
2446 case CONNECTOR_CRT_LEGACY:
2448 devices = ATOM_DEVICE_CRT2_SUPPORT;
2449 radeon_add_legacy_encoder(dev,
2450 radeon_get_encoder_enum
2452 ATOM_DEVICE_CRT2_SUPPORT,
2454 ATOM_DEVICE_CRT2_SUPPORT);
2456 devices = ATOM_DEVICE_CRT1_SUPPORT;
2457 radeon_add_legacy_encoder(dev,
2458 radeon_get_encoder_enum
2460 ATOM_DEVICE_CRT1_SUPPORT,
2462 ATOM_DEVICE_CRT1_SUPPORT);
2464 radeon_add_legacy_connector(dev,
2467 legacy_connector_convert
2470 CONNECTOR_OBJECT_ID_VGA,
2473 case CONNECTOR_DVI_I_LEGACY:
2476 devices |= ATOM_DEVICE_CRT2_SUPPORT;
2477 radeon_add_legacy_encoder(dev,
2478 radeon_get_encoder_enum
2480 ATOM_DEVICE_CRT2_SUPPORT,
2482 ATOM_DEVICE_CRT2_SUPPORT);
2484 devices |= ATOM_DEVICE_CRT1_SUPPORT;
2485 radeon_add_legacy_encoder(dev,
2486 radeon_get_encoder_enum
2488 ATOM_DEVICE_CRT1_SUPPORT,
2490 ATOM_DEVICE_CRT1_SUPPORT);
2492 /* RV100 board with external TDMS bit mis-set.
2493 * Actually uses internal TMDS, clear the bit.
2495 if (dev->pci_device == 0x5159 &&
2496 dev->pci_subvendor == 0x1014 &&
2497 dev->pci_subdevice == 0x029A) {
2500 if ((tmp >> 4) & 0x1) {
2501 devices |= ATOM_DEVICE_DFP2_SUPPORT;
2502 radeon_add_legacy_encoder(dev,
2503 radeon_get_encoder_enum
2505 ATOM_DEVICE_DFP2_SUPPORT,
2507 ATOM_DEVICE_DFP2_SUPPORT);
2508 connector_object_id = combios_check_dl_dvi(dev, 0);
2510 devices |= ATOM_DEVICE_DFP1_SUPPORT;
2511 radeon_add_legacy_encoder(dev,
2512 radeon_get_encoder_enum
2514 ATOM_DEVICE_DFP1_SUPPORT,
2516 ATOM_DEVICE_DFP1_SUPPORT);
2517 connector_object_id = CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
2519 radeon_add_legacy_connector(dev,
2522 legacy_connector_convert
2525 connector_object_id,
2528 case CONNECTOR_DVI_D_LEGACY:
2529 if ((tmp >> 4) & 0x1) {
2530 devices = ATOM_DEVICE_DFP2_SUPPORT;
2531 connector_object_id = combios_check_dl_dvi(dev, 1);
2533 devices = ATOM_DEVICE_DFP1_SUPPORT;
2534 connector_object_id = CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
2536 radeon_add_legacy_encoder(dev,
2537 radeon_get_encoder_enum
2540 radeon_add_legacy_connector(dev, i, devices,
2541 legacy_connector_convert
2544 connector_object_id,
2547 case CONNECTOR_CTV_LEGACY:
2548 case CONNECTOR_STV_LEGACY:
2549 radeon_add_legacy_encoder(dev,
2550 radeon_get_encoder_enum
2552 ATOM_DEVICE_TV1_SUPPORT,
2554 ATOM_DEVICE_TV1_SUPPORT);
2555 radeon_add_legacy_connector(dev, i,
2556 ATOM_DEVICE_TV1_SUPPORT,
2557 legacy_connector_convert
2560 CONNECTOR_OBJECT_ID_SVIDEO,
2564 DRM_ERROR("Unknown connector type: %d\n",
2571 uint16_t tmds_info =
2572 combios_get_table_offset(dev, COMBIOS_DFP_INFO_TABLE);
2574 DRM_DEBUG_KMS("Found DFP table, assuming DVI connector\n");
2576 radeon_add_legacy_encoder(dev,
2577 radeon_get_encoder_enum(dev,
2578 ATOM_DEVICE_CRT1_SUPPORT,
2580 ATOM_DEVICE_CRT1_SUPPORT);
2581 radeon_add_legacy_encoder(dev,
2582 radeon_get_encoder_enum(dev,
2583 ATOM_DEVICE_DFP1_SUPPORT,
2585 ATOM_DEVICE_DFP1_SUPPORT);
2587 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
2588 hpd.hpd = RADEON_HPD_1;
2589 radeon_add_legacy_connector(dev,
2591 ATOM_DEVICE_CRT1_SUPPORT |
2592 ATOM_DEVICE_DFP1_SUPPORT,
2593 DRM_MODE_CONNECTOR_DVII,
2595 CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
2599 combios_get_table_offset(dev, COMBIOS_CRT_INFO_TABLE);
2600 DRM_DEBUG_KMS("Found CRT table, assuming VGA connector\n");
2602 radeon_add_legacy_encoder(dev,
2603 radeon_get_encoder_enum(dev,
2604 ATOM_DEVICE_CRT1_SUPPORT,
2606 ATOM_DEVICE_CRT1_SUPPORT);
2607 ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
2608 hpd.hpd = RADEON_HPD_NONE;
2609 radeon_add_legacy_connector(dev,
2611 ATOM_DEVICE_CRT1_SUPPORT,
2612 DRM_MODE_CONNECTOR_VGA,
2614 CONNECTOR_OBJECT_ID_VGA,
2617 DRM_DEBUG_KMS("No connector info found\n");
2623 if (rdev->flags & RADEON_IS_MOBILITY || rdev->flags & RADEON_IS_IGP) {
2625 combios_get_table_offset(dev, COMBIOS_LCD_INFO_TABLE);
2627 uint16_t lcd_ddc_info =
2628 combios_get_table_offset(dev,
2629 COMBIOS_LCD_DDC_INFO_TABLE);
2631 radeon_add_legacy_encoder(dev,
2632 radeon_get_encoder_enum(dev,
2633 ATOM_DEVICE_LCD1_SUPPORT,
2635 ATOM_DEVICE_LCD1_SUPPORT);
2638 ddc_type = RBIOS8(lcd_ddc_info + 2);
2642 combios_setup_i2c_bus(rdev,
2644 RBIOS32(lcd_ddc_info + 3),
2645 RBIOS32(lcd_ddc_info + 7));
2646 radeon_i2c_add(rdev, &ddc_i2c, "LCD");
2650 combios_setup_i2c_bus(rdev,
2652 RBIOS32(lcd_ddc_info + 3),
2653 RBIOS32(lcd_ddc_info + 7));
2654 radeon_i2c_add(rdev, &ddc_i2c, "LCD");
2658 combios_setup_i2c_bus(rdev, ddc_type, 0, 0);
2661 DRM_DEBUG_KMS("LCD DDC Info Table found!\n");
2663 ddc_i2c.valid = false;
2665 hpd.hpd = RADEON_HPD_NONE;
2666 radeon_add_legacy_connector(dev,
2668 ATOM_DEVICE_LCD1_SUPPORT,
2669 DRM_MODE_CONNECTOR_LVDS,
2671 CONNECTOR_OBJECT_ID_LVDS,
2676 /* check TV table */
2677 if (rdev->family != CHIP_R100 && rdev->family != CHIP_R200) {
2679 combios_get_table_offset(dev, COMBIOS_TV_INFO_TABLE);
2681 if (RBIOS8(tv_info + 6) == 'T') {
2682 if (radeon_apply_legacy_tv_quirks(dev)) {
2683 hpd.hpd = RADEON_HPD_NONE;
2684 ddc_i2c.valid = false;
2685 radeon_add_legacy_encoder(dev,
2686 radeon_get_encoder_enum
2688 ATOM_DEVICE_TV1_SUPPORT,
2690 ATOM_DEVICE_TV1_SUPPORT);
2691 radeon_add_legacy_connector(dev, 6,
2692 ATOM_DEVICE_TV1_SUPPORT,
2693 DRM_MODE_CONNECTOR_SVIDEO,
2695 CONNECTOR_OBJECT_ID_SVIDEO,
2702 radeon_link_encoder_connector(dev);
2707 static const char *thermal_controller_names[] = {
2713 void radeon_combios_get_power_modes(struct radeon_device *rdev)
2715 struct drm_device *dev = rdev->ddev;
2716 u16 offset, misc, misc2 = 0;
2717 u8 rev, blocks, tmp;
2718 int state_index = 0;
2719 struct radeon_i2c_bus_rec i2c_bus;
2721 rdev->pm.default_power_state_index = -1;
2723 /* allocate 2 power states */
2724 rdev->pm.power_state = malloc(sizeof(struct radeon_power_state) * 2,
2725 DRM_MEM_DRIVER, M_NOWAIT | M_ZERO);
2726 if (rdev->pm.power_state) {
2727 /* allocate 1 clock mode per state */
2728 rdev->pm.power_state[0].clock_info =
2729 malloc(sizeof(struct radeon_pm_clock_info) * 1,
2730 DRM_MEM_DRIVER, M_NOWAIT | M_ZERO);
2731 rdev->pm.power_state[1].clock_info =
2732 malloc(sizeof(struct radeon_pm_clock_info) * 1,
2733 DRM_MEM_DRIVER, M_NOWAIT | M_ZERO);
2734 if (!rdev->pm.power_state[0].clock_info ||
2735 !rdev->pm.power_state[1].clock_info)
2740 /* check for a thermal chip */
2741 offset = combios_get_table_offset(dev, COMBIOS_OVERDRIVE_INFO_TABLE);
2743 u8 thermal_controller = 0, gpio = 0, i2c_addr = 0, clk_bit = 0, data_bit = 0;
2745 rev = RBIOS8(offset);
2748 thermal_controller = RBIOS8(offset + 3);
2749 gpio = RBIOS8(offset + 4) & 0x3f;
2750 i2c_addr = RBIOS8(offset + 5);
2751 } else if (rev == 1) {
2752 thermal_controller = RBIOS8(offset + 4);
2753 gpio = RBIOS8(offset + 5) & 0x3f;
2754 i2c_addr = RBIOS8(offset + 6);
2755 } else if (rev == 2) {
2756 thermal_controller = RBIOS8(offset + 4);
2757 gpio = RBIOS8(offset + 5) & 0x3f;
2758 i2c_addr = RBIOS8(offset + 6);
2759 clk_bit = RBIOS8(offset + 0xa);
2760 data_bit = RBIOS8(offset + 0xb);
2762 if ((thermal_controller > 0) && (thermal_controller < 3)) {
2763 DRM_INFO("Possible %s thermal controller at 0x%02x\n",
2764 thermal_controller_names[thermal_controller],
2766 if (gpio == DDC_LCD) {
2768 i2c_bus.valid = true;
2769 i2c_bus.hw_capable = true;
2770 i2c_bus.mm_i2c = true;
2771 i2c_bus.i2c_id = 0xa0;
2772 } else if (gpio == DDC_GPIO)
2773 i2c_bus = combios_setup_i2c_bus(rdev, gpio, 1 << clk_bit, 1 << data_bit);
2775 i2c_bus = combios_setup_i2c_bus(rdev, gpio, 0, 0);
2776 rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2777 if (rdev->pm.i2c_bus) {
2779 struct i2c_board_info info = { };
2780 const char *name = thermal_controller_names[thermal_controller];
2781 info.addr = i2c_addr >> 1;
2782 strlcpy(info.type, name, sizeof(info.type));
2783 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
2784 #endif /* FREEBSD_WIP */
2788 /* boards with a thermal chip, but no overdrive table */
2790 /* Asus 9600xt has an f75375 on the monid bus */
2791 if ((dev->pci_device == 0x4152) &&
2792 (dev->pci_subvendor == 0x1043) &&
2793 (dev->pci_subdevice == 0xc002)) {
2794 i2c_bus = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
2795 rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2796 if (rdev->pm.i2c_bus) {
2798 struct i2c_board_info info = { };
2799 const char *name = "f75375";
2801 strlcpy(info.type, name, sizeof(info.type));
2802 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
2803 DRM_INFO("Possible %s thermal controller at 0x%02x\n",
2805 #endif /* FREEBSD_WIP */
2810 if (rdev->flags & RADEON_IS_MOBILITY) {
2811 offset = combios_get_table_offset(dev, COMBIOS_POWERPLAY_INFO_TABLE);
2813 rev = RBIOS8(offset);
2814 blocks = RBIOS8(offset + 0x2);
2815 /* power mode 0 tends to be the only valid one */
2816 rdev->pm.power_state[state_index].num_clock_modes = 1;
2817 rdev->pm.power_state[state_index].clock_info[0].mclk = RBIOS32(offset + 0x5 + 0x2);
2818 rdev->pm.power_state[state_index].clock_info[0].sclk = RBIOS32(offset + 0x5 + 0x6);
2819 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2820 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2822 rdev->pm.power_state[state_index].type =
2823 POWER_STATE_TYPE_BATTERY;
2824 misc = RBIOS16(offset + 0x5 + 0x0);
2826 misc2 = RBIOS16(offset + 0x5 + 0xe);
2827 rdev->pm.power_state[state_index].misc = misc;
2828 rdev->pm.power_state[state_index].misc2 = misc2;
2830 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_GPIO;
2832 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2835 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2837 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.valid = true;
2839 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.reg =
2840 RBIOS16(offset + 0x5 + 0xb) * 4;
2841 tmp = RBIOS8(offset + 0x5 + 0xd);
2842 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.mask = (1 << tmp);
2844 u8 entries = RBIOS8(offset + 0x5 + 0xb);
2845 u16 voltage_table_offset = RBIOS16(offset + 0x5 + 0xc);
2846 if (entries && voltage_table_offset) {
2847 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.reg =
2848 RBIOS16(voltage_table_offset) * 4;
2849 tmp = RBIOS8(voltage_table_offset + 0x2);
2850 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.mask = (1 << tmp);
2852 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.valid = false;
2854 switch ((misc2 & 0x700) >> 8) {
2857 rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 0;
2860 rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 33;
2863 rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 66;
2866 rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 99;
2869 rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 132;
2873 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2875 rdev->pm.power_state[state_index].pcie_lanes =
2876 RBIOS8(offset + 0x5 + 0x10);
2877 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2880 /* XXX figure out some good default low power mode for mobility cards w/out power tables */
2883 /* XXX figure out some good default low power mode for desktop cards */
2887 /* add the default mode */
2888 rdev->pm.power_state[state_index].type =
2889 POWER_STATE_TYPE_DEFAULT;
2890 rdev->pm.power_state[state_index].num_clock_modes = 1;
2891 rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
2892 rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
2893 rdev->pm.power_state[state_index].default_clock_mode = &rdev->pm.power_state[state_index].clock_info[0];
2894 if ((state_index > 0) &&
2895 (rdev->pm.power_state[0].clock_info[0].voltage.type == VOLTAGE_GPIO))
2896 rdev->pm.power_state[state_index].clock_info[0].voltage =
2897 rdev->pm.power_state[0].clock_info[0].voltage;
2899 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2900 rdev->pm.power_state[state_index].pcie_lanes = 16;
2901 rdev->pm.power_state[state_index].flags = 0;
2902 rdev->pm.default_power_state_index = state_index;
2903 rdev->pm.num_power_states = state_index + 1;
2905 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
2906 rdev->pm.current_clock_mode_index = 0;
2910 rdev->pm.default_power_state_index = state_index;
2911 rdev->pm.num_power_states = 0;
2913 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
2914 rdev->pm.current_clock_mode_index = 0;
2917 void radeon_external_tmds_setup(struct drm_encoder *encoder)
2919 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2920 struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
2925 switch (tmds->dvo_chip) {
2928 radeon_i2c_put_byte(tmds->i2c_bus,
2931 radeon_i2c_put_byte(tmds->i2c_bus,
2934 radeon_i2c_put_byte(tmds->i2c_bus,
2937 radeon_i2c_put_byte(tmds->i2c_bus,
2940 radeon_i2c_put_byte(tmds->i2c_bus,
2945 /* sil 1178 - untested */
2964 bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder)
2966 struct drm_device *dev = encoder->dev;
2967 struct radeon_device *rdev = dev->dev_private;
2968 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2970 uint8_t blocks, slave_addr, rev;
2972 uint32_t reg, val, and_mask, or_mask;
2973 struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
2978 if (rdev->flags & RADEON_IS_IGP) {
2979 offset = combios_get_table_offset(dev, COMBIOS_TMDS_POWER_ON_TABLE);
2980 rev = RBIOS8(offset);
2982 rev = RBIOS8(offset);
2984 blocks = RBIOS8(offset + 3);
2986 while (blocks > 0) {
2987 id = RBIOS16(index);
2991 reg = (id & 0x1fff) * 4;
2992 val = RBIOS32(index);
2997 reg = (id & 0x1fff) * 4;
2998 and_mask = RBIOS32(index);
3000 or_mask = RBIOS32(index);
3003 val = (val & and_mask) | or_mask;
3007 val = RBIOS16(index);
3012 val = RBIOS16(index);
3017 slave_addr = id & 0xff;
3018 slave_addr >>= 1; /* 7 bit addressing */
3020 reg = RBIOS8(index);
3022 val = RBIOS8(index);
3024 radeon_i2c_put_byte(tmds->i2c_bus,
3029 DRM_ERROR("Unknown id %d\n", id >> 13);
3038 offset = combios_get_table_offset(dev, COMBIOS_EXT_TMDS_INFO_TABLE);
3040 index = offset + 10;
3041 id = RBIOS16(index);
3042 while (id != 0xffff) {
3046 reg = (id & 0x1fff) * 4;
3047 val = RBIOS32(index);
3051 reg = (id & 0x1fff) * 4;
3052 and_mask = RBIOS32(index);
3054 or_mask = RBIOS32(index);
3057 val = (val & and_mask) | or_mask;
3061 val = RBIOS16(index);
3067 and_mask = RBIOS32(index);
3069 or_mask = RBIOS32(index);
3071 val = RREG32_PLL(reg);
3072 val = (val & and_mask) | or_mask;
3073 WREG32_PLL(reg, val);
3077 val = RBIOS8(index);
3079 radeon_i2c_put_byte(tmds->i2c_bus,
3084 DRM_ERROR("Unknown id %d\n", id >> 13);
3087 id = RBIOS16(index);
3095 static void combios_parse_mmio_table(struct drm_device *dev, uint16_t offset)
3097 struct radeon_device *rdev = dev->dev_private;
3100 while (RBIOS16(offset)) {
3101 uint16_t cmd = ((RBIOS16(offset) & 0xe000) >> 13);
3102 uint32_t addr = (RBIOS16(offset) & 0x1fff);
3103 uint32_t val, and_mask, or_mask;
3109 val = RBIOS32(offset);
3114 val = RBIOS32(offset);
3119 and_mask = RBIOS32(offset);
3121 or_mask = RBIOS32(offset);
3129 and_mask = RBIOS32(offset);
3131 or_mask = RBIOS32(offset);
3139 val = RBIOS16(offset);
3144 val = RBIOS16(offset);
3151 (RADEON_CLK_PWRMGT_CNTL) &
3158 if ((RREG32(RADEON_MC_STATUS) &
3174 static void combios_parse_pll_table(struct drm_device *dev, uint16_t offset)
3176 struct radeon_device *rdev = dev->dev_private;
3179 while (RBIOS8(offset)) {
3180 uint8_t cmd = ((RBIOS8(offset) & 0xc0) >> 6);
3181 uint8_t addr = (RBIOS8(offset) & 0x3f);
3182 uint32_t val, shift, tmp;
3183 uint32_t and_mask, or_mask;
3188 val = RBIOS32(offset);
3190 WREG32_PLL(addr, val);
3193 shift = RBIOS8(offset) * 8;
3195 and_mask = RBIOS8(offset) << shift;
3196 and_mask |= ~(0xff << shift);
3198 or_mask = RBIOS8(offset) << shift;
3200 tmp = RREG32_PLL(addr);
3203 WREG32_PLL(addr, tmp);
3219 (RADEON_CLK_PWRMGT_CNTL) &
3227 (RADEON_CLK_PWRMGT_CNTL) &
3234 RREG32_PLL(RADEON_CLK_PWRMGT_CNTL);
3235 if (tmp & RADEON_CG_NO1_DEBUG_0) {
3237 uint32_t mclk_cntl =
3240 mclk_cntl &= 0xffff0000;
3241 /*mclk_cntl |= 0x00001111;*//* ??? */
3242 WREG32_PLL(RADEON_MCLK_CNTL,
3247 (RADEON_CLK_PWRMGT_CNTL,
3249 ~RADEON_CG_NO1_DEBUG_0);
3264 static void combios_parse_ram_reset_table(struct drm_device *dev,
3267 struct radeon_device *rdev = dev->dev_private;
3271 uint8_t val = RBIOS8(offset);
3272 while (val != 0xff) {
3276 uint32_t channel_complete_mask;
3278 if (ASIC_IS_R300(rdev))
3279 channel_complete_mask =
3280 R300_MEM_PWRUP_COMPLETE;
3282 channel_complete_mask =
3283 RADEON_MEM_PWRUP_COMPLETE;
3286 if ((RREG32(RADEON_MEM_STR_CNTL) &
3287 channel_complete_mask) ==
3288 channel_complete_mask)
3292 uint32_t or_mask = RBIOS16(offset);
3295 tmp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3296 tmp &= RADEON_SDRAM_MODE_MASK;
3298 WREG32(RADEON_MEM_SDRAM_MODE_REG, tmp);
3300 or_mask = val << 24;
3301 tmp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3302 tmp &= RADEON_B3MEM_RESET_MASK;
3304 WREG32(RADEON_MEM_SDRAM_MODE_REG, tmp);
3306 val = RBIOS8(offset);
3311 static uint32_t combios_detect_ram(struct drm_device *dev, int ram,
3312 int mem_addr_mapping)
3314 struct radeon_device *rdev = dev->dev_private;
3319 mem_cntl = RREG32(RADEON_MEM_CNTL);
3320 if (mem_cntl & RV100_HALF_MODE)
3323 mem_cntl &= ~(0xff << 8);
3324 mem_cntl |= (mem_addr_mapping & 0xff) << 8;
3325 WREG32(RADEON_MEM_CNTL, mem_cntl);
3326 RREG32(RADEON_MEM_CNTL);
3330 /* something like this???? */
3332 addr = ram * 1024 * 1024;
3333 /* write to each page */
3334 WREG32_IDX((addr) | RADEON_MM_APER, 0xdeadbeef);
3335 /* read back and verify */
3336 if (RREG32_IDX((addr) | RADEON_MM_APER) != 0xdeadbeef)
3343 static void combios_write_ram_size(struct drm_device *dev)
3345 struct radeon_device *rdev = dev->dev_private;
3348 uint32_t mem_size = 0;
3349 uint32_t mem_cntl = 0;
3351 /* should do something smarter here I guess... */
3352 if (rdev->flags & RADEON_IS_IGP)
3355 /* first check detected mem table */
3356 offset = combios_get_table_offset(dev, COMBIOS_DETECTED_MEM_TABLE);
3358 rev = RBIOS8(offset);
3360 mem_cntl = RBIOS32(offset + 1);
3361 mem_size = RBIOS16(offset + 5);
3362 if ((rdev->family < CHIP_R200) &&
3363 !ASIC_IS_RN50(rdev))
3364 WREG32(RADEON_MEM_CNTL, mem_cntl);
3370 combios_get_table_offset(dev, COMBIOS_MEM_CONFIG_TABLE);
3372 rev = RBIOS8(offset - 1);
3374 if ((rdev->family < CHIP_R200)
3375 && !ASIC_IS_RN50(rdev)) {
3377 int mem_addr_mapping = 0;
3379 while (RBIOS8(offset)) {
3380 ram = RBIOS8(offset);
3383 if (mem_addr_mapping != 0x25)
3386 combios_detect_ram(dev, ram,
3393 mem_size = RBIOS8(offset);
3395 mem_size = RBIOS8(offset);
3396 mem_size *= 2; /* convert to MB */
3401 mem_size *= (1024 * 1024); /* convert to bytes */
3402 WREG32(RADEON_CONFIG_MEMSIZE, mem_size);
3405 void radeon_combios_asic_init(struct drm_device *dev)
3407 struct radeon_device *rdev = dev->dev_private;
3410 /* port hardcoded mac stuff from radeonfb */
3411 if (rdev->bios == NULL)
3415 table = combios_get_table_offset(dev, COMBIOS_ASIC_INIT_1_TABLE);
3417 combios_parse_mmio_table(dev, table);
3420 table = combios_get_table_offset(dev, COMBIOS_PLL_INIT_TABLE);
3422 combios_parse_pll_table(dev, table);
3425 table = combios_get_table_offset(dev, COMBIOS_ASIC_INIT_2_TABLE);
3427 combios_parse_mmio_table(dev, table);
3429 if (!(rdev->flags & RADEON_IS_IGP)) {
3432 combios_get_table_offset(dev, COMBIOS_ASIC_INIT_4_TABLE);
3434 combios_parse_mmio_table(dev, table);
3437 table = combios_get_table_offset(dev, COMBIOS_RAM_RESET_TABLE);
3439 combios_parse_ram_reset_table(dev, table);
3443 combios_get_table_offset(dev, COMBIOS_ASIC_INIT_3_TABLE);
3445 combios_parse_mmio_table(dev, table);
3447 /* write CONFIG_MEMSIZE */
3448 combios_write_ram_size(dev);
3451 /* quirk for rs4xx HP nx6125 laptop to make it resume
3452 * - it hangs on resume inside the dynclk 1 table.
3454 if (rdev->family == CHIP_RS480 &&
3455 dev->pci_subvendor == 0x103c &&
3456 dev->pci_subdevice == 0x308b)
3459 /* quirk for rs4xx HP dv5000 laptop to make it resume
3460 * - it hangs on resume inside the dynclk 1 table.
3462 if (rdev->family == CHIP_RS480 &&
3463 dev->pci_subvendor == 0x103c &&
3464 dev->pci_subdevice == 0x30a4)
3467 /* quirk for rs4xx Compaq Presario V5245EU laptop to make it resume
3468 * - it hangs on resume inside the dynclk 1 table.
3470 if (rdev->family == CHIP_RS480 &&
3471 dev->pci_subvendor == 0x103c &&
3472 dev->pci_subdevice == 0x30ae)
3476 table = combios_get_table_offset(dev, COMBIOS_DYN_CLK_1_TABLE);
3478 combios_parse_pll_table(dev, table);
3482 void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev)
3484 struct radeon_device *rdev = dev->dev_private;
3485 uint32_t bios_0_scratch, bios_6_scratch, bios_7_scratch;
3487 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
3488 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3489 bios_7_scratch = RREG32(RADEON_BIOS_7_SCRATCH);
3491 /* let the bios control the backlight */
3492 bios_0_scratch &= ~RADEON_DRIVER_BRIGHTNESS_EN;
3494 /* tell the bios not to handle mode switching */
3495 bios_6_scratch |= (RADEON_DISPLAY_SWITCHING_DIS |
3496 RADEON_ACC_MODE_CHANGE);
3498 /* tell the bios a driver is loaded */
3499 bios_7_scratch |= RADEON_DRV_LOADED;
3501 WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
3502 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3503 WREG32(RADEON_BIOS_7_SCRATCH, bios_7_scratch);
3506 void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock)
3508 struct drm_device *dev = encoder->dev;
3509 struct radeon_device *rdev = dev->dev_private;
3510 uint32_t bios_6_scratch;
3512 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3515 bios_6_scratch |= RADEON_DRIVER_CRITICAL;
3517 bios_6_scratch &= ~RADEON_DRIVER_CRITICAL;
3519 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3523 radeon_combios_connected_scratch_regs(struct drm_connector *connector,
3524 struct drm_encoder *encoder,
3527 struct drm_device *dev = connector->dev;
3528 struct radeon_device *rdev = dev->dev_private;
3529 struct radeon_connector *radeon_connector =
3530 to_radeon_connector(connector);
3531 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3532 uint32_t bios_4_scratch = RREG32(RADEON_BIOS_4_SCRATCH);
3533 uint32_t bios_5_scratch = RREG32(RADEON_BIOS_5_SCRATCH);
3535 if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
3536 (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
3538 DRM_DEBUG_KMS("TV1 connected\n");
3540 bios_4_scratch |= RADEON_TV1_ATTACHED_SVIDEO;
3541 /*save->bios_4_scratch |= RADEON_TV1_ATTACHED_COMP; */
3542 bios_5_scratch |= RADEON_TV1_ON;
3543 bios_5_scratch |= RADEON_ACC_REQ_TV1;
3545 DRM_DEBUG_KMS("TV1 disconnected\n");
3546 bios_4_scratch &= ~RADEON_TV1_ATTACHED_MASK;
3547 bios_5_scratch &= ~RADEON_TV1_ON;
3548 bios_5_scratch &= ~RADEON_ACC_REQ_TV1;
3551 if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
3552 (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
3554 DRM_DEBUG_KMS("LCD1 connected\n");
3555 bios_4_scratch |= RADEON_LCD1_ATTACHED;
3556 bios_5_scratch |= RADEON_LCD1_ON;
3557 bios_5_scratch |= RADEON_ACC_REQ_LCD1;
3559 DRM_DEBUG_KMS("LCD1 disconnected\n");
3560 bios_4_scratch &= ~RADEON_LCD1_ATTACHED;
3561 bios_5_scratch &= ~RADEON_LCD1_ON;
3562 bios_5_scratch &= ~RADEON_ACC_REQ_LCD1;
3565 if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
3566 (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
3568 DRM_DEBUG_KMS("CRT1 connected\n");
3569 bios_4_scratch |= RADEON_CRT1_ATTACHED_COLOR;
3570 bios_5_scratch |= RADEON_CRT1_ON;
3571 bios_5_scratch |= RADEON_ACC_REQ_CRT1;
3573 DRM_DEBUG_KMS("CRT1 disconnected\n");
3574 bios_4_scratch &= ~RADEON_CRT1_ATTACHED_MASK;
3575 bios_5_scratch &= ~RADEON_CRT1_ON;
3576 bios_5_scratch &= ~RADEON_ACC_REQ_CRT1;
3579 if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
3580 (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
3582 DRM_DEBUG_KMS("CRT2 connected\n");
3583 bios_4_scratch |= RADEON_CRT2_ATTACHED_COLOR;
3584 bios_5_scratch |= RADEON_CRT2_ON;
3585 bios_5_scratch |= RADEON_ACC_REQ_CRT2;
3587 DRM_DEBUG_KMS("CRT2 disconnected\n");
3588 bios_4_scratch &= ~RADEON_CRT2_ATTACHED_MASK;
3589 bios_5_scratch &= ~RADEON_CRT2_ON;
3590 bios_5_scratch &= ~RADEON_ACC_REQ_CRT2;
3593 if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
3594 (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
3596 DRM_DEBUG_KMS("DFP1 connected\n");
3597 bios_4_scratch |= RADEON_DFP1_ATTACHED;
3598 bios_5_scratch |= RADEON_DFP1_ON;
3599 bios_5_scratch |= RADEON_ACC_REQ_DFP1;
3601 DRM_DEBUG_KMS("DFP1 disconnected\n");
3602 bios_4_scratch &= ~RADEON_DFP1_ATTACHED;
3603 bios_5_scratch &= ~RADEON_DFP1_ON;
3604 bios_5_scratch &= ~RADEON_ACC_REQ_DFP1;
3607 if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
3608 (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
3610 DRM_DEBUG_KMS("DFP2 connected\n");
3611 bios_4_scratch |= RADEON_DFP2_ATTACHED;
3612 bios_5_scratch |= RADEON_DFP2_ON;
3613 bios_5_scratch |= RADEON_ACC_REQ_DFP2;
3615 DRM_DEBUG_KMS("DFP2 disconnected\n");
3616 bios_4_scratch &= ~RADEON_DFP2_ATTACHED;
3617 bios_5_scratch &= ~RADEON_DFP2_ON;
3618 bios_5_scratch &= ~RADEON_ACC_REQ_DFP2;
3621 WREG32(RADEON_BIOS_4_SCRATCH, bios_4_scratch);
3622 WREG32(RADEON_BIOS_5_SCRATCH, bios_5_scratch);
3626 radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
3628 struct drm_device *dev = encoder->dev;
3629 struct radeon_device *rdev = dev->dev_private;
3630 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3631 uint32_t bios_5_scratch = RREG32(RADEON_BIOS_5_SCRATCH);
3633 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
3634 bios_5_scratch &= ~RADEON_TV1_CRTC_MASK;
3635 bios_5_scratch |= (crtc << RADEON_TV1_CRTC_SHIFT);
3637 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
3638 bios_5_scratch &= ~RADEON_CRT1_CRTC_MASK;
3639 bios_5_scratch |= (crtc << RADEON_CRT1_CRTC_SHIFT);
3641 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
3642 bios_5_scratch &= ~RADEON_CRT2_CRTC_MASK;
3643 bios_5_scratch |= (crtc << RADEON_CRT2_CRTC_SHIFT);
3645 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
3646 bios_5_scratch &= ~RADEON_LCD1_CRTC_MASK;
3647 bios_5_scratch |= (crtc << RADEON_LCD1_CRTC_SHIFT);
3649 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
3650 bios_5_scratch &= ~RADEON_DFP1_CRTC_MASK;
3651 bios_5_scratch |= (crtc << RADEON_DFP1_CRTC_SHIFT);
3653 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
3654 bios_5_scratch &= ~RADEON_DFP2_CRTC_MASK;
3655 bios_5_scratch |= (crtc << RADEON_DFP2_CRTC_SHIFT);
3657 WREG32(RADEON_BIOS_5_SCRATCH, bios_5_scratch);
3661 radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
3663 struct drm_device *dev = encoder->dev;
3664 struct radeon_device *rdev = dev->dev_private;
3665 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3666 uint32_t bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3668 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
3670 bios_6_scratch |= RADEON_TV_DPMS_ON;
3672 bios_6_scratch &= ~RADEON_TV_DPMS_ON;
3674 if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
3676 bios_6_scratch |= RADEON_CRT_DPMS_ON;
3678 bios_6_scratch &= ~RADEON_CRT_DPMS_ON;
3680 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
3682 bios_6_scratch |= RADEON_LCD_DPMS_ON;
3684 bios_6_scratch &= ~RADEON_LCD_DPMS_ON;
3686 if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
3688 bios_6_scratch |= RADEON_DFP_DPMS_ON;
3690 bios_6_scratch &= ~RADEON_DFP_DPMS_ON;
3692 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);