]> CyberLeo.Net >> Repos - FreeBSD/FreeBSD.git/blob - sys/dev/ixgbe/ixgbe_x550.c
ixgbe: initialize data field in struct buffer
[FreeBSD/FreeBSD.git] / sys / dev / ixgbe / ixgbe_x550.c
1 /******************************************************************************
2
3   Copyright (c) 2001-2017, Intel Corporation
4   All rights reserved.
5
6   Redistribution and use in source and binary forms, with or without
7   modification, are permitted provided that the following conditions are met:
8
9    1. Redistributions of source code must retain the above copyright notice,
10       this list of conditions and the following disclaimer.
11
12    2. Redistributions in binary form must reproduce the above copyright
13       notice, this list of conditions and the following disclaimer in the
14       documentation and/or other materials provided with the distribution.
15
16    3. Neither the name of the Intel Corporation nor the names of its
17       contributors may be used to endorse or promote products derived from
18       this software without specific prior written permission.
19
20   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30   POSSIBILITY OF SUCH DAMAGE.
31
32 ******************************************************************************/
33 /*$FreeBSD$*/
34
35 #include "ixgbe_x550.h"
36 #include "ixgbe_x540.h"
37 #include "ixgbe_type.h"
38 #include "ixgbe_api.h"
39 #include "ixgbe_common.h"
40 #include "ixgbe_phy.h"
41
42 static s32 ixgbe_setup_ixfi_x550em(struct ixgbe_hw *hw, ixgbe_link_speed *speed);
43 static s32 ixgbe_acquire_swfw_sync_X550a(struct ixgbe_hw *, u32 mask);
44 static void ixgbe_release_swfw_sync_X550a(struct ixgbe_hw *, u32 mask);
45 static s32 ixgbe_read_mng_if_sel_x550em(struct ixgbe_hw *hw);
46
47 /**
48  *  ixgbe_init_ops_X550 - Inits func ptrs and MAC type
49  *  @hw: pointer to hardware structure
50  *
51  *  Initialize the function pointers and assign the MAC type for X550.
52  *  Does not touch the hardware.
53  **/
54 s32 ixgbe_init_ops_X550(struct ixgbe_hw *hw)
55 {
56         struct ixgbe_mac_info *mac = &hw->mac;
57         struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
58         s32 ret_val;
59
60         DEBUGFUNC("ixgbe_init_ops_X550");
61
62         ret_val = ixgbe_init_ops_X540(hw);
63         mac->ops.dmac_config = ixgbe_dmac_config_X550;
64         mac->ops.dmac_config_tcs = ixgbe_dmac_config_tcs_X550;
65         mac->ops.dmac_update_tcs = ixgbe_dmac_update_tcs_X550;
66         mac->ops.setup_eee = NULL;
67         mac->ops.set_source_address_pruning =
68                         ixgbe_set_source_address_pruning_X550;
69         mac->ops.set_ethertype_anti_spoofing =
70                         ixgbe_set_ethertype_anti_spoofing_X550;
71
72         mac->ops.get_rtrup2tc = ixgbe_dcb_get_rtrup2tc_generic;
73         eeprom->ops.init_params = ixgbe_init_eeprom_params_X550;
74         eeprom->ops.calc_checksum = ixgbe_calc_eeprom_checksum_X550;
75         eeprom->ops.read = ixgbe_read_ee_hostif_X550;
76         eeprom->ops.read_buffer = ixgbe_read_ee_hostif_buffer_X550;
77         eeprom->ops.write = ixgbe_write_ee_hostif_X550;
78         eeprom->ops.write_buffer = ixgbe_write_ee_hostif_buffer_X550;
79         eeprom->ops.update_checksum = ixgbe_update_eeprom_checksum_X550;
80         eeprom->ops.validate_checksum = ixgbe_validate_eeprom_checksum_X550;
81
82         mac->ops.disable_mdd = ixgbe_disable_mdd_X550;
83         mac->ops.enable_mdd = ixgbe_enable_mdd_X550;
84         mac->ops.mdd_event = ixgbe_mdd_event_X550;
85         mac->ops.restore_mdd_vf = ixgbe_restore_mdd_vf_X550;
86         mac->ops.disable_rx = ixgbe_disable_rx_x550;
87         /* Manageability interface */
88         mac->ops.set_fw_drv_ver = ixgbe_set_fw_drv_ver_x550;
89         switch (hw->device_id) {
90         case IXGBE_DEV_ID_X550EM_X_1G_T:
91                 hw->mac.ops.led_on = NULL;
92                 hw->mac.ops.led_off = NULL;
93                 break;
94         case IXGBE_DEV_ID_X550EM_X_10G_T:
95         case IXGBE_DEV_ID_X550EM_A_10G_T:
96                 hw->mac.ops.led_on = ixgbe_led_on_t_X550em;
97                 hw->mac.ops.led_off = ixgbe_led_off_t_X550em;
98                 break;
99         default:
100                 break;
101         }
102         return ret_val;
103 }
104
105 /**
106  * ixgbe_read_cs4227 - Read CS4227 register
107  * @hw: pointer to hardware structure
108  * @reg: register number to write
109  * @value: pointer to receive value read
110  *
111  * Returns status code
112  **/
113 static s32 ixgbe_read_cs4227(struct ixgbe_hw *hw, u16 reg, u16 *value)
114 {
115         return hw->link.ops.read_link_unlocked(hw, hw->link.addr, reg, value);
116 }
117
118 /**
119  * ixgbe_write_cs4227 - Write CS4227 register
120  * @hw: pointer to hardware structure
121  * @reg: register number to write
122  * @value: value to write to register
123  *
124  * Returns status code
125  **/
126 static s32 ixgbe_write_cs4227(struct ixgbe_hw *hw, u16 reg, u16 value)
127 {
128         return hw->link.ops.write_link_unlocked(hw, hw->link.addr, reg, value);
129 }
130
131 /**
132  * ixgbe_read_pe - Read register from port expander
133  * @hw: pointer to hardware structure
134  * @reg: register number to read
135  * @value: pointer to receive read value
136  *
137  * Returns status code
138  **/
139 static s32 ixgbe_read_pe(struct ixgbe_hw *hw, u8 reg, u8 *value)
140 {
141         s32 status;
142
143         status = ixgbe_read_i2c_byte_unlocked(hw, reg, IXGBE_PE, value);
144         if (status != IXGBE_SUCCESS)
145                 ERROR_REPORT2(IXGBE_ERROR_CAUTION,
146                               "port expander access failed with %d\n", status);
147         return status;
148 }
149
150 /**
151  * ixgbe_write_pe - Write register to port expander
152  * @hw: pointer to hardware structure
153  * @reg: register number to write
154  * @value: value to write
155  *
156  * Returns status code
157  **/
158 static s32 ixgbe_write_pe(struct ixgbe_hw *hw, u8 reg, u8 value)
159 {
160         s32 status;
161
162         status = ixgbe_write_i2c_byte_unlocked(hw, reg, IXGBE_PE, value);
163         if (status != IXGBE_SUCCESS)
164                 ERROR_REPORT2(IXGBE_ERROR_CAUTION,
165                               "port expander access failed with %d\n", status);
166         return status;
167 }
168
169 /**
170  * ixgbe_reset_cs4227 - Reset CS4227 using port expander
171  * @hw: pointer to hardware structure
172  *
173  * This function assumes that the caller has acquired the proper semaphore.
174  * Returns error code
175  **/
176 static s32 ixgbe_reset_cs4227(struct ixgbe_hw *hw)
177 {
178         s32 status;
179         u32 retry;
180         u16 value;
181         u8 reg;
182
183         /* Trigger hard reset. */
184         status = ixgbe_read_pe(hw, IXGBE_PE_OUTPUT, &reg);
185         if (status != IXGBE_SUCCESS)
186                 return status;
187         reg |= IXGBE_PE_BIT1;
188         status = ixgbe_write_pe(hw, IXGBE_PE_OUTPUT, reg);
189         if (status != IXGBE_SUCCESS)
190                 return status;
191
192         status = ixgbe_read_pe(hw, IXGBE_PE_CONFIG, &reg);
193         if (status != IXGBE_SUCCESS)
194                 return status;
195         reg &= ~IXGBE_PE_BIT1;
196         status = ixgbe_write_pe(hw, IXGBE_PE_CONFIG, reg);
197         if (status != IXGBE_SUCCESS)
198                 return status;
199
200         status = ixgbe_read_pe(hw, IXGBE_PE_OUTPUT, &reg);
201         if (status != IXGBE_SUCCESS)
202                 return status;
203         reg &= ~IXGBE_PE_BIT1;
204         status = ixgbe_write_pe(hw, IXGBE_PE_OUTPUT, reg);
205         if (status != IXGBE_SUCCESS)
206                 return status;
207
208         usec_delay(IXGBE_CS4227_RESET_HOLD);
209
210         status = ixgbe_read_pe(hw, IXGBE_PE_OUTPUT, &reg);
211         if (status != IXGBE_SUCCESS)
212                 return status;
213         reg |= IXGBE_PE_BIT1;
214         status = ixgbe_write_pe(hw, IXGBE_PE_OUTPUT, reg);
215         if (status != IXGBE_SUCCESS)
216                 return status;
217
218         /* Wait for the reset to complete. */
219         msec_delay(IXGBE_CS4227_RESET_DELAY);
220         for (retry = 0; retry < IXGBE_CS4227_RETRIES; retry++) {
221                 status = ixgbe_read_cs4227(hw, IXGBE_CS4227_EFUSE_STATUS,
222                                            &value);
223                 if (status == IXGBE_SUCCESS &&
224                     value == IXGBE_CS4227_EEPROM_LOAD_OK)
225                         break;
226                 msec_delay(IXGBE_CS4227_CHECK_DELAY);
227         }
228         if (retry == IXGBE_CS4227_RETRIES) {
229                 ERROR_REPORT1(IXGBE_ERROR_INVALID_STATE,
230                         "CS4227 reset did not complete.");
231                 return IXGBE_ERR_PHY;
232         }
233
234         status = ixgbe_read_cs4227(hw, IXGBE_CS4227_EEPROM_STATUS, &value);
235         if (status != IXGBE_SUCCESS ||
236             !(value & IXGBE_CS4227_EEPROM_LOAD_OK)) {
237                 ERROR_REPORT1(IXGBE_ERROR_INVALID_STATE,
238                         "CS4227 EEPROM did not load successfully.");
239                 return IXGBE_ERR_PHY;
240         }
241
242         return IXGBE_SUCCESS;
243 }
244
245 /**
246  * ixgbe_check_cs4227 - Check CS4227 and reset as needed
247  * @hw: pointer to hardware structure
248  **/
249 static void ixgbe_check_cs4227(struct ixgbe_hw *hw)
250 {
251         s32 status = IXGBE_SUCCESS;
252         u32 swfw_mask = hw->phy.phy_semaphore_mask;
253         u16 value = 0;
254         u8 retry;
255
256         for (retry = 0; retry < IXGBE_CS4227_RETRIES; retry++) {
257                 status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
258                 if (status != IXGBE_SUCCESS) {
259                         ERROR_REPORT2(IXGBE_ERROR_CAUTION,
260                                 "semaphore failed with %d", status);
261                         msec_delay(IXGBE_CS4227_CHECK_DELAY);
262                         continue;
263                 }
264
265                 /* Get status of reset flow. */
266                 status = ixgbe_read_cs4227(hw, IXGBE_CS4227_SCRATCH, &value);
267
268                 if (status == IXGBE_SUCCESS &&
269                     value == IXGBE_CS4227_RESET_COMPLETE)
270                         goto out;
271
272                 if (status != IXGBE_SUCCESS ||
273                     value != IXGBE_CS4227_RESET_PENDING)
274                         break;
275
276                 /* Reset is pending. Wait and check again. */
277                 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
278                 msec_delay(IXGBE_CS4227_CHECK_DELAY);
279         }
280
281         /* If still pending, assume other instance failed. */
282         if (retry == IXGBE_CS4227_RETRIES) {
283                 status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
284                 if (status != IXGBE_SUCCESS) {
285                         ERROR_REPORT2(IXGBE_ERROR_CAUTION,
286                                       "semaphore failed with %d", status);
287                         return;
288                 }
289         }
290
291         /* Reset the CS4227. */
292         status = ixgbe_reset_cs4227(hw);
293         if (status != IXGBE_SUCCESS) {
294                 ERROR_REPORT2(IXGBE_ERROR_INVALID_STATE,
295                         "CS4227 reset failed: %d", status);
296                 goto out;
297         }
298
299         /* Reset takes so long, temporarily release semaphore in case the
300          * other driver instance is waiting for the reset indication.
301          */
302         ixgbe_write_cs4227(hw, IXGBE_CS4227_SCRATCH,
303                            IXGBE_CS4227_RESET_PENDING);
304         hw->mac.ops.release_swfw_sync(hw, swfw_mask);
305         msec_delay(10);
306         status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
307         if (status != IXGBE_SUCCESS) {
308                 ERROR_REPORT2(IXGBE_ERROR_CAUTION,
309                         "semaphore failed with %d", status);
310                 return;
311         }
312
313         /* Record completion for next time. */
314         status = ixgbe_write_cs4227(hw, IXGBE_CS4227_SCRATCH,
315                 IXGBE_CS4227_RESET_COMPLETE);
316
317 out:
318         hw->mac.ops.release_swfw_sync(hw, swfw_mask);
319         msec_delay(hw->eeprom.semaphore_delay);
320 }
321
322 /**
323  * ixgbe_setup_mux_ctl - Setup ESDP register for I2C mux control
324  * @hw: pointer to hardware structure
325  **/
326 static void ixgbe_setup_mux_ctl(struct ixgbe_hw *hw)
327 {
328         u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
329
330         if (hw->bus.lan_id) {
331                 esdp &= ~(IXGBE_ESDP_SDP1_NATIVE | IXGBE_ESDP_SDP1);
332                 esdp |= IXGBE_ESDP_SDP1_DIR;
333         }
334         esdp &= ~(IXGBE_ESDP_SDP0_NATIVE | IXGBE_ESDP_SDP0_DIR);
335         IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
336         IXGBE_WRITE_FLUSH(hw);
337 }
338
339 /**
340  * ixgbe_identify_phy_x550em - Get PHY type based on device id
341  * @hw: pointer to hardware structure
342  *
343  * Returns error code
344  */
345 static s32 ixgbe_identify_phy_x550em(struct ixgbe_hw *hw)
346 {
347         hw->mac.ops.set_lan_id(hw);
348
349         ixgbe_read_mng_if_sel_x550em(hw);
350
351         switch (hw->device_id) {
352         case IXGBE_DEV_ID_X550EM_A_SFP:
353                 return ixgbe_identify_module_generic(hw);
354         case IXGBE_DEV_ID_X550EM_X_SFP:
355                 /* set up for CS4227 usage */
356                 ixgbe_setup_mux_ctl(hw);
357                 ixgbe_check_cs4227(hw);
358                 /* Fallthrough */
359
360         case IXGBE_DEV_ID_X550EM_A_SFP_N:
361                 return ixgbe_identify_module_generic(hw);
362                 break;
363         case IXGBE_DEV_ID_X550EM_X_KX4:
364                 hw->phy.type = ixgbe_phy_x550em_kx4;
365                 break;
366         case IXGBE_DEV_ID_X550EM_X_XFI:
367                 hw->phy.type = ixgbe_phy_x550em_xfi;
368                 break;
369         case IXGBE_DEV_ID_X550EM_X_KR:
370         case IXGBE_DEV_ID_X550EM_A_KR:
371         case IXGBE_DEV_ID_X550EM_A_KR_L:
372                 hw->phy.type = ixgbe_phy_x550em_kr;
373                 break;
374         case IXGBE_DEV_ID_X550EM_A_10G_T:
375         case IXGBE_DEV_ID_X550EM_X_10G_T:
376                 return ixgbe_identify_phy_generic(hw);
377         case IXGBE_DEV_ID_X550EM_X_1G_T:
378                 hw->phy.type = ixgbe_phy_ext_1g_t;
379                 break;
380         case IXGBE_DEV_ID_X550EM_A_1G_T:
381         case IXGBE_DEV_ID_X550EM_A_1G_T_L:
382                 hw->phy.type = ixgbe_phy_fw;
383                 if (hw->bus.lan_id)
384                         hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY1_SM;
385                 else
386                         hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY0_SM;
387                 break;
388         default:
389                 break;
390         }
391         return IXGBE_SUCCESS;
392 }
393
394 /**
395  * ixgbe_fw_phy_activity - Perform an activity on a PHY
396  * @hw: pointer to hardware structure
397  * @activity: activity to perform
398  * @data: Pointer to 4 32-bit words of data
399  */
400 s32 ixgbe_fw_phy_activity(struct ixgbe_hw *hw, u16 activity,
401                           u32 (*data)[FW_PHY_ACT_DATA_COUNT])
402 {
403         union {
404                 struct ixgbe_hic_phy_activity_req cmd;
405                 struct ixgbe_hic_phy_activity_resp rsp;
406         } hic;
407         u16 retries = FW_PHY_ACT_RETRIES;
408         s32 rc;
409         u16 i;
410
411         do {
412                 memset(&hic, 0, sizeof(hic));
413                 hic.cmd.hdr.cmd = FW_PHY_ACT_REQ_CMD;
414                 hic.cmd.hdr.buf_len = FW_PHY_ACT_REQ_LEN;
415                 hic.cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
416                 hic.cmd.port_number = hw->bus.lan_id;
417                 hic.cmd.activity_id = IXGBE_CPU_TO_LE16(activity);
418                 for (i = 0; i < FW_PHY_ACT_DATA_COUNT; ++i)
419                         hic.cmd.data[i] = IXGBE_CPU_TO_BE32((*data)[i]);
420
421                 rc = ixgbe_host_interface_command(hw, (u32 *)&hic.cmd,
422                                                   sizeof(hic.cmd),
423                                                   IXGBE_HI_COMMAND_TIMEOUT,
424                                                   TRUE);
425                 if (rc != IXGBE_SUCCESS)
426                         return rc;
427                 if (hic.rsp.hdr.cmd_or_resp.ret_status ==
428                     FW_CEM_RESP_STATUS_SUCCESS) {
429                         for (i = 0; i < FW_PHY_ACT_DATA_COUNT; ++i)
430                                 (*data)[i] = IXGBE_BE32_TO_CPU(hic.rsp.data[i]);
431                         return IXGBE_SUCCESS;
432                 }
433                 usec_delay(20);
434                 --retries;
435         } while (retries > 0);
436
437         return IXGBE_ERR_HOST_INTERFACE_COMMAND;
438 }
439
440 static const struct {
441         u16 fw_speed;
442         ixgbe_link_speed phy_speed;
443 } ixgbe_fw_map[] = {
444         { FW_PHY_ACT_LINK_SPEED_10, IXGBE_LINK_SPEED_10_FULL },
445         { FW_PHY_ACT_LINK_SPEED_100, IXGBE_LINK_SPEED_100_FULL },
446         { FW_PHY_ACT_LINK_SPEED_1G, IXGBE_LINK_SPEED_1GB_FULL },
447         { FW_PHY_ACT_LINK_SPEED_2_5G, IXGBE_LINK_SPEED_2_5GB_FULL },
448         { FW_PHY_ACT_LINK_SPEED_5G, IXGBE_LINK_SPEED_5GB_FULL },
449         { FW_PHY_ACT_LINK_SPEED_10G, IXGBE_LINK_SPEED_10GB_FULL },
450 };
451
452 /**
453  * ixgbe_get_phy_id_fw - Get the phy ID via firmware command
454  * @hw: pointer to hardware structure
455  *
456  * Returns error code
457  */
458 static s32 ixgbe_get_phy_id_fw(struct ixgbe_hw *hw)
459 {
460         u32 info[FW_PHY_ACT_DATA_COUNT] = { 0 };
461         u16 phy_speeds;
462         u16 phy_id_lo;
463         s32 rc;
464         u16 i;
465
466         rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_GET_PHY_INFO, &info);
467         if (rc)
468                 return rc;
469
470         hw->phy.speeds_supported = 0;
471         phy_speeds = info[0] & FW_PHY_INFO_SPEED_MASK;
472         for (i = 0; i < sizeof(ixgbe_fw_map) / sizeof(ixgbe_fw_map[0]); ++i) {
473                 if (phy_speeds & ixgbe_fw_map[i].fw_speed)
474                         hw->phy.speeds_supported |= ixgbe_fw_map[i].phy_speed;
475         }
476         if (!hw->phy.autoneg_advertised)
477                 hw->phy.autoneg_advertised = hw->phy.speeds_supported;
478
479         hw->phy.id = info[0] & FW_PHY_INFO_ID_HI_MASK;
480         phy_id_lo = info[1] & FW_PHY_INFO_ID_LO_MASK;
481         hw->phy.id |= phy_id_lo & IXGBE_PHY_REVISION_MASK;
482         hw->phy.revision = phy_id_lo & ~IXGBE_PHY_REVISION_MASK;
483         if (!hw->phy.id || hw->phy.id == IXGBE_PHY_REVISION_MASK)
484                 return IXGBE_ERR_PHY_ADDR_INVALID;
485         return IXGBE_SUCCESS;
486 }
487
488 /**
489  * ixgbe_identify_phy_fw - Get PHY type based on firmware command
490  * @hw: pointer to hardware structure
491  *
492  * Returns error code
493  */
494 static s32 ixgbe_identify_phy_fw(struct ixgbe_hw *hw)
495 {
496         if (hw->bus.lan_id)
497                 hw->phy.phy_semaphore_mask = IXGBE_GSSR_PHY1_SM;
498         else
499                 hw->phy.phy_semaphore_mask = IXGBE_GSSR_PHY0_SM;
500
501         hw->phy.type = ixgbe_phy_fw;
502         hw->phy.ops.read_reg = NULL;
503         hw->phy.ops.write_reg = NULL;
504         return ixgbe_get_phy_id_fw(hw);
505 }
506
507 /**
508  * ixgbe_shutdown_fw_phy - Shutdown a firmware-controlled PHY
509  * @hw: pointer to hardware structure
510  *
511  * Returns error code
512  */
513 s32 ixgbe_shutdown_fw_phy(struct ixgbe_hw *hw)
514 {
515         u32 setup[FW_PHY_ACT_DATA_COUNT] = { 0 };
516
517         setup[0] = FW_PHY_ACT_FORCE_LINK_DOWN_OFF;
518         return ixgbe_fw_phy_activity(hw, FW_PHY_ACT_FORCE_LINK_DOWN, &setup);
519 }
520
521 static s32 ixgbe_read_phy_reg_x550em(struct ixgbe_hw *hw, u32 reg_addr,
522                                      u32 device_type, u16 *phy_data)
523 {
524         UNREFERENCED_4PARAMETER(*hw, reg_addr, device_type, *phy_data);
525         return IXGBE_NOT_IMPLEMENTED;
526 }
527
528 static s32 ixgbe_write_phy_reg_x550em(struct ixgbe_hw *hw, u32 reg_addr,
529                                       u32 device_type, u16 phy_data)
530 {
531         UNREFERENCED_4PARAMETER(*hw, reg_addr, device_type, phy_data);
532         return IXGBE_NOT_IMPLEMENTED;
533 }
534
535 /**
536  * ixgbe_read_i2c_combined_generic - Perform I2C read combined operation
537  * @hw: pointer to the hardware structure
538  * @addr: I2C bus address to read from
539  * @reg: I2C device register to read from
540  * @val: pointer to location to receive read value
541  *
542  * Returns an error code on error.
543  **/
544 static s32 ixgbe_read_i2c_combined_generic(struct ixgbe_hw *hw, u8 addr,
545                                            u16 reg, u16 *val)
546 {
547         return ixgbe_read_i2c_combined_generic_int(hw, addr, reg, val, TRUE);
548 }
549
550 /**
551  * ixgbe_read_i2c_combined_generic_unlocked - Do I2C read combined operation
552  * @hw: pointer to the hardware structure
553  * @addr: I2C bus address to read from
554  * @reg: I2C device register to read from
555  * @val: pointer to location to receive read value
556  *
557  * Returns an error code on error.
558  **/
559 static s32
560 ixgbe_read_i2c_combined_generic_unlocked(struct ixgbe_hw *hw, u8 addr,
561                                          u16 reg, u16 *val)
562 {
563         return ixgbe_read_i2c_combined_generic_int(hw, addr, reg, val, FALSE);
564 }
565
566 /**
567  * ixgbe_write_i2c_combined_generic - Perform I2C write combined operation
568  * @hw: pointer to the hardware structure
569  * @addr: I2C bus address to write to
570  * @reg: I2C device register to write to
571  * @val: value to write
572  *
573  * Returns an error code on error.
574  **/
575 static s32 ixgbe_write_i2c_combined_generic(struct ixgbe_hw *hw,
576                                             u8 addr, u16 reg, u16 val)
577 {
578         return ixgbe_write_i2c_combined_generic_int(hw, addr, reg, val, TRUE);
579 }
580
581 /**
582  * ixgbe_write_i2c_combined_generic_unlocked - Do I2C write combined operation
583  * @hw: pointer to the hardware structure
584  * @addr: I2C bus address to write to
585  * @reg: I2C device register to write to
586  * @val: value to write
587  *
588  * Returns an error code on error.
589  **/
590 static s32
591 ixgbe_write_i2c_combined_generic_unlocked(struct ixgbe_hw *hw,
592                                           u8 addr, u16 reg, u16 val)
593 {
594         return ixgbe_write_i2c_combined_generic_int(hw, addr, reg, val, FALSE);
595 }
596
597 /**
598 *  ixgbe_init_ops_X550EM - Inits func ptrs and MAC type
599 *  @hw: pointer to hardware structure
600 *
601 *  Initialize the function pointers and for MAC type X550EM.
602 *  Does not touch the hardware.
603 **/
604 s32 ixgbe_init_ops_X550EM(struct ixgbe_hw *hw)
605 {
606         struct ixgbe_mac_info *mac = &hw->mac;
607         struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
608         struct ixgbe_phy_info *phy = &hw->phy;
609         s32 ret_val;
610
611         DEBUGFUNC("ixgbe_init_ops_X550EM");
612
613         /* Similar to X550 so start there. */
614         ret_val = ixgbe_init_ops_X550(hw);
615
616         /* Since this function eventually calls
617          * ixgbe_init_ops_540 by design, we are setting
618          * the pointers to NULL explicitly here to overwrite
619          * the values being set in the x540 function.
620          */
621
622         /* Bypass not supported in x550EM */
623         mac->ops.bypass_rw = NULL;
624         mac->ops.bypass_valid_rd = NULL;
625         mac->ops.bypass_set = NULL;
626         mac->ops.bypass_rd_eep = NULL;
627
628         /* FCOE not supported in x550EM */
629         mac->ops.get_san_mac_addr = NULL;
630         mac->ops.set_san_mac_addr = NULL;
631         mac->ops.get_wwn_prefix = NULL;
632         mac->ops.get_fcoe_boot_status = NULL;
633
634         /* IPsec not supported in x550EM */
635         mac->ops.disable_sec_rx_path = NULL;
636         mac->ops.enable_sec_rx_path = NULL;
637
638         /* AUTOC register is not present in x550EM. */
639         mac->ops.prot_autoc_read = NULL;
640         mac->ops.prot_autoc_write = NULL;
641
642         /* X550EM bus type is internal*/
643         hw->bus.type = ixgbe_bus_type_internal;
644         mac->ops.get_bus_info = ixgbe_get_bus_info_X550em;
645
646
647         mac->ops.get_media_type = ixgbe_get_media_type_X550em;
648         mac->ops.setup_sfp = ixgbe_setup_sfp_modules_X550em;
649         mac->ops.get_link_capabilities = ixgbe_get_link_capabilities_X550em;
650         mac->ops.reset_hw = ixgbe_reset_hw_X550em;
651         mac->ops.get_supported_physical_layer =
652                                     ixgbe_get_supported_physical_layer_X550em;
653
654         if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper)
655                 mac->ops.setup_fc = ixgbe_setup_fc_generic;
656         else
657                 mac->ops.setup_fc = ixgbe_setup_fc_X550em;
658
659         /* PHY */
660         phy->ops.init = ixgbe_init_phy_ops_X550em;
661         switch (hw->device_id) {
662         case IXGBE_DEV_ID_X550EM_A_1G_T:
663         case IXGBE_DEV_ID_X550EM_A_1G_T_L:
664                 mac->ops.setup_fc = NULL;
665                 phy->ops.identify = ixgbe_identify_phy_fw;
666                 phy->ops.set_phy_power = NULL;
667                 phy->ops.get_firmware_version = NULL;
668                 break;
669         case IXGBE_DEV_ID_X550EM_X_1G_T:
670                 mac->ops.setup_fc = NULL;
671                 phy->ops.identify = ixgbe_identify_phy_x550em;
672                 phy->ops.set_phy_power = NULL;
673                 break;
674         default:
675                 phy->ops.identify = ixgbe_identify_phy_x550em;
676         }
677
678         if (mac->ops.get_media_type(hw) != ixgbe_media_type_copper)
679                 phy->ops.set_phy_power = NULL;
680
681
682         /* EEPROM */
683         eeprom->ops.init_params = ixgbe_init_eeprom_params_X540;
684         eeprom->ops.read = ixgbe_read_ee_hostif_X550;
685         eeprom->ops.read_buffer = ixgbe_read_ee_hostif_buffer_X550;
686         eeprom->ops.write = ixgbe_write_ee_hostif_X550;
687         eeprom->ops.write_buffer = ixgbe_write_ee_hostif_buffer_X550;
688         eeprom->ops.update_checksum = ixgbe_update_eeprom_checksum_X550;
689         eeprom->ops.validate_checksum = ixgbe_validate_eeprom_checksum_X550;
690         eeprom->ops.calc_checksum = ixgbe_calc_eeprom_checksum_X550;
691
692         return ret_val;
693 }
694
695 /**
696  * ixgbe_setup_fw_link - Setup firmware-controlled PHYs
697  * @hw: pointer to hardware structure
698  */
699 static s32 ixgbe_setup_fw_link(struct ixgbe_hw *hw)
700 {
701         u32 setup[FW_PHY_ACT_DATA_COUNT] = { 0 };
702         s32 rc;
703         u16 i;
704
705         if (hw->phy.reset_disable || ixgbe_check_reset_blocked(hw))
706                 return 0;
707
708         if (hw->fc.strict_ieee && hw->fc.requested_mode == ixgbe_fc_rx_pause) {
709                 ERROR_REPORT1(IXGBE_ERROR_UNSUPPORTED,
710                               "ixgbe_fc_rx_pause not valid in strict IEEE mode\n");
711                 return IXGBE_ERR_INVALID_LINK_SETTINGS;
712         }
713
714         switch (hw->fc.requested_mode) {
715         case ixgbe_fc_full:
716                 setup[0] |= FW_PHY_ACT_SETUP_LINK_PAUSE_RXTX <<
717                             FW_PHY_ACT_SETUP_LINK_PAUSE_SHIFT;
718                 break;
719         case ixgbe_fc_rx_pause:
720                 setup[0] |= FW_PHY_ACT_SETUP_LINK_PAUSE_RX <<
721                             FW_PHY_ACT_SETUP_LINK_PAUSE_SHIFT;
722                 break;
723         case ixgbe_fc_tx_pause:
724                 setup[0] |= FW_PHY_ACT_SETUP_LINK_PAUSE_TX <<
725                             FW_PHY_ACT_SETUP_LINK_PAUSE_SHIFT;
726                 break;
727         default:
728                 break;
729         }
730
731         for (i = 0; i < sizeof(ixgbe_fw_map) / sizeof(ixgbe_fw_map[0]); ++i) {
732                 if (hw->phy.autoneg_advertised & ixgbe_fw_map[i].phy_speed)
733                         setup[0] |= ixgbe_fw_map[i].fw_speed;
734         }
735         setup[0] |= FW_PHY_ACT_SETUP_LINK_HP | FW_PHY_ACT_SETUP_LINK_AN;
736
737         if (hw->phy.eee_speeds_advertised)
738                 setup[0] |= FW_PHY_ACT_SETUP_LINK_EEE;
739
740         rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_SETUP_LINK, &setup);
741         if (rc)
742                 return rc;
743         if (setup[0] == FW_PHY_ACT_SETUP_LINK_RSP_DOWN)
744                 return IXGBE_ERR_OVERTEMP;
745         return IXGBE_SUCCESS;
746 }
747
748 /**
749  * ixgbe_fc_autoneg_fw _ Set up flow control for FW-controlled PHYs
750  * @hw: pointer to hardware structure
751  *
752  *  Called at init time to set up flow control.
753  */
754 static s32 ixgbe_fc_autoneg_fw(struct ixgbe_hw *hw)
755 {
756         if (hw->fc.requested_mode == ixgbe_fc_default)
757                 hw->fc.requested_mode = ixgbe_fc_full;
758
759         return ixgbe_setup_fw_link(hw);
760 }
761
762 /**
763  * ixgbe_setup_eee_fw - Enable/disable EEE support
764  * @hw: pointer to the HW structure
765  * @enable_eee: boolean flag to enable EEE
766  *
767  * Enable/disable EEE based on enable_eee flag.
768  * This function controls EEE for firmware-based PHY implementations.
769  */
770 static s32 ixgbe_setup_eee_fw(struct ixgbe_hw *hw, bool enable_eee)
771 {
772         if (!!hw->phy.eee_speeds_advertised == enable_eee)
773                 return IXGBE_SUCCESS;
774         if (enable_eee)
775                 hw->phy.eee_speeds_advertised = hw->phy.eee_speeds_supported;
776         else
777                 hw->phy.eee_speeds_advertised = 0;
778         return hw->phy.ops.setup_link(hw);
779 }
780
781 /**
782 *  ixgbe_init_ops_X550EM_a - Inits func ptrs and MAC type
783 *  @hw: pointer to hardware structure
784 *
785 *  Initialize the function pointers and for MAC type X550EM_a.
786 *  Does not touch the hardware.
787 **/
788 s32 ixgbe_init_ops_X550EM_a(struct ixgbe_hw *hw)
789 {
790         struct ixgbe_mac_info *mac = &hw->mac;
791         s32 ret_val;
792
793         DEBUGFUNC("ixgbe_init_ops_X550EM_a");
794
795         /* Start with generic X550EM init */
796         ret_val = ixgbe_init_ops_X550EM(hw);
797
798         if (hw->device_id == IXGBE_DEV_ID_X550EM_A_SGMII ||
799             hw->device_id == IXGBE_DEV_ID_X550EM_A_SGMII_L) {
800                 mac->ops.read_iosf_sb_reg = ixgbe_read_iosf_sb_reg_x550;
801                 mac->ops.write_iosf_sb_reg = ixgbe_write_iosf_sb_reg_x550;
802         } else {
803                 mac->ops.read_iosf_sb_reg = ixgbe_read_iosf_sb_reg_x550a;
804                 mac->ops.write_iosf_sb_reg = ixgbe_write_iosf_sb_reg_x550a;
805         }
806         mac->ops.acquire_swfw_sync = ixgbe_acquire_swfw_sync_X550a;
807         mac->ops.release_swfw_sync = ixgbe_release_swfw_sync_X550a;
808
809         switch (mac->ops.get_media_type(hw)) {
810         case ixgbe_media_type_fiber:
811                 mac->ops.setup_fc = NULL;
812                 mac->ops.fc_autoneg = ixgbe_fc_autoneg_fiber_x550em_a;
813                 break;
814         case ixgbe_media_type_backplane:
815                 mac->ops.fc_autoneg = ixgbe_fc_autoneg_backplane_x550em_a;
816                 mac->ops.setup_fc = ixgbe_setup_fc_backplane_x550em_a;
817                 break;
818         default:
819                 break;
820         }
821
822         switch (hw->device_id) {
823         case IXGBE_DEV_ID_X550EM_A_1G_T:
824         case IXGBE_DEV_ID_X550EM_A_1G_T_L:
825                 mac->ops.fc_autoneg = ixgbe_fc_autoneg_sgmii_x550em_a;
826                 mac->ops.setup_fc = ixgbe_fc_autoneg_fw;
827                 mac->ops.setup_eee = ixgbe_setup_eee_fw;
828                 hw->phy.eee_speeds_supported = IXGBE_LINK_SPEED_100_FULL |
829                                                IXGBE_LINK_SPEED_1GB_FULL;
830                 hw->phy.eee_speeds_advertised = hw->phy.eee_speeds_supported;
831                 break;
832         default:
833                 break;
834         }
835
836         return ret_val;
837 }
838
839 /**
840 *  ixgbe_init_ops_X550EM_x - Inits func ptrs and MAC type
841 *  @hw: pointer to hardware structure
842 *
843 *  Initialize the function pointers and for MAC type X550EM_x.
844 *  Does not touch the hardware.
845 **/
846 s32 ixgbe_init_ops_X550EM_x(struct ixgbe_hw *hw)
847 {
848         struct ixgbe_mac_info *mac = &hw->mac;
849         struct ixgbe_link_info *link = &hw->link;
850         s32 ret_val;
851
852         DEBUGFUNC("ixgbe_init_ops_X550EM_x");
853
854         /* Start with generic X550EM init */
855         ret_val = ixgbe_init_ops_X550EM(hw);
856
857         mac->ops.read_iosf_sb_reg = ixgbe_read_iosf_sb_reg_x550;
858         mac->ops.write_iosf_sb_reg = ixgbe_write_iosf_sb_reg_x550;
859         mac->ops.acquire_swfw_sync = ixgbe_acquire_swfw_sync_X550em;
860         mac->ops.release_swfw_sync = ixgbe_release_swfw_sync_X550em;
861         link->ops.read_link = ixgbe_read_i2c_combined_generic;
862         link->ops.read_link_unlocked = ixgbe_read_i2c_combined_generic_unlocked;
863         link->ops.write_link = ixgbe_write_i2c_combined_generic;
864         link->ops.write_link_unlocked =
865                                       ixgbe_write_i2c_combined_generic_unlocked;
866         link->addr = IXGBE_CS4227;
867
868         if (hw->device_id == IXGBE_DEV_ID_X550EM_X_1G_T) {
869                 mac->ops.setup_fc = NULL;
870                 mac->ops.setup_eee = NULL;
871                 mac->ops.init_led_link_act = NULL;
872         }
873
874         return ret_val;
875 }
876
877 /**
878  *  ixgbe_dmac_config_X550
879  *  @hw: pointer to hardware structure
880  *
881  *  Configure DMA coalescing. If enabling dmac, dmac is activated.
882  *  When disabling dmac, dmac enable dmac bit is cleared.
883  **/
884 s32 ixgbe_dmac_config_X550(struct ixgbe_hw *hw)
885 {
886         u32 reg, high_pri_tc;
887
888         DEBUGFUNC("ixgbe_dmac_config_X550");
889
890         /* Disable DMA coalescing before configuring */
891         reg = IXGBE_READ_REG(hw, IXGBE_DMACR);
892         reg &= ~IXGBE_DMACR_DMAC_EN;
893         IXGBE_WRITE_REG(hw, IXGBE_DMACR, reg);
894
895         /* Disable DMA Coalescing if the watchdog timer is 0 */
896         if (!hw->mac.dmac_config.watchdog_timer)
897                 goto out;
898
899         ixgbe_dmac_config_tcs_X550(hw);
900
901         /* Configure DMA Coalescing Control Register */
902         reg = IXGBE_READ_REG(hw, IXGBE_DMACR);
903
904         /* Set the watchdog timer in units of 40.96 usec */
905         reg &= ~IXGBE_DMACR_DMACWT_MASK;
906         reg |= (hw->mac.dmac_config.watchdog_timer * 100) / 4096;
907
908         reg &= ~IXGBE_DMACR_HIGH_PRI_TC_MASK;
909         /* If fcoe is enabled, set high priority traffic class */
910         if (hw->mac.dmac_config.fcoe_en) {
911                 high_pri_tc = 1 << hw->mac.dmac_config.fcoe_tc;
912                 reg |= ((high_pri_tc << IXGBE_DMACR_HIGH_PRI_TC_SHIFT) &
913                         IXGBE_DMACR_HIGH_PRI_TC_MASK);
914         }
915         reg |= IXGBE_DMACR_EN_MNG_IND;
916
917         /* Enable DMA coalescing after configuration */
918         reg |= IXGBE_DMACR_DMAC_EN;
919         IXGBE_WRITE_REG(hw, IXGBE_DMACR, reg);
920
921 out:
922         return IXGBE_SUCCESS;
923 }
924
925 /**
926  *  ixgbe_dmac_config_tcs_X550
927  *  @hw: pointer to hardware structure
928  *
929  *  Configure DMA coalescing threshold per TC. The dmac enable bit must
930  *  be cleared before configuring.
931  **/
932 s32 ixgbe_dmac_config_tcs_X550(struct ixgbe_hw *hw)
933 {
934         u32 tc, reg, pb_headroom, rx_pb_size, maxframe_size_kb;
935
936         DEBUGFUNC("ixgbe_dmac_config_tcs_X550");
937
938         /* Configure DMA coalescing enabled */
939         switch (hw->mac.dmac_config.link_speed) {
940         case IXGBE_LINK_SPEED_10_FULL:
941         case IXGBE_LINK_SPEED_100_FULL:
942                 pb_headroom = IXGBE_DMACRXT_100M;
943                 break;
944         case IXGBE_LINK_SPEED_1GB_FULL:
945                 pb_headroom = IXGBE_DMACRXT_1G;
946                 break;
947         default:
948                 pb_headroom = IXGBE_DMACRXT_10G;
949                 break;
950         }
951
952         maxframe_size_kb = ((IXGBE_READ_REG(hw, IXGBE_MAXFRS) >>
953                              IXGBE_MHADD_MFS_SHIFT) / 1024);
954
955         /* Set the per Rx packet buffer receive threshold */
956         for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++) {
957                 reg = IXGBE_READ_REG(hw, IXGBE_DMCTH(tc));
958                 reg &= ~IXGBE_DMCTH_DMACRXT_MASK;
959
960                 if (tc < hw->mac.dmac_config.num_tcs) {
961                         /* Get Rx PB size */
962                         rx_pb_size = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(tc));
963                         rx_pb_size = (rx_pb_size & IXGBE_RXPBSIZE_MASK) >>
964                                 IXGBE_RXPBSIZE_SHIFT;
965
966                         /* Calculate receive buffer threshold in kilobytes */
967                         if (rx_pb_size > pb_headroom)
968                                 rx_pb_size = rx_pb_size - pb_headroom;
969                         else
970                                 rx_pb_size = 0;
971
972                         /* Minimum of MFS shall be set for DMCTH */
973                         reg |= (rx_pb_size > maxframe_size_kb) ?
974                                 rx_pb_size : maxframe_size_kb;
975                 }
976                 IXGBE_WRITE_REG(hw, IXGBE_DMCTH(tc), reg);
977         }
978         return IXGBE_SUCCESS;
979 }
980
981 /**
982  *  ixgbe_dmac_update_tcs_X550
983  *  @hw: pointer to hardware structure
984  *
985  *  Disables dmac, updates per TC settings, and then enables dmac.
986  **/
987 s32 ixgbe_dmac_update_tcs_X550(struct ixgbe_hw *hw)
988 {
989         u32 reg;
990
991         DEBUGFUNC("ixgbe_dmac_update_tcs_X550");
992
993         /* Disable DMA coalescing before configuring */
994         reg = IXGBE_READ_REG(hw, IXGBE_DMACR);
995         reg &= ~IXGBE_DMACR_DMAC_EN;
996         IXGBE_WRITE_REG(hw, IXGBE_DMACR, reg);
997
998         ixgbe_dmac_config_tcs_X550(hw);
999
1000         /* Enable DMA coalescing after configuration */
1001         reg = IXGBE_READ_REG(hw, IXGBE_DMACR);
1002         reg |= IXGBE_DMACR_DMAC_EN;
1003         IXGBE_WRITE_REG(hw, IXGBE_DMACR, reg);
1004
1005         return IXGBE_SUCCESS;
1006 }
1007
1008 /**
1009  *  ixgbe_init_eeprom_params_X550 - Initialize EEPROM params
1010  *  @hw: pointer to hardware structure
1011  *
1012  *  Initializes the EEPROM parameters ixgbe_eeprom_info within the
1013  *  ixgbe_hw struct in order to set up EEPROM access.
1014  **/
1015 s32 ixgbe_init_eeprom_params_X550(struct ixgbe_hw *hw)
1016 {
1017         struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
1018         u32 eec;
1019         u16 eeprom_size;
1020
1021         DEBUGFUNC("ixgbe_init_eeprom_params_X550");
1022
1023         if (eeprom->type == ixgbe_eeprom_uninitialized) {
1024                 eeprom->semaphore_delay = 10;
1025                 eeprom->type = ixgbe_flash;
1026
1027                 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
1028                 eeprom_size = (u16)((eec & IXGBE_EEC_SIZE) >>
1029                                     IXGBE_EEC_SIZE_SHIFT);
1030                 eeprom->word_size = 1 << (eeprom_size +
1031                                           IXGBE_EEPROM_WORD_SIZE_SHIFT);
1032
1033                 DEBUGOUT2("Eeprom params: type = %d, size = %d\n",
1034                           eeprom->type, eeprom->word_size);
1035         }
1036
1037         return IXGBE_SUCCESS;
1038 }
1039
1040 /**
1041  * ixgbe_set_source_address_pruning_X550 - Enable/Disbale source address pruning
1042  * @hw: pointer to hardware structure
1043  * @enable: enable or disable source address pruning
1044  * @pool: Rx pool to set source address pruning for
1045  **/
1046 void ixgbe_set_source_address_pruning_X550(struct ixgbe_hw *hw, bool enable,
1047                                            unsigned int pool)
1048 {
1049         u64 pfflp;
1050
1051         /* max rx pool is 63 */
1052         if (pool > 63)
1053                 return;
1054
1055         pfflp = (u64)IXGBE_READ_REG(hw, IXGBE_PFFLPL);
1056         pfflp |= (u64)IXGBE_READ_REG(hw, IXGBE_PFFLPH) << 32;
1057
1058         if (enable)
1059                 pfflp |= (1ULL << pool);
1060         else
1061                 pfflp &= ~(1ULL << pool);
1062
1063         IXGBE_WRITE_REG(hw, IXGBE_PFFLPL, (u32)pfflp);
1064         IXGBE_WRITE_REG(hw, IXGBE_PFFLPH, (u32)(pfflp >> 32));
1065 }
1066
1067 /**
1068  *  ixgbe_set_ethertype_anti_spoofing_X550 - Enable/Disable Ethertype anti-spoofing
1069  *  @hw: pointer to hardware structure
1070  *  @enable: enable or disable switch for Ethertype anti-spoofing
1071  *  @vf: Virtual Function pool - VF Pool to set for Ethertype anti-spoofing
1072  *
1073  **/
1074 void ixgbe_set_ethertype_anti_spoofing_X550(struct ixgbe_hw *hw,
1075                 bool enable, int vf)
1076 {
1077         int vf_target_reg = vf >> 3;
1078         int vf_target_shift = vf % 8 + IXGBE_SPOOF_ETHERTYPEAS_SHIFT;
1079         u32 pfvfspoof;
1080
1081         DEBUGFUNC("ixgbe_set_ethertype_anti_spoofing_X550");
1082
1083         pfvfspoof = IXGBE_READ_REG(hw, IXGBE_PFVFSPOOF(vf_target_reg));
1084         if (enable)
1085                 pfvfspoof |= (1 << vf_target_shift);
1086         else
1087                 pfvfspoof &= ~(1 << vf_target_shift);
1088
1089         IXGBE_WRITE_REG(hw, IXGBE_PFVFSPOOF(vf_target_reg), pfvfspoof);
1090 }
1091
1092 /**
1093  * ixgbe_iosf_wait - Wait for IOSF command completion
1094  * @hw: pointer to hardware structure
1095  * @ctrl: pointer to location to receive final IOSF control value
1096  *
1097  * Returns failing status on timeout
1098  *
1099  * Note: ctrl can be NULL if the IOSF control register value is not needed
1100  **/
1101 static s32 ixgbe_iosf_wait(struct ixgbe_hw *hw, u32 *ctrl)
1102 {
1103         u32 i, command = 0;
1104
1105         /* Check every 10 usec to see if the address cycle completed.
1106          * The SB IOSF BUSY bit will clear when the operation is
1107          * complete
1108          */
1109         for (i = 0; i < IXGBE_MDIO_COMMAND_TIMEOUT; i++) {
1110                 command = IXGBE_READ_REG(hw, IXGBE_SB_IOSF_INDIRECT_CTRL);
1111                 if ((command & IXGBE_SB_IOSF_CTRL_BUSY) == 0)
1112                         break;
1113                 usec_delay(10);
1114         }
1115         if (ctrl)
1116                 *ctrl = command;
1117         if (i == IXGBE_MDIO_COMMAND_TIMEOUT) {
1118                 ERROR_REPORT1(IXGBE_ERROR_POLLING, "Wait timed out\n");
1119                 return IXGBE_ERR_PHY;
1120         }
1121
1122         return IXGBE_SUCCESS;
1123 }
1124
1125 /**
1126  *  ixgbe_write_iosf_sb_reg_x550 - Writes a value to specified register
1127  *  of the IOSF device
1128  *  @hw: pointer to hardware structure
1129  *  @reg_addr: 32 bit PHY register to write
1130  *  @device_type: 3 bit device type
1131  *  @data: Data to write to the register
1132  **/
1133 s32 ixgbe_write_iosf_sb_reg_x550(struct ixgbe_hw *hw, u32 reg_addr,
1134                             u32 device_type, u32 data)
1135 {
1136         u32 gssr = IXGBE_GSSR_PHY1_SM | IXGBE_GSSR_PHY0_SM;
1137         u32 command, error __unused;
1138         s32 ret;
1139
1140         ret = ixgbe_acquire_swfw_semaphore(hw, gssr);
1141         if (ret != IXGBE_SUCCESS)
1142                 return ret;
1143
1144         ret = ixgbe_iosf_wait(hw, NULL);
1145         if (ret != IXGBE_SUCCESS)
1146                 goto out;
1147
1148         command = ((reg_addr << IXGBE_SB_IOSF_CTRL_ADDR_SHIFT) |
1149                    (device_type << IXGBE_SB_IOSF_CTRL_TARGET_SELECT_SHIFT));
1150
1151         /* Write IOSF control register */
1152         IXGBE_WRITE_REG(hw, IXGBE_SB_IOSF_INDIRECT_CTRL, command);
1153
1154         /* Write IOSF data register */
1155         IXGBE_WRITE_REG(hw, IXGBE_SB_IOSF_INDIRECT_DATA, data);
1156
1157         ret = ixgbe_iosf_wait(hw, &command);
1158
1159         if ((command & IXGBE_SB_IOSF_CTRL_RESP_STAT_MASK) != 0) {
1160                 error = (command & IXGBE_SB_IOSF_CTRL_CMPL_ERR_MASK) >>
1161                          IXGBE_SB_IOSF_CTRL_CMPL_ERR_SHIFT;
1162                 ERROR_REPORT2(IXGBE_ERROR_POLLING,
1163                               "Failed to write, error %x\n", error);
1164                 ret = IXGBE_ERR_PHY;
1165         }
1166
1167 out:
1168         ixgbe_release_swfw_semaphore(hw, gssr);
1169         return ret;
1170 }
1171
1172 /**
1173  *  ixgbe_read_iosf_sb_reg_x550 - Reads specified register of the IOSF device
1174  *  @hw: pointer to hardware structure
1175  *  @reg_addr: 32 bit PHY register to write
1176  *  @device_type: 3 bit device type
1177  *  @data: Pointer to read data from the register
1178  **/
1179 s32 ixgbe_read_iosf_sb_reg_x550(struct ixgbe_hw *hw, u32 reg_addr,
1180                            u32 device_type, u32 *data)
1181 {
1182         u32 gssr = IXGBE_GSSR_PHY1_SM | IXGBE_GSSR_PHY0_SM;
1183         u32 command, error __unused;
1184         s32 ret;
1185
1186         ret = ixgbe_acquire_swfw_semaphore(hw, gssr);
1187         if (ret != IXGBE_SUCCESS)
1188                 return ret;
1189
1190         ret = ixgbe_iosf_wait(hw, NULL);
1191         if (ret != IXGBE_SUCCESS)
1192                 goto out;
1193
1194         command = ((reg_addr << IXGBE_SB_IOSF_CTRL_ADDR_SHIFT) |
1195                    (device_type << IXGBE_SB_IOSF_CTRL_TARGET_SELECT_SHIFT));
1196
1197         /* Write IOSF control register */
1198         IXGBE_WRITE_REG(hw, IXGBE_SB_IOSF_INDIRECT_CTRL, command);
1199
1200         ret = ixgbe_iosf_wait(hw, &command);
1201
1202         if ((command & IXGBE_SB_IOSF_CTRL_RESP_STAT_MASK) != 0) {
1203                 error = (command & IXGBE_SB_IOSF_CTRL_CMPL_ERR_MASK) >>
1204                          IXGBE_SB_IOSF_CTRL_CMPL_ERR_SHIFT;
1205                 ERROR_REPORT2(IXGBE_ERROR_POLLING,
1206                                 "Failed to read, error %x\n", error);
1207                 ret = IXGBE_ERR_PHY;
1208         }
1209
1210         if (ret == IXGBE_SUCCESS)
1211                 *data = IXGBE_READ_REG(hw, IXGBE_SB_IOSF_INDIRECT_DATA);
1212
1213 out:
1214         ixgbe_release_swfw_semaphore(hw, gssr);
1215         return ret;
1216 }
1217
1218 /**
1219  * ixgbe_get_phy_token - Get the token for shared phy access
1220  * @hw: Pointer to hardware structure
1221  */
1222
1223 s32 ixgbe_get_phy_token(struct ixgbe_hw *hw)
1224 {
1225         struct ixgbe_hic_phy_token_req token_cmd;
1226         s32 status;
1227
1228         token_cmd.hdr.cmd = FW_PHY_TOKEN_REQ_CMD;
1229         token_cmd.hdr.buf_len = FW_PHY_TOKEN_REQ_LEN;
1230         token_cmd.hdr.cmd_or_resp.cmd_resv = 0;
1231         token_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
1232         token_cmd.port_number = hw->bus.lan_id;
1233         token_cmd.command_type = FW_PHY_TOKEN_REQ;
1234         token_cmd.pad = 0;
1235         status = ixgbe_host_interface_command(hw, (u32 *)&token_cmd,
1236                                               sizeof(token_cmd),
1237                                               IXGBE_HI_COMMAND_TIMEOUT,
1238                                               TRUE);
1239         if (status) {
1240                 DEBUGOUT1("Issuing host interface command failed with Status = %d\n",
1241                           status);
1242                 return status;
1243         }
1244         if (token_cmd.hdr.cmd_or_resp.ret_status == FW_PHY_TOKEN_OK)
1245                 return IXGBE_SUCCESS;
1246         if (token_cmd.hdr.cmd_or_resp.ret_status != FW_PHY_TOKEN_RETRY) {
1247                 DEBUGOUT1("Host interface command returned 0x%08x , returning IXGBE_ERR_FW_RESP_INVALID\n",
1248                           token_cmd.hdr.cmd_or_resp.ret_status);
1249                 return IXGBE_ERR_FW_RESP_INVALID;
1250         }
1251
1252         DEBUGOUT("Returning  IXGBE_ERR_TOKEN_RETRY\n");
1253         return IXGBE_ERR_TOKEN_RETRY;
1254 }
1255
1256 /**
1257  * ixgbe_put_phy_token - Put the token for shared phy access
1258  * @hw: Pointer to hardware structure
1259  */
1260
1261 s32 ixgbe_put_phy_token(struct ixgbe_hw *hw)
1262 {
1263         struct ixgbe_hic_phy_token_req token_cmd;
1264         s32 status;
1265
1266         token_cmd.hdr.cmd = FW_PHY_TOKEN_REQ_CMD;
1267         token_cmd.hdr.buf_len = FW_PHY_TOKEN_REQ_LEN;
1268         token_cmd.hdr.cmd_or_resp.cmd_resv = 0;
1269         token_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
1270         token_cmd.port_number = hw->bus.lan_id;
1271         token_cmd.command_type = FW_PHY_TOKEN_REL;
1272         token_cmd.pad = 0;
1273         status = ixgbe_host_interface_command(hw, (u32 *)&token_cmd,
1274                                               sizeof(token_cmd),
1275                                               IXGBE_HI_COMMAND_TIMEOUT,
1276                                               TRUE);
1277         if (status)
1278                 return status;
1279         if (token_cmd.hdr.cmd_or_resp.ret_status == FW_PHY_TOKEN_OK)
1280                 return IXGBE_SUCCESS;
1281
1282         DEBUGOUT("Put PHY Token host interface command failed");
1283         return IXGBE_ERR_FW_RESP_INVALID;
1284 }
1285
1286 /**
1287  *  ixgbe_write_iosf_sb_reg_x550a - Writes a value to specified register
1288  *  of the IOSF device
1289  *  @hw: pointer to hardware structure
1290  *  @reg_addr: 32 bit PHY register to write
1291  *  @device_type: 3 bit device type
1292  *  @data: Data to write to the register
1293  **/
1294 s32 ixgbe_write_iosf_sb_reg_x550a(struct ixgbe_hw *hw, u32 reg_addr,
1295                                   u32 device_type, u32 data)
1296 {
1297         struct ixgbe_hic_internal_phy_req write_cmd;
1298         s32 status;
1299         UNREFERENCED_1PARAMETER(device_type);
1300
1301         memset(&write_cmd, 0, sizeof(write_cmd));
1302         write_cmd.hdr.cmd = FW_INT_PHY_REQ_CMD;
1303         write_cmd.hdr.buf_len = FW_INT_PHY_REQ_LEN;
1304         write_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
1305         write_cmd.port_number = hw->bus.lan_id;
1306         write_cmd.command_type = FW_INT_PHY_REQ_WRITE;
1307         write_cmd.address = IXGBE_CPU_TO_BE16(reg_addr);
1308         write_cmd.write_data = IXGBE_CPU_TO_BE32(data);
1309
1310         status = ixgbe_host_interface_command(hw, (u32 *)&write_cmd,
1311                                               sizeof(write_cmd),
1312                                               IXGBE_HI_COMMAND_TIMEOUT, FALSE);
1313
1314         return status;
1315 }
1316
1317 /**
1318  *  ixgbe_read_iosf_sb_reg_x550a - Reads specified register of the IOSF device
1319  *  @hw: pointer to hardware structure
1320  *  @reg_addr: 32 bit PHY register to write
1321  *  @device_type: 3 bit device type
1322  *  @data: Pointer to read data from the register
1323  **/
1324 s32 ixgbe_read_iosf_sb_reg_x550a(struct ixgbe_hw *hw, u32 reg_addr,
1325                                  u32 device_type, u32 *data)
1326 {
1327         union {
1328                 struct ixgbe_hic_internal_phy_req cmd;
1329                 struct ixgbe_hic_internal_phy_resp rsp;
1330         } hic;
1331         s32 status;
1332         UNREFERENCED_1PARAMETER(device_type);
1333
1334         memset(&hic, 0, sizeof(hic));
1335         hic.cmd.hdr.cmd = FW_INT_PHY_REQ_CMD;
1336         hic.cmd.hdr.buf_len = FW_INT_PHY_REQ_LEN;
1337         hic.cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
1338         hic.cmd.port_number = hw->bus.lan_id;
1339         hic.cmd.command_type = FW_INT_PHY_REQ_READ;
1340         hic.cmd.address = IXGBE_CPU_TO_BE16(reg_addr);
1341
1342         status = ixgbe_host_interface_command(hw, (u32 *)&hic.cmd,
1343                                               sizeof(hic.cmd),
1344                                               IXGBE_HI_COMMAND_TIMEOUT, TRUE);
1345
1346         /* Extract the register value from the response. */
1347         *data = IXGBE_BE32_TO_CPU(hic.rsp.read_data);
1348
1349         return status;
1350 }
1351
1352 /**
1353  *  ixgbe_disable_mdd_X550
1354  *  @hw: pointer to hardware structure
1355  *
1356  *  Disable malicious driver detection
1357  **/
1358 void ixgbe_disable_mdd_X550(struct ixgbe_hw *hw)
1359 {
1360         u32 reg;
1361
1362         DEBUGFUNC("ixgbe_disable_mdd_X550");
1363
1364         /* Disable MDD for TX DMA and interrupt */
1365         reg = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1366         reg &= ~(IXGBE_DMATXCTL_MDP_EN | IXGBE_DMATXCTL_MBINTEN);
1367         IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg);
1368
1369         /* Disable MDD for RX and interrupt */
1370         reg = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
1371         reg &= ~(IXGBE_RDRXCTL_MDP_EN | IXGBE_RDRXCTL_MBINTEN);
1372         IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, reg);
1373 }
1374
1375 /**
1376  *  ixgbe_enable_mdd_X550
1377  *  @hw: pointer to hardware structure
1378  *
1379  *  Enable malicious driver detection
1380  **/
1381 void ixgbe_enable_mdd_X550(struct ixgbe_hw *hw)
1382 {
1383         u32 reg;
1384
1385         DEBUGFUNC("ixgbe_enable_mdd_X550");
1386
1387         /* Enable MDD for TX DMA and interrupt */
1388         reg = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1389         reg |= (IXGBE_DMATXCTL_MDP_EN | IXGBE_DMATXCTL_MBINTEN);
1390         IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg);
1391
1392         /* Enable MDD for RX and interrupt */
1393         reg = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
1394         reg |= (IXGBE_RDRXCTL_MDP_EN | IXGBE_RDRXCTL_MBINTEN);
1395         IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, reg);
1396 }
1397
1398 /**
1399  *  ixgbe_restore_mdd_vf_X550
1400  *  @hw: pointer to hardware structure
1401  *  @vf: vf index
1402  *
1403  *  Restore VF that was disabled during malicious driver detection event
1404  **/
1405 void ixgbe_restore_mdd_vf_X550(struct ixgbe_hw *hw, u32 vf)
1406 {
1407         u32 idx, reg, num_qs, start_q, bitmask;
1408
1409         DEBUGFUNC("ixgbe_restore_mdd_vf_X550");
1410
1411         /* Map VF to queues */
1412         reg = IXGBE_READ_REG(hw, IXGBE_MRQC);
1413         switch (reg & IXGBE_MRQC_MRQE_MASK) {
1414         case IXGBE_MRQC_VMDQRT8TCEN:
1415                 num_qs = 8;  /* 16 VFs / pools */
1416                 bitmask = 0x000000FF;
1417                 break;
1418         case IXGBE_MRQC_VMDQRSS32EN:
1419         case IXGBE_MRQC_VMDQRT4TCEN:
1420                 num_qs = 4;  /* 32 VFs / pools */
1421                 bitmask = 0x0000000F;
1422                 break;
1423         default:            /* 64 VFs / pools */
1424                 num_qs = 2;
1425                 bitmask = 0x00000003;
1426                 break;
1427         }
1428         start_q = vf * num_qs;
1429
1430         /* Release vf's queues by clearing WQBR_TX and WQBR_RX (RW1C) */
1431         idx = start_q / 32;
1432         reg = 0;
1433         reg |= (bitmask << (start_q % 32));
1434         IXGBE_WRITE_REG(hw, IXGBE_WQBR_TX(idx), reg);
1435         IXGBE_WRITE_REG(hw, IXGBE_WQBR_RX(idx), reg);
1436 }
1437
1438 /**
1439  *  ixgbe_mdd_event_X550
1440  *  @hw: pointer to hardware structure
1441  *  @vf_bitmap: vf bitmap of malicious vfs
1442  *
1443  *  Handle malicious driver detection event.
1444  **/
1445 void ixgbe_mdd_event_X550(struct ixgbe_hw *hw, u32 *vf_bitmap)
1446 {
1447         u32 wqbr;
1448         u32 i, j, reg, q, shift, vf, idx;
1449
1450         DEBUGFUNC("ixgbe_mdd_event_X550");
1451
1452         /* figure out pool size for mapping to vf's */
1453         reg = IXGBE_READ_REG(hw, IXGBE_MRQC);
1454         switch (reg & IXGBE_MRQC_MRQE_MASK) {
1455         case IXGBE_MRQC_VMDQRT8TCEN:
1456                 shift = 3;  /* 16 VFs / pools */
1457                 break;
1458         case IXGBE_MRQC_VMDQRSS32EN:
1459         case IXGBE_MRQC_VMDQRT4TCEN:
1460                 shift = 2;  /* 32 VFs / pools */
1461                 break;
1462         default:
1463                 shift = 1;  /* 64 VFs / pools */
1464                 break;
1465         }
1466
1467         /* Read WQBR_TX and WQBR_RX and check for malicious queues */
1468         for (i = 0; i < 4; i++) {
1469                 wqbr = IXGBE_READ_REG(hw, IXGBE_WQBR_TX(i));
1470                 wqbr |= IXGBE_READ_REG(hw, IXGBE_WQBR_RX(i));
1471
1472                 if (!wqbr)
1473                         continue;
1474
1475                 /* Get malicious queue */
1476                 for (j = 0; j < 32 && wqbr; j++) {
1477
1478                         if (!(wqbr & (1 << j)))
1479                                 continue;
1480
1481                         /* Get queue from bitmask */
1482                         q = j + (i * 32);
1483
1484                         /* Map queue to vf */
1485                         vf = (q >> shift);
1486
1487                         /* Set vf bit in vf_bitmap */
1488                         idx = vf / 32;
1489                         vf_bitmap[idx] |= (1 << (vf % 32));
1490                         wqbr &= ~(1 << j);
1491                 }
1492         }
1493 }
1494
1495 /**
1496  *  ixgbe_get_media_type_X550em - Get media type
1497  *  @hw: pointer to hardware structure
1498  *
1499  *  Returns the media type (fiber, copper, backplane)
1500  */
1501 enum ixgbe_media_type ixgbe_get_media_type_X550em(struct ixgbe_hw *hw)
1502 {
1503         enum ixgbe_media_type media_type;
1504
1505         DEBUGFUNC("ixgbe_get_media_type_X550em");
1506
1507         /* Detect if there is a copper PHY attached. */
1508         switch (hw->device_id) {
1509         case IXGBE_DEV_ID_X550EM_X_KR:
1510         case IXGBE_DEV_ID_X550EM_X_KX4:
1511         case IXGBE_DEV_ID_X550EM_X_XFI:
1512         case IXGBE_DEV_ID_X550EM_A_KR:
1513         case IXGBE_DEV_ID_X550EM_A_KR_L:
1514                 media_type = ixgbe_media_type_backplane;
1515                 break;
1516         case IXGBE_DEV_ID_X550EM_X_SFP:
1517         case IXGBE_DEV_ID_X550EM_A_SFP:
1518         case IXGBE_DEV_ID_X550EM_A_SFP_N:
1519         case IXGBE_DEV_ID_X550EM_A_QSFP:
1520         case IXGBE_DEV_ID_X550EM_A_QSFP_N:
1521                 media_type = ixgbe_media_type_fiber;
1522                 break;
1523         case IXGBE_DEV_ID_X550EM_X_1G_T:
1524         case IXGBE_DEV_ID_X550EM_X_10G_T:
1525         case IXGBE_DEV_ID_X550EM_A_10G_T:
1526                 media_type = ixgbe_media_type_copper;
1527                 break;
1528         case IXGBE_DEV_ID_X550EM_A_SGMII:
1529         case IXGBE_DEV_ID_X550EM_A_SGMII_L:
1530                 media_type = ixgbe_media_type_backplane;
1531                 hw->phy.type = ixgbe_phy_sgmii;
1532                 break;
1533         case IXGBE_DEV_ID_X550EM_A_1G_T:
1534         case IXGBE_DEV_ID_X550EM_A_1G_T_L:
1535                 media_type = ixgbe_media_type_copper;
1536                 break;
1537         default:
1538                 media_type = ixgbe_media_type_unknown;
1539                 break;
1540         }
1541         return media_type;
1542 }
1543
1544 /**
1545  *  ixgbe_supported_sfp_modules_X550em - Check if SFP module type is supported
1546  *  @hw: pointer to hardware structure
1547  *  @linear: TRUE if SFP module is linear
1548  */
1549 static s32 ixgbe_supported_sfp_modules_X550em(struct ixgbe_hw *hw, bool *linear)
1550 {
1551         DEBUGFUNC("ixgbe_supported_sfp_modules_X550em");
1552
1553         switch (hw->phy.sfp_type) {
1554         case ixgbe_sfp_type_not_present:
1555                 return IXGBE_ERR_SFP_NOT_PRESENT;
1556         case ixgbe_sfp_type_da_cu_core0:
1557         case ixgbe_sfp_type_da_cu_core1:
1558                 *linear = TRUE;
1559                 break;
1560         case ixgbe_sfp_type_srlr_core0:
1561         case ixgbe_sfp_type_srlr_core1:
1562         case ixgbe_sfp_type_da_act_lmt_core0:
1563         case ixgbe_sfp_type_da_act_lmt_core1:
1564         case ixgbe_sfp_type_1g_sx_core0:
1565         case ixgbe_sfp_type_1g_sx_core1:
1566         case ixgbe_sfp_type_1g_lx_core0:
1567         case ixgbe_sfp_type_1g_lx_core1:
1568                 *linear = FALSE;
1569                 break;
1570         case ixgbe_sfp_type_unknown:
1571         case ixgbe_sfp_type_1g_cu_core0:
1572         case ixgbe_sfp_type_1g_cu_core1:
1573         default:
1574                 return IXGBE_ERR_SFP_NOT_SUPPORTED;
1575         }
1576
1577         return IXGBE_SUCCESS;
1578 }
1579
1580 /**
1581  *  ixgbe_identify_sfp_module_X550em - Identifies SFP modules
1582  *  @hw: pointer to hardware structure
1583  *
1584  *  Searches for and identifies the SFP module and assigns appropriate PHY type.
1585  **/
1586 s32 ixgbe_identify_sfp_module_X550em(struct ixgbe_hw *hw)
1587 {
1588         s32 status;
1589         bool linear;
1590
1591         DEBUGFUNC("ixgbe_identify_sfp_module_X550em");
1592
1593         status = ixgbe_identify_module_generic(hw);
1594
1595         if (status != IXGBE_SUCCESS)
1596                 return status;
1597
1598         /* Check if SFP module is supported */
1599         status = ixgbe_supported_sfp_modules_X550em(hw, &linear);
1600
1601         return status;
1602 }
1603
1604 /**
1605  *  ixgbe_setup_sfp_modules_X550em - Setup MAC link ops
1606  *  @hw: pointer to hardware structure
1607  */
1608 s32 ixgbe_setup_sfp_modules_X550em(struct ixgbe_hw *hw)
1609 {
1610         s32 status;
1611         bool linear;
1612
1613         DEBUGFUNC("ixgbe_setup_sfp_modules_X550em");
1614
1615         /* Check if SFP module is supported */
1616         status = ixgbe_supported_sfp_modules_X550em(hw, &linear);
1617
1618         if (status != IXGBE_SUCCESS)
1619                 return status;
1620
1621         ixgbe_init_mac_link_ops_X550em(hw);
1622         hw->phy.ops.reset = NULL;
1623
1624         return IXGBE_SUCCESS;
1625 }
1626
1627 /**
1628 *  ixgbe_restart_an_internal_phy_x550em - restart autonegotiation for the
1629 *  internal PHY
1630 *  @hw: pointer to hardware structure
1631 **/
1632 static s32 ixgbe_restart_an_internal_phy_x550em(struct ixgbe_hw *hw)
1633 {
1634         s32 status;
1635         u32 link_ctrl;
1636
1637         /* Restart auto-negotiation. */
1638         status = hw->mac.ops.read_iosf_sb_reg(hw,
1639                                        IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1640                                        IXGBE_SB_IOSF_TARGET_KR_PHY, &link_ctrl);
1641
1642         if (status) {
1643                 DEBUGOUT("Auto-negotiation did not complete\n");
1644                 return status;
1645         }
1646
1647         link_ctrl |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_RESTART;
1648         status = hw->mac.ops.write_iosf_sb_reg(hw,
1649                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1650                                         IXGBE_SB_IOSF_TARGET_KR_PHY, link_ctrl);
1651
1652         if (hw->mac.type == ixgbe_mac_X550EM_a) {
1653                 u32 flx_mask_st20;
1654
1655                 /* Indicate to FW that AN restart has been asserted */
1656                 status = hw->mac.ops.read_iosf_sb_reg(hw,
1657                                 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1658                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &flx_mask_st20);
1659
1660                 if (status) {
1661                         DEBUGOUT("Auto-negotiation did not complete\n");
1662                         return status;
1663                 }
1664
1665                 flx_mask_st20 |= IXGBE_KRM_PMD_FLX_MASK_ST20_FW_AN_RESTART;
1666                 status = hw->mac.ops.write_iosf_sb_reg(hw,
1667                                 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1668                                 IXGBE_SB_IOSF_TARGET_KR_PHY, flx_mask_st20);
1669         }
1670
1671         return status;
1672 }
1673
1674 /**
1675  * ixgbe_setup_sgmii - Set up link for sgmii
1676  * @hw: pointer to hardware structure
1677  * @speed: new link speed
1678  * @autoneg_wait: TRUE when waiting for completion is needed
1679  */
1680 static s32 ixgbe_setup_sgmii(struct ixgbe_hw *hw, ixgbe_link_speed speed,
1681                              bool autoneg_wait)
1682 {
1683         struct ixgbe_mac_info *mac = &hw->mac;
1684         u32 lval, sval, flx_val;
1685         s32 rc;
1686
1687         rc = mac->ops.read_iosf_sb_reg(hw,
1688                                        IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1689                                        IXGBE_SB_IOSF_TARGET_KR_PHY, &lval);
1690         if (rc)
1691                 return rc;
1692
1693         lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
1694         lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK;
1695         lval |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_SGMII_EN;
1696         lval |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CLAUSE_37_EN;
1697         lval |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_1G;
1698         rc = mac->ops.write_iosf_sb_reg(hw,
1699                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1700                                         IXGBE_SB_IOSF_TARGET_KR_PHY, lval);
1701         if (rc)
1702                 return rc;
1703
1704         rc = mac->ops.read_iosf_sb_reg(hw,
1705                                        IXGBE_KRM_SGMII_CTRL(hw->bus.lan_id),
1706                                        IXGBE_SB_IOSF_TARGET_KR_PHY, &sval);
1707         if (rc)
1708                 return rc;
1709
1710         sval |= IXGBE_KRM_SGMII_CTRL_MAC_TAR_FORCE_10_D;
1711         sval |= IXGBE_KRM_SGMII_CTRL_MAC_TAR_FORCE_100_D;
1712         rc = mac->ops.write_iosf_sb_reg(hw,
1713                                         IXGBE_KRM_SGMII_CTRL(hw->bus.lan_id),
1714                                         IXGBE_SB_IOSF_TARGET_KR_PHY, sval);
1715         if (rc)
1716                 return rc;
1717
1718         rc = mac->ops.read_iosf_sb_reg(hw,
1719                                     IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1720                                     IXGBE_SB_IOSF_TARGET_KR_PHY, &flx_val);
1721         if (rc)
1722                 return rc;
1723
1724         flx_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_MASK;
1725         flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_1G;
1726         flx_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN_EN;
1727         flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SGMII_EN;
1728         flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_AN37_EN;
1729
1730         rc = mac->ops.write_iosf_sb_reg(hw,
1731                                     IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1732                                     IXGBE_SB_IOSF_TARGET_KR_PHY, flx_val);
1733         if (rc)
1734                 return rc;
1735
1736         rc = ixgbe_restart_an_internal_phy_x550em(hw);
1737         if (rc)
1738                 return rc;
1739
1740         return hw->phy.ops.setup_link_speed(hw, speed, autoneg_wait);
1741 }
1742
1743 /**
1744  * ixgbe_setup_sgmii_fw - Set up link for internal PHY SGMII auto-negotiation
1745  * @hw: pointer to hardware structure
1746  * @speed: new link speed
1747  * @autoneg_wait: TRUE when waiting for completion is needed
1748  */
1749 static s32 ixgbe_setup_sgmii_fw(struct ixgbe_hw *hw, ixgbe_link_speed speed,
1750                                 bool autoneg_wait)
1751 {
1752         struct ixgbe_mac_info *mac = &hw->mac;
1753         u32 lval, sval, flx_val;
1754         s32 rc;
1755
1756         rc = mac->ops.read_iosf_sb_reg(hw,
1757                                        IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1758                                        IXGBE_SB_IOSF_TARGET_KR_PHY, &lval);
1759         if (rc)
1760                 return rc;
1761
1762         lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
1763         lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK;
1764         lval |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_SGMII_EN;
1765         lval |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CLAUSE_37_EN;
1766         lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_1G;
1767         rc = mac->ops.write_iosf_sb_reg(hw,
1768                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1769                                         IXGBE_SB_IOSF_TARGET_KR_PHY, lval);
1770         if (rc)
1771                 return rc;
1772
1773         rc = mac->ops.read_iosf_sb_reg(hw,
1774                                        IXGBE_KRM_SGMII_CTRL(hw->bus.lan_id),
1775                                        IXGBE_SB_IOSF_TARGET_KR_PHY, &sval);
1776         if (rc)
1777                 return rc;
1778
1779         sval &= ~IXGBE_KRM_SGMII_CTRL_MAC_TAR_FORCE_10_D;
1780         sval &= ~IXGBE_KRM_SGMII_CTRL_MAC_TAR_FORCE_100_D;
1781         rc = mac->ops.write_iosf_sb_reg(hw,
1782                                         IXGBE_KRM_SGMII_CTRL(hw->bus.lan_id),
1783                                         IXGBE_SB_IOSF_TARGET_KR_PHY, sval);
1784         if (rc)
1785                 return rc;
1786
1787         rc = mac->ops.write_iosf_sb_reg(hw,
1788                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1789                                         IXGBE_SB_IOSF_TARGET_KR_PHY, lval);
1790         if (rc)
1791                 return rc;
1792
1793         rc = mac->ops.read_iosf_sb_reg(hw,
1794                                     IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1795                                     IXGBE_SB_IOSF_TARGET_KR_PHY, &flx_val);
1796         if (rc)
1797                 return rc;
1798
1799         flx_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_MASK;
1800         flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_AN;
1801         flx_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN_EN;
1802         flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SGMII_EN;
1803         flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_AN37_EN;
1804
1805         rc = mac->ops.write_iosf_sb_reg(hw,
1806                                     IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1807                                     IXGBE_SB_IOSF_TARGET_KR_PHY, flx_val);
1808         if (rc)
1809                 return rc;
1810
1811         rc = ixgbe_restart_an_internal_phy_x550em(hw);
1812
1813         return hw->phy.ops.setup_link_speed(hw, speed, autoneg_wait);
1814 }
1815
1816 /**
1817  *  ixgbe_init_mac_link_ops_X550em - init mac link function pointers
1818  *  @hw: pointer to hardware structure
1819  */
1820 void ixgbe_init_mac_link_ops_X550em(struct ixgbe_hw *hw)
1821 {
1822         struct ixgbe_mac_info *mac = &hw->mac;
1823
1824         DEBUGFUNC("ixgbe_init_mac_link_ops_X550em");
1825
1826         switch (hw->mac.ops.get_media_type(hw)) {
1827         case ixgbe_media_type_fiber:
1828                 /* CS4227 does not support autoneg, so disable the laser control
1829                  * functions for SFP+ fiber
1830                  */
1831                 mac->ops.disable_tx_laser = NULL;
1832                 mac->ops.enable_tx_laser = NULL;
1833                 mac->ops.flap_tx_laser = NULL;
1834                 mac->ops.setup_link = ixgbe_setup_mac_link_multispeed_fiber;
1835                 mac->ops.set_rate_select_speed =
1836                                         ixgbe_set_soft_rate_select_speed;
1837
1838                 if ((hw->device_id == IXGBE_DEV_ID_X550EM_A_SFP_N) ||
1839                     (hw->device_id == IXGBE_DEV_ID_X550EM_A_SFP))
1840                         mac->ops.setup_mac_link =
1841                                                 ixgbe_setup_mac_link_sfp_x550a;
1842                 else
1843                         mac->ops.setup_mac_link =
1844                                                 ixgbe_setup_mac_link_sfp_x550em;
1845                 break;
1846         case ixgbe_media_type_copper:
1847                 if (hw->device_id == IXGBE_DEV_ID_X550EM_X_1G_T)
1848                         break;
1849                 if (hw->mac.type == ixgbe_mac_X550EM_a) {
1850                         if (hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T ||
1851                             hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T_L) {
1852                                 mac->ops.setup_link = ixgbe_setup_sgmii_fw;
1853                                 mac->ops.check_link =
1854                                                    ixgbe_check_mac_link_generic;
1855                         } else {
1856                                 mac->ops.setup_link =
1857                                                   ixgbe_setup_mac_link_t_X550em;
1858                         }
1859                 } else {
1860                         mac->ops.setup_link = ixgbe_setup_mac_link_t_X550em;
1861                         mac->ops.check_link = ixgbe_check_link_t_X550em;
1862                 }
1863                 break;
1864         case ixgbe_media_type_backplane:
1865                 if (hw->device_id == IXGBE_DEV_ID_X550EM_A_SGMII ||
1866                     hw->device_id == IXGBE_DEV_ID_X550EM_A_SGMII_L)
1867                         mac->ops.setup_link = ixgbe_setup_sgmii;
1868                 break;
1869         default:
1870                 break;
1871         }
1872 }
1873
1874 /**
1875  *  ixgbe_get_link_capabilities_x550em - Determines link capabilities
1876  *  @hw: pointer to hardware structure
1877  *  @speed: pointer to link speed
1878  *  @autoneg: TRUE when autoneg or autotry is enabled
1879  */
1880 s32 ixgbe_get_link_capabilities_X550em(struct ixgbe_hw *hw,
1881                                        ixgbe_link_speed *speed,
1882                                        bool *autoneg)
1883 {
1884         DEBUGFUNC("ixgbe_get_link_capabilities_X550em");
1885
1886
1887         if (hw->phy.type == ixgbe_phy_fw) {
1888                 *autoneg = TRUE;
1889                 *speed = hw->phy.speeds_supported;
1890                 return 0;
1891         }
1892
1893         /* SFP */
1894         if (hw->phy.media_type == ixgbe_media_type_fiber) {
1895
1896                 /* CS4227 SFP must not enable auto-negotiation */
1897                 *autoneg = FALSE;
1898
1899                 /* Check if 1G SFP module. */
1900                 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
1901                     hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1
1902                     || hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
1903                     hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1) {
1904                         *speed = IXGBE_LINK_SPEED_1GB_FULL;
1905                         return IXGBE_SUCCESS;
1906                 }
1907
1908                 /* Link capabilities are based on SFP */
1909                 if (hw->phy.multispeed_fiber)
1910                         *speed = IXGBE_LINK_SPEED_10GB_FULL |
1911                                  IXGBE_LINK_SPEED_1GB_FULL;
1912                 else
1913                         *speed = IXGBE_LINK_SPEED_10GB_FULL;
1914         } else {
1915                 *autoneg = true;
1916
1917                 switch (hw->phy.type) {
1918                 case ixgbe_phy_x550em_xfi:
1919                         *speed = IXGBE_LINK_SPEED_1GB_FULL |
1920                                          IXGBE_LINK_SPEED_10GB_FULL;
1921                         *autoneg = false;
1922                         break;
1923                 case ixgbe_phy_ext_1g_t:
1924                 case ixgbe_phy_sgmii:
1925                         *speed = IXGBE_LINK_SPEED_1GB_FULL;
1926                         break;
1927                 case ixgbe_phy_x550em_kr:
1928                         if (hw->mac.type == ixgbe_mac_X550EM_a) {
1929                                 /* check different backplane modes */
1930                                 if (hw->phy.nw_mng_if_sel &
1931                                            IXGBE_NW_MNG_IF_SEL_PHY_SPEED_2_5G) {
1932                                         *speed = IXGBE_LINK_SPEED_2_5GB_FULL;
1933                                         break;
1934                                 } else if (hw->device_id ==
1935                                                    IXGBE_DEV_ID_X550EM_A_KR_L) {
1936                                         *speed = IXGBE_LINK_SPEED_1GB_FULL;
1937                                         break;
1938                                 }
1939                         }
1940                         /* fall through */
1941                 default:
1942                         *speed = IXGBE_LINK_SPEED_10GB_FULL |
1943                                  IXGBE_LINK_SPEED_1GB_FULL;
1944                         break;
1945                 }
1946         }
1947
1948         return IXGBE_SUCCESS;
1949 }
1950
1951 /**
1952  * ixgbe_get_lasi_ext_t_x550em - Determime external Base T PHY interrupt cause
1953  * @hw: pointer to hardware structure
1954  * @lsc: pointer to boolean flag which indicates whether external Base T
1955  *       PHY interrupt is lsc
1956  *
1957  * Determime if external Base T PHY interrupt cause is high temperature
1958  * failure alarm or link status change.
1959  *
1960  * Return IXGBE_ERR_OVERTEMP if interrupt is high temperature
1961  * failure alarm, else return PHY access status.
1962  */
1963 static s32 ixgbe_get_lasi_ext_t_x550em(struct ixgbe_hw *hw, bool *lsc)
1964 {
1965         u32 status;
1966         u16 reg;
1967
1968         *lsc = FALSE;
1969
1970         /* Vendor alarm triggered */
1971         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_CHIP_STD_INT_FLAG,
1972                                       IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1973                                       &reg);
1974
1975         if (status != IXGBE_SUCCESS ||
1976             !(reg & IXGBE_MDIO_GLOBAL_VEN_ALM_INT_EN))
1977                 return status;
1978
1979         /* Vendor Auto-Neg alarm triggered or Global alarm 1 triggered */
1980         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_FLAG,
1981                                       IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1982                                       &reg);
1983
1984         if (status != IXGBE_SUCCESS ||
1985             !(reg & (IXGBE_MDIO_GLOBAL_AN_VEN_ALM_INT_EN |
1986             IXGBE_MDIO_GLOBAL_ALARM_1_INT)))
1987                 return status;
1988
1989         /* Global alarm triggered */
1990         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_ALARM_1,
1991                                       IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1992                                       &reg);
1993
1994         if (status != IXGBE_SUCCESS)
1995                 return status;
1996
1997         /* If high temperature failure, then return over temp error and exit */
1998         if (reg & IXGBE_MDIO_GLOBAL_ALM_1_HI_TMP_FAIL) {
1999                 /* power down the PHY in case the PHY FW didn't already */
2000                 ixgbe_set_copper_phy_power(hw, FALSE);
2001                 return IXGBE_ERR_OVERTEMP;
2002         } else if (reg & IXGBE_MDIO_GLOBAL_ALM_1_DEV_FAULT) {
2003                 /*  device fault alarm triggered */
2004                 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_FAULT_MSG,
2005                                           IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2006                                           &reg);
2007
2008                 if (status != IXGBE_SUCCESS)
2009                         return status;
2010
2011                 /* if device fault was due to high temp alarm handle and exit */
2012                 if (reg == IXGBE_MDIO_GLOBAL_FAULT_MSG_HI_TMP) {
2013                         /* power down the PHY in case the PHY FW didn't */
2014                         ixgbe_set_copper_phy_power(hw, FALSE);
2015                         return IXGBE_ERR_OVERTEMP;
2016                 }
2017         }
2018
2019         /* Vendor alarm 2 triggered */
2020         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_CHIP_STD_INT_FLAG,
2021                                       IXGBE_MDIO_AUTO_NEG_DEV_TYPE, &reg);
2022
2023         if (status != IXGBE_SUCCESS ||
2024             !(reg & IXGBE_MDIO_GLOBAL_STD_ALM2_INT))
2025                 return status;
2026
2027         /* link connect/disconnect event occurred */
2028         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_TX_ALARM2,
2029                                       IXGBE_MDIO_AUTO_NEG_DEV_TYPE, &reg);
2030
2031         if (status != IXGBE_SUCCESS)
2032                 return status;
2033
2034         /* Indicate LSC */
2035         if (reg & IXGBE_MDIO_AUTO_NEG_VEN_LSC)
2036                 *lsc = TRUE;
2037
2038         return IXGBE_SUCCESS;
2039 }
2040
2041 /**
2042  * ixgbe_enable_lasi_ext_t_x550em - Enable external Base T PHY interrupts
2043  * @hw: pointer to hardware structure
2044  *
2045  * Enable link status change and temperature failure alarm for the external
2046  * Base T PHY
2047  *
2048  * Returns PHY access status
2049  */
2050 static s32 ixgbe_enable_lasi_ext_t_x550em(struct ixgbe_hw *hw)
2051 {
2052         u32 status;
2053         u16 reg;
2054         bool lsc;
2055
2056         /* Clear interrupt flags */
2057         status = ixgbe_get_lasi_ext_t_x550em(hw, &lsc);
2058
2059         /* Enable link status change alarm */
2060
2061         /* Enable the LASI interrupts on X552 devices to receive notifications
2062          * of the link configurations of the external PHY and correspondingly
2063          * support the configuration of the internal iXFI link, since iXFI does
2064          * not support auto-negotiation. This is not required for X553 devices
2065          * having KR support, which performs auto-negotiations and which is used
2066          * as the internal link to the external PHY. Hence adding a check here
2067          * to avoid enabling LASI interrupts for X553 devices.
2068          */
2069         if (hw->mac.type != ixgbe_mac_X550EM_a) {
2070                 status = hw->phy.ops.read_reg(hw,
2071                                         IXGBE_MDIO_PMA_TX_VEN_LASI_INT_MASK,
2072                                         IXGBE_MDIO_AUTO_NEG_DEV_TYPE, &reg);
2073
2074                 if (status != IXGBE_SUCCESS)
2075                         return status;
2076
2077                 reg |= IXGBE_MDIO_PMA_TX_VEN_LASI_INT_EN;
2078
2079                 status = hw->phy.ops.write_reg(hw,
2080                                         IXGBE_MDIO_PMA_TX_VEN_LASI_INT_MASK,
2081                                         IXGBE_MDIO_AUTO_NEG_DEV_TYPE, reg);
2082
2083                 if (status != IXGBE_SUCCESS)
2084                         return status;
2085         }
2086
2087         /* Enable high temperature failure and global fault alarms */
2088         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_MASK,
2089                                       IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2090                                       &reg);
2091
2092         if (status != IXGBE_SUCCESS)
2093                 return status;
2094
2095         reg |= (IXGBE_MDIO_GLOBAL_INT_HI_TEMP_EN |
2096                 IXGBE_MDIO_GLOBAL_INT_DEV_FAULT_EN);
2097
2098         status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_GLOBAL_INT_MASK,
2099                                        IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2100                                        reg);
2101
2102         if (status != IXGBE_SUCCESS)
2103                 return status;
2104
2105         /* Enable vendor Auto-Neg alarm and Global Interrupt Mask 1 alarm */
2106         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_MASK,
2107                                       IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2108                                       &reg);
2109
2110         if (status != IXGBE_SUCCESS)
2111                 return status;
2112
2113         reg |= (IXGBE_MDIO_GLOBAL_AN_VEN_ALM_INT_EN |
2114                 IXGBE_MDIO_GLOBAL_ALARM_1_INT);
2115
2116         status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_MASK,
2117                                        IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2118                                        reg);
2119
2120         if (status != IXGBE_SUCCESS)
2121                 return status;
2122
2123         /* Enable chip-wide vendor alarm */
2124         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_STD_MASK,
2125                                       IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2126                                       &reg);
2127
2128         if (status != IXGBE_SUCCESS)
2129                 return status;
2130
2131         reg |= IXGBE_MDIO_GLOBAL_VEN_ALM_INT_EN;
2132
2133         status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_STD_MASK,
2134                                        IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2135                                        reg);
2136
2137         return status;
2138 }
2139
2140 /**
2141  *  ixgbe_setup_kr_speed_x550em - Configure the KR PHY for link speed.
2142  *  @hw: pointer to hardware structure
2143  *  @speed: link speed
2144  *
2145  *  Configures the integrated KR PHY.
2146  **/
2147 static s32 ixgbe_setup_kr_speed_x550em(struct ixgbe_hw *hw,
2148                                        ixgbe_link_speed speed)
2149 {
2150         s32 status;
2151         u32 reg_val;
2152
2153         status = hw->mac.ops.read_iosf_sb_reg(hw,
2154                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2155                                         IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2156         if (status)
2157                 return status;
2158
2159         reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
2160         reg_val &= ~(IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KR |
2161                      IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KX);
2162
2163         /* Advertise 10G support. */
2164         if (speed & IXGBE_LINK_SPEED_10GB_FULL)
2165                 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KR;
2166
2167         /* Advertise 1G support. */
2168         if (speed & IXGBE_LINK_SPEED_1GB_FULL)
2169                 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KX;
2170
2171         status = hw->mac.ops.write_iosf_sb_reg(hw,
2172                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2173                                         IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2174
2175         if (hw->mac.type == ixgbe_mac_X550EM_a) {
2176                 /* Set lane mode  to KR auto negotiation */
2177                 status = hw->mac.ops.read_iosf_sb_reg(hw,
2178                                     IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2179                                     IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2180
2181                 if (status)
2182                         return status;
2183
2184                 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_MASK;
2185                 reg_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_AN;
2186                 reg_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_AN_EN;
2187                 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN37_EN;
2188                 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SGMII_EN;
2189
2190                 status = hw->mac.ops.write_iosf_sb_reg(hw,
2191                                     IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2192                                     IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2193         }
2194
2195         return ixgbe_restart_an_internal_phy_x550em(hw);
2196 }
2197
2198 /**
2199  * ixgbe_reset_phy_fw - Reset firmware-controlled PHYs
2200  * @hw: pointer to hardware structure
2201  */
2202 static s32 ixgbe_reset_phy_fw(struct ixgbe_hw *hw)
2203 {
2204         u32 store[FW_PHY_ACT_DATA_COUNT] = { 0 };
2205         s32 rc;
2206
2207         if (hw->phy.reset_disable || ixgbe_check_reset_blocked(hw))
2208                 return IXGBE_SUCCESS;
2209
2210         rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_PHY_SW_RESET, &store);
2211         if (rc)
2212                 return rc;
2213         memset(store, 0, sizeof(store));
2214
2215         rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_INIT_PHY, &store);
2216         if (rc)
2217                 return rc;
2218
2219         return ixgbe_setup_fw_link(hw);
2220 }
2221
2222 /**
2223  * ixgbe_check_overtemp_fw - Check firmware-controlled PHYs for overtemp
2224  * @hw: pointer to hardware structure
2225  */
2226 static s32 ixgbe_check_overtemp_fw(struct ixgbe_hw *hw)
2227 {
2228         u32 store[FW_PHY_ACT_DATA_COUNT] = { 0 };
2229         s32 rc;
2230
2231         rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_GET_LINK_INFO, &store);
2232         if (rc)
2233                 return rc;
2234
2235         if (store[0] & FW_PHY_ACT_GET_LINK_INFO_TEMP) {
2236                 ixgbe_shutdown_fw_phy(hw);
2237                 return IXGBE_ERR_OVERTEMP;
2238         }
2239         return IXGBE_SUCCESS;
2240 }
2241
2242 /**
2243  *  ixgbe_read_mng_if_sel_x550em - Read NW_MNG_IF_SEL register
2244  *  @hw: pointer to hardware structure
2245  *
2246  *  Read NW_MNG_IF_SEL register and save field values, and check for valid field
2247  *  values.
2248  **/
2249 static s32 ixgbe_read_mng_if_sel_x550em(struct ixgbe_hw *hw)
2250 {
2251         /* Save NW management interface connected on board. This is used
2252          * to determine internal PHY mode.
2253          */
2254         hw->phy.nw_mng_if_sel = IXGBE_READ_REG(hw, IXGBE_NW_MNG_IF_SEL);
2255
2256         /* If X552 (X550EM_a) and MDIO is connected to external PHY, then set
2257          * PHY address. This register field was has only been used for X552.
2258          */
2259         if (hw->mac.type == ixgbe_mac_X550EM_a &&
2260             hw->phy.nw_mng_if_sel & IXGBE_NW_MNG_IF_SEL_MDIO_ACT) {
2261                 hw->phy.addr = (hw->phy.nw_mng_if_sel &
2262                                 IXGBE_NW_MNG_IF_SEL_MDIO_PHY_ADD) >>
2263                                IXGBE_NW_MNG_IF_SEL_MDIO_PHY_ADD_SHIFT;
2264         }
2265
2266         return IXGBE_SUCCESS;
2267 }
2268
2269 /**
2270  *  ixgbe_init_phy_ops_X550em - PHY/SFP specific init
2271  *  @hw: pointer to hardware structure
2272  *
2273  *  Initialize any function pointers that were not able to be
2274  *  set during init_shared_code because the PHY/SFP type was
2275  *  not known.  Perform the SFP init if necessary.
2276  */
2277 s32 ixgbe_init_phy_ops_X550em(struct ixgbe_hw *hw)
2278 {
2279         struct ixgbe_phy_info *phy = &hw->phy;
2280         s32 ret_val;
2281
2282         DEBUGFUNC("ixgbe_init_phy_ops_X550em");
2283
2284         hw->mac.ops.set_lan_id(hw);
2285         ixgbe_read_mng_if_sel_x550em(hw);
2286
2287         if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) {
2288                 phy->phy_semaphore_mask = IXGBE_GSSR_SHARED_I2C_SM;
2289                 ixgbe_setup_mux_ctl(hw);
2290                 phy->ops.identify_sfp = ixgbe_identify_sfp_module_X550em;
2291         }
2292
2293         switch (hw->device_id) {
2294         case IXGBE_DEV_ID_X550EM_A_1G_T:
2295         case IXGBE_DEV_ID_X550EM_A_1G_T_L:
2296                 phy->ops.read_reg_mdi = NULL;
2297                 phy->ops.write_reg_mdi = NULL;
2298                 hw->phy.ops.read_reg = NULL;
2299                 hw->phy.ops.write_reg = NULL;
2300                 phy->ops.check_overtemp = ixgbe_check_overtemp_fw;
2301                 if (hw->bus.lan_id)
2302                         hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY1_SM;
2303                 else
2304                         hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY0_SM;
2305
2306                 break;
2307         case IXGBE_DEV_ID_X550EM_A_10G_T:
2308         case IXGBE_DEV_ID_X550EM_A_SFP:
2309                 hw->phy.ops.read_reg = ixgbe_read_phy_reg_x550a;
2310                 hw->phy.ops.write_reg = ixgbe_write_phy_reg_x550a;
2311                 if (hw->bus.lan_id)
2312                         hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY1_SM;
2313                 else
2314                         hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY0_SM;
2315                 break;
2316         case IXGBE_DEV_ID_X550EM_X_SFP:
2317                 /* set up for CS4227 usage */
2318                 hw->phy.phy_semaphore_mask = IXGBE_GSSR_SHARED_I2C_SM;
2319                 break;
2320         case IXGBE_DEV_ID_X550EM_X_1G_T:
2321                 phy->ops.read_reg_mdi = NULL;
2322                 phy->ops.write_reg_mdi = NULL;
2323         default:
2324                 break;
2325         }
2326
2327         /* Identify the PHY or SFP module */
2328         ret_val = phy->ops.identify(hw);
2329         if (ret_val == IXGBE_ERR_SFP_NOT_SUPPORTED ||
2330             ret_val == IXGBE_ERR_PHY_ADDR_INVALID)
2331                 return ret_val;
2332
2333         /* Setup function pointers based on detected hardware */
2334         ixgbe_init_mac_link_ops_X550em(hw);
2335         if (phy->sfp_type != ixgbe_sfp_type_unknown)
2336                 phy->ops.reset = NULL;
2337
2338         /* Set functions pointers based on phy type */
2339         switch (hw->phy.type) {
2340         case ixgbe_phy_x550em_kx4:
2341                 phy->ops.setup_link = NULL;
2342                 phy->ops.read_reg = ixgbe_read_phy_reg_x550em;
2343                 phy->ops.write_reg = ixgbe_write_phy_reg_x550em;
2344                 break;
2345         case ixgbe_phy_x550em_kr:
2346                 phy->ops.setup_link = ixgbe_setup_kr_x550em;
2347                 phy->ops.read_reg = ixgbe_read_phy_reg_x550em;
2348                 phy->ops.write_reg = ixgbe_write_phy_reg_x550em;
2349                 break;
2350         case ixgbe_phy_ext_1g_t:
2351                 /* link is managed by FW */
2352                 phy->ops.setup_link = NULL;
2353                 phy->ops.reset = NULL;
2354                 break;
2355         case ixgbe_phy_x550em_xfi:
2356                 /* link is managed by HW */
2357                 phy->ops.setup_link = NULL;
2358                 phy->ops.read_reg = ixgbe_read_phy_reg_x550em;
2359                 phy->ops.write_reg = ixgbe_write_phy_reg_x550em;
2360                 break;
2361         case ixgbe_phy_x550em_ext_t:
2362                 /* If internal link mode is XFI, then setup iXFI internal link,
2363                  * else setup KR now.
2364                  */
2365                 phy->ops.setup_internal_link =
2366                                               ixgbe_setup_internal_phy_t_x550em;
2367
2368                 /* setup SW LPLU only for first revision of X550EM_x */
2369                 if ((hw->mac.type == ixgbe_mac_X550EM_x) &&
2370                     !(IXGBE_FUSES0_REV_MASK &
2371                       IXGBE_READ_REG(hw, IXGBE_FUSES0_GROUP(0))))
2372                         phy->ops.enter_lplu = ixgbe_enter_lplu_t_x550em;
2373
2374                 phy->ops.handle_lasi = ixgbe_handle_lasi_ext_t_x550em;
2375                 phy->ops.reset = ixgbe_reset_phy_t_X550em;
2376                 break;
2377         case ixgbe_phy_sgmii:
2378                 phy->ops.setup_link = NULL;
2379                 break;
2380         case ixgbe_phy_fw:
2381                 phy->ops.setup_link = ixgbe_setup_fw_link;
2382                 phy->ops.reset = ixgbe_reset_phy_fw;
2383                 break;
2384         default:
2385                 break;
2386         }
2387         return ret_val;
2388 }
2389
2390 /**
2391  * ixgbe_set_mdio_speed - Set MDIO clock speed
2392  *  @hw: pointer to hardware structure
2393  */
2394 static void ixgbe_set_mdio_speed(struct ixgbe_hw *hw)
2395 {
2396         u32 hlreg0;
2397
2398         switch (hw->device_id) {
2399         case IXGBE_DEV_ID_X550EM_X_10G_T:
2400         case IXGBE_DEV_ID_X550EM_A_SGMII:
2401         case IXGBE_DEV_ID_X550EM_A_SGMII_L:
2402         case IXGBE_DEV_ID_X550EM_A_10G_T:
2403         case IXGBE_DEV_ID_X550EM_A_SFP:
2404         case IXGBE_DEV_ID_X550EM_A_QSFP:
2405                 /* Config MDIO clock speed before the first MDIO PHY access */
2406                 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
2407                 hlreg0 &= ~IXGBE_HLREG0_MDCSPD;
2408                 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2409                 break;
2410         case IXGBE_DEV_ID_X550EM_A_1G_T:
2411         case IXGBE_DEV_ID_X550EM_A_1G_T_L:
2412                 /* Select fast MDIO clock speed for these devices */
2413                 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
2414                 hlreg0 |= IXGBE_HLREG0_MDCSPD;
2415                 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2416                 break;
2417         default:
2418                 break;
2419         }
2420 }
2421
2422 /**
2423  *  ixgbe_reset_hw_X550em - Perform hardware reset
2424  *  @hw: pointer to hardware structure
2425  *
2426  *  Resets the hardware by resetting the transmit and receive units, masks
2427  *  and clears all interrupts, perform a PHY reset, and perform a link (MAC)
2428  *  reset.
2429  */
2430 s32 ixgbe_reset_hw_X550em(struct ixgbe_hw *hw)
2431 {
2432         ixgbe_link_speed link_speed;
2433         s32 status;
2434         u32 ctrl = 0;
2435         u32 i;
2436         bool link_up = FALSE;
2437         u32 swfw_mask = hw->phy.phy_semaphore_mask;
2438
2439         DEBUGFUNC("ixgbe_reset_hw_X550em");
2440
2441         /* Call adapter stop to disable Tx/Rx and clear interrupts */
2442         status = hw->mac.ops.stop_adapter(hw);
2443         if (status != IXGBE_SUCCESS) {
2444                 DEBUGOUT1("Failed to stop adapter, STATUS = %d\n", status);
2445                 return status;
2446         }
2447         /* flush pending Tx transactions */
2448         ixgbe_clear_tx_pending(hw);
2449
2450         ixgbe_set_mdio_speed(hw);
2451
2452         /* PHY ops must be identified and initialized prior to reset */
2453         status = hw->phy.ops.init(hw);
2454
2455         if (status)
2456                 DEBUGOUT1("Failed to initialize PHY ops, STATUS = %d\n",
2457                           status);
2458
2459         if (status == IXGBE_ERR_SFP_NOT_SUPPORTED ||
2460             status == IXGBE_ERR_PHY_ADDR_INVALID) {
2461                 DEBUGOUT("Returning from reset HW due to PHY init failure\n");
2462                 return status;
2463         }
2464
2465         /* start the external PHY */
2466         if (hw->phy.type == ixgbe_phy_x550em_ext_t) {
2467                 status = ixgbe_init_ext_t_x550em(hw);
2468                 if (status) {
2469                         DEBUGOUT1("Failed to start the external PHY, STATUS = %d\n",
2470                                   status);
2471                         return status;
2472                 }
2473         }
2474
2475         /* Setup SFP module if there is one present. */
2476         if (hw->phy.sfp_setup_needed) {
2477                 status = hw->mac.ops.setup_sfp(hw);
2478                 hw->phy.sfp_setup_needed = FALSE;
2479         }
2480
2481         if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
2482                 return status;
2483
2484         /* Reset PHY */
2485         if (!hw->phy.reset_disable && hw->phy.ops.reset) {
2486                 if (hw->phy.ops.reset(hw) == IXGBE_ERR_OVERTEMP)
2487                         return IXGBE_ERR_OVERTEMP;
2488         }
2489
2490 mac_reset_top:
2491         /* Issue global reset to the MAC.  Needs to be SW reset if link is up.
2492          * If link reset is used when link is up, it might reset the PHY when
2493          * mng is using it.  If link is down or the flag to force full link
2494          * reset is set, then perform link reset.
2495          */
2496         ctrl = IXGBE_CTRL_LNK_RST;
2497         if (!hw->force_full_reset) {
2498                 hw->mac.ops.check_link(hw, &link_speed, &link_up, FALSE);
2499                 if (link_up)
2500                         ctrl = IXGBE_CTRL_RST;
2501         }
2502
2503         status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
2504         if (status != IXGBE_SUCCESS) {
2505                 ERROR_REPORT2(IXGBE_ERROR_CAUTION,
2506                         "semaphore failed with %d", status);
2507                 return IXGBE_ERR_SWFW_SYNC;
2508         }
2509         ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
2510         IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
2511         IXGBE_WRITE_FLUSH(hw);
2512         hw->mac.ops.release_swfw_sync(hw, swfw_mask);
2513
2514         /* Poll for reset bit to self-clear meaning reset is complete */
2515         for (i = 0; i < 10; i++) {
2516                 usec_delay(1);
2517                 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
2518                 if (!(ctrl & IXGBE_CTRL_RST_MASK))
2519                         break;
2520         }
2521
2522         if (ctrl & IXGBE_CTRL_RST_MASK) {
2523                 status = IXGBE_ERR_RESET_FAILED;
2524                 DEBUGOUT("Reset polling failed to complete.\n");
2525         }
2526
2527         msec_delay(50);
2528
2529         /* Double resets are required for recovery from certain error
2530          * conditions.  Between resets, it is necessary to stall to
2531          * allow time for any pending HW events to complete.
2532          */
2533         if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
2534                 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
2535                 goto mac_reset_top;
2536         }
2537
2538         /* Store the permanent mac address */
2539         hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
2540
2541         /* Store MAC address from RAR0, clear receive address registers, and
2542          * clear the multicast table.  Also reset num_rar_entries to 128,
2543          * since we modify this value when programming the SAN MAC address.
2544          */
2545         hw->mac.num_rar_entries = 128;
2546         hw->mac.ops.init_rx_addrs(hw);
2547
2548         ixgbe_set_mdio_speed(hw);
2549
2550         if (hw->device_id == IXGBE_DEV_ID_X550EM_X_SFP)
2551                 ixgbe_setup_mux_ctl(hw);
2552
2553         if (status != IXGBE_SUCCESS)
2554                 DEBUGOUT1("Reset HW failed, STATUS = %d\n", status);
2555
2556         return status;
2557 }
2558
2559 /**
2560  * ixgbe_init_ext_t_x550em - Start (unstall) the external Base T PHY.
2561  * @hw: pointer to hardware structure
2562  */
2563 s32 ixgbe_init_ext_t_x550em(struct ixgbe_hw *hw)
2564 {
2565         u32 status;
2566         u16 reg;
2567
2568         status = hw->phy.ops.read_reg(hw,
2569                                       IXGBE_MDIO_TX_VENDOR_ALARMS_3,
2570                                       IXGBE_MDIO_PMA_PMD_DEV_TYPE,
2571                                       &reg);
2572
2573         if (status != IXGBE_SUCCESS)
2574                 return status;
2575
2576         /* If PHY FW reset completed bit is set then this is the first
2577          * SW instance after a power on so the PHY FW must be un-stalled.
2578          */
2579         if (reg & IXGBE_MDIO_TX_VENDOR_ALARMS_3_RST_MASK) {
2580                 status = hw->phy.ops.read_reg(hw,
2581                                         IXGBE_MDIO_GLOBAL_RES_PR_10,
2582                                         IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2583                                         &reg);
2584
2585                 if (status != IXGBE_SUCCESS)
2586                         return status;
2587
2588                 reg &= ~IXGBE_MDIO_POWER_UP_STALL;
2589
2590                 status = hw->phy.ops.write_reg(hw,
2591                                         IXGBE_MDIO_GLOBAL_RES_PR_10,
2592                                         IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2593                                         reg);
2594
2595                 if (status != IXGBE_SUCCESS)
2596                         return status;
2597         }
2598
2599         return status;
2600 }
2601
2602 /**
2603  *  ixgbe_setup_kr_x550em - Configure the KR PHY.
2604  *  @hw: pointer to hardware structure
2605  **/
2606 s32 ixgbe_setup_kr_x550em(struct ixgbe_hw *hw)
2607 {
2608         /* leave link alone for 2.5G */
2609         if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_2_5GB_FULL)
2610                 return IXGBE_SUCCESS;
2611
2612         if (ixgbe_check_reset_blocked(hw))
2613                 return 0;
2614
2615         return ixgbe_setup_kr_speed_x550em(hw, hw->phy.autoneg_advertised);
2616 }
2617
2618 /**
2619  *  ixgbe_setup_mac_link_sfp_x550em - Setup internal/external the PHY for SFP
2620  *  @hw: pointer to hardware structure
2621  *  @speed: new link speed
2622  *  @autoneg_wait_to_complete: unused
2623  *
2624  *  Configure the external PHY and the integrated KR PHY for SFP support.
2625  **/
2626 s32 ixgbe_setup_mac_link_sfp_x550em(struct ixgbe_hw *hw,
2627                                     ixgbe_link_speed speed,
2628                                     bool autoneg_wait_to_complete)
2629 {
2630         s32 ret_val;
2631         u16 reg_slice, reg_val;
2632         bool setup_linear = FALSE;
2633         UNREFERENCED_1PARAMETER(autoneg_wait_to_complete);
2634
2635         /* Check if SFP module is supported and linear */
2636         ret_val = ixgbe_supported_sfp_modules_X550em(hw, &setup_linear);
2637
2638         /* If no SFP module present, then return success. Return success since
2639          * there is no reason to configure CS4227 and SFP not present error is
2640          * not excepted in the setup MAC link flow.
2641          */
2642         if (ret_val == IXGBE_ERR_SFP_NOT_PRESENT)
2643                 return IXGBE_SUCCESS;
2644
2645         if (ret_val != IXGBE_SUCCESS)
2646                 return ret_val;
2647
2648         /* Configure internal PHY for KR/KX. */
2649         ixgbe_setup_kr_speed_x550em(hw, speed);
2650
2651         /* Configure CS4227 LINE side to proper mode. */
2652         reg_slice = IXGBE_CS4227_LINE_SPARE24_LSB +
2653                     (hw->bus.lan_id << 12);
2654         if (setup_linear)
2655                 reg_val = (IXGBE_CS4227_EDC_MODE_CX1 << 1) | 0x1;
2656         else
2657                 reg_val = (IXGBE_CS4227_EDC_MODE_SR << 1) | 0x1;
2658         ret_val = hw->link.ops.write_link(hw, hw->link.addr, reg_slice,
2659                                           reg_val);
2660         return ret_val;
2661 }
2662
2663 /**
2664  *  ixgbe_setup_sfi_x550a - Configure the internal PHY for native SFI mode
2665  *  @hw: pointer to hardware structure
2666  *  @speed: the link speed to force
2667  *
2668  *  Configures the integrated PHY for native SFI mode. Used to connect the
2669  *  internal PHY directly to an SFP cage, without autonegotiation.
2670  **/
2671 static s32 ixgbe_setup_sfi_x550a(struct ixgbe_hw *hw, ixgbe_link_speed *speed)
2672 {
2673         struct ixgbe_mac_info *mac = &hw->mac;
2674         s32 status;
2675         u32 reg_val;
2676
2677         /* Disable all AN and force speed to 10G Serial. */
2678         status = mac->ops.read_iosf_sb_reg(hw,
2679                                 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2680                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2681         if (status != IXGBE_SUCCESS)
2682                 return status;
2683
2684         reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN_EN;
2685         reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN37_EN;
2686         reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SGMII_EN;
2687         reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_MASK;
2688
2689         /* Select forced link speed for internal PHY. */
2690         switch (*speed) {
2691         case IXGBE_LINK_SPEED_10GB_FULL:
2692                 reg_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_10G;
2693                 break;
2694         case IXGBE_LINK_SPEED_1GB_FULL:
2695                 reg_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_1G;
2696                 break;
2697         default:
2698                 /* Other link speeds are not supported by internal PHY. */
2699                 return IXGBE_ERR_LINK_SETUP;
2700         }
2701
2702         status = mac->ops.write_iosf_sb_reg(hw,
2703                                 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2704                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2705
2706         /* Toggle port SW reset by AN reset. */
2707         status = ixgbe_restart_an_internal_phy_x550em(hw);
2708
2709         return status;
2710 }
2711
2712 /**
2713  *  ixgbe_setup_mac_link_sfp_x550a - Setup internal PHY for SFP
2714  *  @hw: pointer to hardware structure
2715  *  @speed: new link speed
2716  *  @autoneg_wait_to_complete: unused
2717  *
2718  *  Configure the the integrated PHY for SFP support.
2719  **/
2720 s32 ixgbe_setup_mac_link_sfp_x550a(struct ixgbe_hw *hw,
2721                                     ixgbe_link_speed speed,
2722                                     bool autoneg_wait_to_complete)
2723 {
2724         s32 ret_val;
2725         u16 reg_phy_ext;
2726         bool setup_linear = FALSE;
2727         u32 reg_slice, reg_phy_int, slice_offset;
2728
2729         UNREFERENCED_1PARAMETER(autoneg_wait_to_complete);
2730
2731         /* Check if SFP module is supported and linear */
2732         ret_val = ixgbe_supported_sfp_modules_X550em(hw, &setup_linear);
2733
2734         /* If no SFP module present, then return success. Return success since
2735          * SFP not present error is not excepted in the setup MAC link flow.
2736          */
2737         if (ret_val == IXGBE_ERR_SFP_NOT_PRESENT)
2738                 return IXGBE_SUCCESS;
2739
2740         if (ret_val != IXGBE_SUCCESS)
2741                 return ret_val;
2742
2743         if (hw->device_id == IXGBE_DEV_ID_X550EM_A_SFP_N) {
2744                 /* Configure internal PHY for native SFI based on module type */
2745                 ret_val = hw->mac.ops.read_iosf_sb_reg(hw,
2746                                    IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2747                                    IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_phy_int);
2748
2749                 if (ret_val != IXGBE_SUCCESS)
2750                         return ret_val;
2751
2752                 reg_phy_int &= IXGBE_KRM_PMD_FLX_MASK_ST20_SFI_10G_DA;
2753                 if (!setup_linear)
2754                         reg_phy_int |= IXGBE_KRM_PMD_FLX_MASK_ST20_SFI_10G_SR;
2755
2756                 ret_val = hw->mac.ops.write_iosf_sb_reg(hw,
2757                                    IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2758                                    IXGBE_SB_IOSF_TARGET_KR_PHY, reg_phy_int);
2759
2760                 if (ret_val != IXGBE_SUCCESS)
2761                         return ret_val;
2762
2763                 /* Setup SFI internal link. */
2764                 ret_val = ixgbe_setup_sfi_x550a(hw, &speed);
2765         } else {
2766                 /* Configure internal PHY for KR/KX. */
2767                 ixgbe_setup_kr_speed_x550em(hw, speed);
2768
2769                 if (hw->phy.addr == 0x0 || hw->phy.addr == 0xFFFF) {
2770                         /* Find Address */
2771                         DEBUGOUT("Invalid NW_MNG_IF_SEL.MDIO_PHY_ADD value\n");
2772                         return IXGBE_ERR_PHY_ADDR_INVALID;
2773                 }
2774
2775                 /* Get external PHY SKU id */
2776                 ret_val = hw->phy.ops.read_reg(hw, IXGBE_CS4227_EFUSE_PDF_SKU,
2777                                         IXGBE_MDIO_ZERO_DEV_TYPE, &reg_phy_ext);
2778
2779                 if (ret_val != IXGBE_SUCCESS)
2780                         return ret_val;
2781
2782                 /* When configuring quad port CS4223, the MAC instance is part
2783                  * of the slice offset.
2784                  */
2785                 if (reg_phy_ext == IXGBE_CS4223_SKU_ID)
2786                         slice_offset = (hw->bus.lan_id +
2787                                         (hw->bus.instance_id << 1)) << 12;
2788                 else
2789                         slice_offset = hw->bus.lan_id << 12;
2790
2791                 /* Configure CS4227/CS4223 LINE side to proper mode. */
2792                 reg_slice = IXGBE_CS4227_LINE_SPARE24_LSB + slice_offset;
2793
2794                 ret_val = hw->phy.ops.read_reg(hw, reg_slice,
2795                                         IXGBE_MDIO_ZERO_DEV_TYPE, &reg_phy_ext);
2796
2797                 if (ret_val != IXGBE_SUCCESS)
2798                         return ret_val;
2799
2800                 reg_phy_ext &= ~((IXGBE_CS4227_EDC_MODE_CX1 << 1) |
2801                                  (IXGBE_CS4227_EDC_MODE_SR << 1));
2802
2803                 if (setup_linear)
2804                         reg_phy_ext = (IXGBE_CS4227_EDC_MODE_CX1 << 1) | 0x1;
2805                 else
2806                         reg_phy_ext = (IXGBE_CS4227_EDC_MODE_SR << 1) | 0x1;
2807                 ret_val = hw->phy.ops.write_reg(hw, reg_slice,
2808                                          IXGBE_MDIO_ZERO_DEV_TYPE, reg_phy_ext);
2809
2810                 /* Flush previous write with a read */
2811                 ret_val = hw->phy.ops.read_reg(hw, reg_slice,
2812                                         IXGBE_MDIO_ZERO_DEV_TYPE, &reg_phy_ext);
2813         }
2814         return ret_val;
2815 }
2816
2817 /**
2818  *  ixgbe_setup_ixfi_x550em_x - MAC specific iXFI configuration
2819  *  @hw: pointer to hardware structure
2820  *
2821  *  iXfI configuration needed for ixgbe_mac_X550EM_x devices.
2822  **/
2823 static s32 ixgbe_setup_ixfi_x550em_x(struct ixgbe_hw *hw)
2824 {
2825         struct ixgbe_mac_info *mac = &hw->mac;
2826         s32 status;
2827         u32 reg_val;
2828
2829         /* Disable training protocol FSM. */
2830         status = mac->ops.read_iosf_sb_reg(hw,
2831                                 IXGBE_KRM_RX_TRN_LINKUP_CTRL(hw->bus.lan_id),
2832                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2833         if (status != IXGBE_SUCCESS)
2834                 return status;
2835         reg_val |= IXGBE_KRM_RX_TRN_LINKUP_CTRL_CONV_WO_PROTOCOL;
2836         status = mac->ops.write_iosf_sb_reg(hw,
2837                                 IXGBE_KRM_RX_TRN_LINKUP_CTRL(hw->bus.lan_id),
2838                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2839         if (status != IXGBE_SUCCESS)
2840                 return status;
2841
2842         /* Disable Flex from training TXFFE. */
2843         status = mac->ops.read_iosf_sb_reg(hw,
2844                                 IXGBE_KRM_DSP_TXFFE_STATE_4(hw->bus.lan_id),
2845                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2846         if (status != IXGBE_SUCCESS)
2847                 return status;
2848         reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_C0_EN;
2849         reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CP1_CN1_EN;
2850         reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CO_ADAPT_EN;
2851         status = mac->ops.write_iosf_sb_reg(hw,
2852                                 IXGBE_KRM_DSP_TXFFE_STATE_4(hw->bus.lan_id),
2853                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2854         if (status != IXGBE_SUCCESS)
2855                 return status;
2856         status = mac->ops.read_iosf_sb_reg(hw,
2857                                 IXGBE_KRM_DSP_TXFFE_STATE_5(hw->bus.lan_id),
2858                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2859         if (status != IXGBE_SUCCESS)
2860                 return status;
2861         reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_C0_EN;
2862         reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CP1_CN1_EN;
2863         reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CO_ADAPT_EN;
2864         status = mac->ops.write_iosf_sb_reg(hw,
2865                                 IXGBE_KRM_DSP_TXFFE_STATE_5(hw->bus.lan_id),
2866                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2867         if (status != IXGBE_SUCCESS)
2868                 return status;
2869
2870         /* Enable override for coefficients. */
2871         status = mac->ops.read_iosf_sb_reg(hw,
2872                                 IXGBE_KRM_TX_COEFF_CTRL_1(hw->bus.lan_id),
2873                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2874         if (status != IXGBE_SUCCESS)
2875                 return status;
2876         reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_OVRRD_EN;
2877         reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_CZERO_EN;
2878         reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_CPLUS1_OVRRD_EN;
2879         reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_CMINUS1_OVRRD_EN;
2880         status = mac->ops.write_iosf_sb_reg(hw,
2881                                 IXGBE_KRM_TX_COEFF_CTRL_1(hw->bus.lan_id),
2882                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2883         return status;
2884 }
2885
2886 /**
2887  *  ixgbe_setup_ixfi_x550em - Configure the KR PHY for iXFI mode.
2888  *  @hw: pointer to hardware structure
2889  *  @speed: the link speed to force
2890  *
2891  *  Configures the integrated KR PHY to use iXFI mode. Used to connect an
2892  *  internal and external PHY at a specific speed, without autonegotiation.
2893  **/
2894 static s32 ixgbe_setup_ixfi_x550em(struct ixgbe_hw *hw, ixgbe_link_speed *speed)
2895 {
2896         struct ixgbe_mac_info *mac = &hw->mac;
2897         s32 status;
2898         u32 reg_val;
2899
2900         /* iXFI is only supported with X552 */
2901         if (mac->type != ixgbe_mac_X550EM_x)
2902                 return IXGBE_ERR_LINK_SETUP;
2903
2904         /* Disable AN and force speed to 10G Serial. */
2905         status = mac->ops.read_iosf_sb_reg(hw,
2906                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2907                                         IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2908         if (status != IXGBE_SUCCESS)
2909                 return status;
2910
2911         reg_val &= ~IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
2912         reg_val &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK;
2913
2914         /* Select forced link speed for internal PHY. */
2915         switch (*speed) {
2916         case IXGBE_LINK_SPEED_10GB_FULL:
2917                 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_10G;
2918                 break;
2919         case IXGBE_LINK_SPEED_1GB_FULL:
2920                 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_1G;
2921                 break;
2922         default:
2923                 /* Other link speeds are not supported by internal KR PHY. */
2924                 return IXGBE_ERR_LINK_SETUP;
2925         }
2926
2927         status = mac->ops.write_iosf_sb_reg(hw,
2928                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2929                                         IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2930         if (status != IXGBE_SUCCESS)
2931                 return status;
2932
2933         /* Additional configuration needed for x550em_x */
2934         if (hw->mac.type == ixgbe_mac_X550EM_x) {
2935                 status = ixgbe_setup_ixfi_x550em_x(hw);
2936                 if (status != IXGBE_SUCCESS)
2937                         return status;
2938         }
2939
2940         /* Toggle port SW reset by AN reset. */
2941         status = ixgbe_restart_an_internal_phy_x550em(hw);
2942
2943         return status;
2944 }
2945
2946 /**
2947  * ixgbe_ext_phy_t_x550em_get_link - Get ext phy link status
2948  * @hw: address of hardware structure
2949  * @link_up: address of boolean to indicate link status
2950  *
2951  * Returns error code if unable to get link status.
2952  */
2953 static s32 ixgbe_ext_phy_t_x550em_get_link(struct ixgbe_hw *hw, bool *link_up)
2954 {
2955         u32 ret;
2956         u16 autoneg_status;
2957
2958         *link_up = FALSE;
2959
2960         /* read this twice back to back to indicate current status */
2961         ret = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_STATUS,
2962                                    IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
2963                                    &autoneg_status);
2964         if (ret != IXGBE_SUCCESS)
2965                 return ret;
2966
2967         ret = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_STATUS,
2968                                    IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
2969                                    &autoneg_status);
2970         if (ret != IXGBE_SUCCESS)
2971                 return ret;
2972
2973         *link_up = !!(autoneg_status & IXGBE_MDIO_AUTO_NEG_LINK_STATUS);
2974
2975         return IXGBE_SUCCESS;
2976 }
2977
2978 /**
2979  * ixgbe_setup_internal_phy_t_x550em - Configure KR PHY to X557 link
2980  * @hw: point to hardware structure
2981  *
2982  * Configures the link between the integrated KR PHY and the external X557 PHY
2983  * The driver will call this function when it gets a link status change
2984  * interrupt from the X557 PHY. This function configures the link speed
2985  * between the PHYs to match the link speed of the BASE-T link.
2986  *
2987  * A return of a non-zero value indicates an error, and the base driver should
2988  * not report link up.
2989  */
2990 s32 ixgbe_setup_internal_phy_t_x550em(struct ixgbe_hw *hw)
2991 {
2992         ixgbe_link_speed force_speed;
2993         bool link_up;
2994         u32 status;
2995         u16 speed;
2996
2997         if (hw->mac.ops.get_media_type(hw) != ixgbe_media_type_copper)
2998                 return IXGBE_ERR_CONFIG;
2999
3000         if (hw->mac.type == ixgbe_mac_X550EM_x &&
3001             !(hw->phy.nw_mng_if_sel & IXGBE_NW_MNG_IF_SEL_INT_PHY_MODE)) {
3002                 /* If link is down, there is no setup necessary so return  */
3003                 status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
3004                 if (status != IXGBE_SUCCESS)
3005                         return status;
3006
3007                 if (!link_up)
3008                         return IXGBE_SUCCESS;
3009
3010                 status = hw->phy.ops.read_reg(hw,
3011                                               IXGBE_MDIO_AUTO_NEG_VENDOR_STAT,
3012                                               IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3013                                               &speed);
3014                 if (status != IXGBE_SUCCESS)
3015                         return status;
3016
3017                 /* If link is still down - no setup is required so return */
3018                 status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
3019                 if (status != IXGBE_SUCCESS)
3020                         return status;
3021                 if (!link_up)
3022                         return IXGBE_SUCCESS;
3023
3024                 /* clear everything but the speed and duplex bits */
3025                 speed &= IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_MASK;
3026
3027                 switch (speed) {
3028                 case IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10GB_FULL:
3029                         force_speed = IXGBE_LINK_SPEED_10GB_FULL;
3030                         break;
3031                 case IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_1GB_FULL:
3032                         force_speed = IXGBE_LINK_SPEED_1GB_FULL;
3033                         break;
3034                 default:
3035                         /* Internal PHY does not support anything else */
3036                         return IXGBE_ERR_INVALID_LINK_SETTINGS;
3037                 }
3038
3039                 return ixgbe_setup_ixfi_x550em(hw, &force_speed);
3040         } else {
3041                 speed = IXGBE_LINK_SPEED_10GB_FULL |
3042                         IXGBE_LINK_SPEED_1GB_FULL;
3043                 return ixgbe_setup_kr_speed_x550em(hw, speed);
3044         }
3045 }
3046
3047 /**
3048  *  ixgbe_setup_phy_loopback_x550em - Configure the KR PHY for loopback.
3049  *  @hw: pointer to hardware structure
3050  *
3051  *  Configures the integrated KR PHY to use internal loopback mode.
3052  **/
3053 s32 ixgbe_setup_phy_loopback_x550em(struct ixgbe_hw *hw)
3054 {
3055         s32 status;
3056         u32 reg_val;
3057
3058         /* Disable AN and force speed to 10G Serial. */
3059         status = hw->mac.ops.read_iosf_sb_reg(hw,
3060                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
3061                                         IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
3062         if (status != IXGBE_SUCCESS)
3063                 return status;
3064         reg_val &= ~IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
3065         reg_val &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK;
3066         reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_10G;
3067         status = hw->mac.ops.write_iosf_sb_reg(hw,
3068                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
3069                                         IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
3070         if (status != IXGBE_SUCCESS)
3071                 return status;
3072
3073         /* Set near-end loopback clocks. */
3074         status = hw->mac.ops.read_iosf_sb_reg(hw,
3075                                 IXGBE_KRM_PORT_CAR_GEN_CTRL(hw->bus.lan_id),
3076                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
3077         if (status != IXGBE_SUCCESS)
3078                 return status;
3079         reg_val |= IXGBE_KRM_PORT_CAR_GEN_CTRL_NELB_32B;
3080         reg_val |= IXGBE_KRM_PORT_CAR_GEN_CTRL_NELB_KRPCS;
3081         status = hw->mac.ops.write_iosf_sb_reg(hw,
3082                                 IXGBE_KRM_PORT_CAR_GEN_CTRL(hw->bus.lan_id),
3083                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
3084         if (status != IXGBE_SUCCESS)
3085                 return status;
3086
3087         /* Set loopback enable. */
3088         status = hw->mac.ops.read_iosf_sb_reg(hw,
3089                                 IXGBE_KRM_PMD_DFX_BURNIN(hw->bus.lan_id),
3090                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
3091         if (status != IXGBE_SUCCESS)
3092                 return status;
3093         reg_val |= IXGBE_KRM_PMD_DFX_BURNIN_TX_RX_KR_LB_MASK;
3094         status = hw->mac.ops.write_iosf_sb_reg(hw,
3095                                 IXGBE_KRM_PMD_DFX_BURNIN(hw->bus.lan_id),
3096                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
3097         if (status != IXGBE_SUCCESS)
3098                 return status;
3099
3100         /* Training bypass. */
3101         status = hw->mac.ops.read_iosf_sb_reg(hw,
3102                                 IXGBE_KRM_RX_TRN_LINKUP_CTRL(hw->bus.lan_id),
3103                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
3104         if (status != IXGBE_SUCCESS)
3105                 return status;
3106         reg_val |= IXGBE_KRM_RX_TRN_LINKUP_CTRL_PROTOCOL_BYPASS;
3107         status = hw->mac.ops.write_iosf_sb_reg(hw,
3108                                 IXGBE_KRM_RX_TRN_LINKUP_CTRL(hw->bus.lan_id),
3109                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
3110
3111         return status;
3112 }
3113
3114 /**
3115  *  ixgbe_read_ee_hostif_X550 - Read EEPROM word using a host interface command
3116  *  assuming that the semaphore is already obtained.
3117  *  @hw: pointer to hardware structure
3118  *  @offset: offset of  word in the EEPROM to read
3119  *  @data: word read from the EEPROM
3120  *
3121  *  Reads a 16 bit word from the EEPROM using the hostif.
3122  **/
3123 s32 ixgbe_read_ee_hostif_X550(struct ixgbe_hw *hw, u16 offset, u16 *data)
3124 {
3125         const u32 mask = IXGBE_GSSR_SW_MNG_SM | IXGBE_GSSR_EEP_SM;
3126         struct ixgbe_hic_read_shadow_ram buffer;
3127         s32 status;
3128
3129         DEBUGFUNC("ixgbe_read_ee_hostif_X550");
3130         buffer.hdr.req.cmd = FW_READ_SHADOW_RAM_CMD;
3131         buffer.hdr.req.buf_lenh = 0;
3132         buffer.hdr.req.buf_lenl = FW_READ_SHADOW_RAM_LEN;
3133         buffer.hdr.req.checksum = FW_DEFAULT_CHECKSUM;
3134
3135         /* convert offset from words to bytes */
3136         buffer.address = IXGBE_CPU_TO_BE32(offset * 2);
3137         /* one word */
3138         buffer.length = IXGBE_CPU_TO_BE16(sizeof(u16));
3139         buffer.pad2 = 0;
3140         buffer.data = 0;
3141         buffer.pad3 = 0;
3142
3143         status = hw->mac.ops.acquire_swfw_sync(hw, mask);
3144         if (status)
3145                 return status;
3146
3147         status = ixgbe_hic_unlocked(hw, (u32 *)&buffer, sizeof(buffer),
3148                                     IXGBE_HI_COMMAND_TIMEOUT);
3149         if (!status) {
3150                 *data = (u16)IXGBE_READ_REG_ARRAY(hw, IXGBE_FLEX_MNG,
3151                                                   FW_NVM_DATA_OFFSET);
3152         }
3153
3154         hw->mac.ops.release_swfw_sync(hw, mask);
3155         return status;
3156 }
3157
3158 /**
3159  *  ixgbe_read_ee_hostif_buffer_X550- Read EEPROM word(s) using hostif
3160  *  @hw: pointer to hardware structure
3161  *  @offset: offset of  word in the EEPROM to read
3162  *  @words: number of words
3163  *  @data: word(s) read from the EEPROM
3164  *
3165  *  Reads a 16 bit word(s) from the EEPROM using the hostif.
3166  **/
3167 s32 ixgbe_read_ee_hostif_buffer_X550(struct ixgbe_hw *hw,
3168                                      u16 offset, u16 words, u16 *data)
3169 {
3170         const u32 mask = IXGBE_GSSR_SW_MNG_SM | IXGBE_GSSR_EEP_SM;
3171         struct ixgbe_hic_read_shadow_ram buffer;
3172         u32 current_word = 0;
3173         u16 words_to_read;
3174         s32 status;
3175         u32 i;
3176
3177         DEBUGFUNC("ixgbe_read_ee_hostif_buffer_X550");
3178
3179         /* Take semaphore for the entire operation. */
3180         status = hw->mac.ops.acquire_swfw_sync(hw, mask);
3181         if (status) {
3182                 DEBUGOUT("EEPROM read buffer - semaphore failed\n");
3183                 return status;
3184         }
3185
3186         while (words) {
3187                 if (words > FW_MAX_READ_BUFFER_SIZE / 2)
3188                         words_to_read = FW_MAX_READ_BUFFER_SIZE / 2;
3189                 else
3190                         words_to_read = words;
3191
3192                 buffer.hdr.req.cmd = FW_READ_SHADOW_RAM_CMD;
3193                 buffer.hdr.req.buf_lenh = 0;
3194                 buffer.hdr.req.buf_lenl = FW_READ_SHADOW_RAM_LEN;
3195                 buffer.hdr.req.checksum = FW_DEFAULT_CHECKSUM;
3196
3197                 /* convert offset from words to bytes */
3198                 buffer.address = IXGBE_CPU_TO_BE32((offset + current_word) * 2);
3199                 buffer.length = IXGBE_CPU_TO_BE16(words_to_read * 2);
3200                 buffer.pad2 = 0;
3201                 buffer.data = 0;
3202                 buffer.pad3 = 0;
3203
3204                 status = ixgbe_hic_unlocked(hw, (u32 *)&buffer, sizeof(buffer),
3205                                             IXGBE_HI_COMMAND_TIMEOUT);
3206
3207                 if (status) {
3208                         DEBUGOUT("Host interface command failed\n");
3209                         goto out;
3210                 }
3211
3212                 for (i = 0; i < words_to_read; i++) {
3213                         u32 reg = IXGBE_FLEX_MNG + (FW_NVM_DATA_OFFSET << 2) +
3214                                   2 * i;
3215                         u32 value = IXGBE_READ_REG(hw, reg);
3216
3217                         data[current_word] = (u16)(value & 0xffff);
3218                         current_word++;
3219                         i++;
3220                         if (i < words_to_read) {
3221                                 value >>= 16;
3222                                 data[current_word] = (u16)(value & 0xffff);
3223                                 current_word++;
3224                         }
3225                 }
3226                 words -= words_to_read;
3227         }
3228
3229 out:
3230         hw->mac.ops.release_swfw_sync(hw, mask);
3231         return status;
3232 }
3233
3234 /**
3235  *  ixgbe_write_ee_hostif_X550 - Write EEPROM word using hostif
3236  *  @hw: pointer to hardware structure
3237  *  @offset: offset of  word in the EEPROM to write
3238  *  @data: word write to the EEPROM
3239  *
3240  *  Write a 16 bit word to the EEPROM using the hostif.
3241  **/
3242 s32 ixgbe_write_ee_hostif_data_X550(struct ixgbe_hw *hw, u16 offset,
3243                                     u16 data)
3244 {
3245         s32 status;
3246         struct ixgbe_hic_write_shadow_ram buffer;
3247
3248         DEBUGFUNC("ixgbe_write_ee_hostif_data_X550");
3249
3250         buffer.hdr.req.cmd = FW_WRITE_SHADOW_RAM_CMD;
3251         buffer.hdr.req.buf_lenh = 0;
3252         buffer.hdr.req.buf_lenl = FW_WRITE_SHADOW_RAM_LEN;
3253         buffer.hdr.req.checksum = FW_DEFAULT_CHECKSUM;
3254
3255          /* one word */
3256         buffer.length = IXGBE_CPU_TO_BE16(sizeof(u16));
3257         buffer.data = data;
3258         buffer.address = IXGBE_CPU_TO_BE32(offset * 2);
3259
3260         status = ixgbe_host_interface_command(hw, (u32 *)&buffer,
3261                                               sizeof(buffer),
3262                                               IXGBE_HI_COMMAND_TIMEOUT, FALSE);
3263
3264         return status;
3265 }
3266
3267 /**
3268  *  ixgbe_write_ee_hostif_X550 - Write EEPROM word using hostif
3269  *  @hw: pointer to hardware structure
3270  *  @offset: offset of  word in the EEPROM to write
3271  *  @data: word write to the EEPROM
3272  *
3273  *  Write a 16 bit word to the EEPROM using the hostif.
3274  **/
3275 s32 ixgbe_write_ee_hostif_X550(struct ixgbe_hw *hw, u16 offset,
3276                                u16 data)
3277 {
3278         s32 status = IXGBE_SUCCESS;
3279
3280         DEBUGFUNC("ixgbe_write_ee_hostif_X550");
3281
3282         if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
3283             IXGBE_SUCCESS) {
3284                 status = ixgbe_write_ee_hostif_data_X550(hw, offset, data);
3285                 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
3286         } else {
3287                 DEBUGOUT("write ee hostif failed to get semaphore");
3288                 status = IXGBE_ERR_SWFW_SYNC;
3289         }
3290
3291         return status;
3292 }
3293
3294 /**
3295  *  ixgbe_write_ee_hostif_buffer_X550 - Write EEPROM word(s) using hostif
3296  *  @hw: pointer to hardware structure
3297  *  @offset: offset of  word in the EEPROM to write
3298  *  @words: number of words
3299  *  @data: word(s) write to the EEPROM
3300  *
3301  *  Write a 16 bit word(s) to the EEPROM using the hostif.
3302  **/
3303 s32 ixgbe_write_ee_hostif_buffer_X550(struct ixgbe_hw *hw,
3304                                       u16 offset, u16 words, u16 *data)
3305 {
3306         s32 status = IXGBE_SUCCESS;
3307         u32 i = 0;
3308
3309         DEBUGFUNC("ixgbe_write_ee_hostif_buffer_X550");
3310
3311         /* Take semaphore for the entire operation. */
3312         status = hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
3313         if (status != IXGBE_SUCCESS) {
3314                 DEBUGOUT("EEPROM write buffer - semaphore failed\n");
3315                 goto out;
3316         }
3317
3318         for (i = 0; i < words; i++) {
3319                 status = ixgbe_write_ee_hostif_data_X550(hw, offset + i,
3320                                                          data[i]);
3321
3322                 if (status != IXGBE_SUCCESS) {
3323                         DEBUGOUT("Eeprom buffered write failed\n");
3324                         break;
3325                 }
3326         }
3327
3328         hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
3329 out:
3330
3331         return status;
3332 }
3333
3334 /**
3335  * ixgbe_checksum_ptr_x550 - Checksum one pointer region
3336  * @hw: pointer to hardware structure
3337  * @ptr: pointer offset in eeprom
3338  * @size: size of section pointed by ptr, if 0 first word will be used as size
3339  * @csum: address of checksum to update
3340  * @buffer: pointer to buffer containing calculated checksum
3341  * @buffer_size: size of buffer
3342  *
3343  * Returns error status for any failure
3344  */
3345 static s32 ixgbe_checksum_ptr_x550(struct ixgbe_hw *hw, u16 ptr,
3346                                    u16 size, u16 *csum, u16 *buffer,
3347                                    u32 buffer_size)
3348 {
3349         u16 buf[256];
3350         s32 status;
3351         u16 length, bufsz, i, start;
3352         u16 *local_buffer;
3353
3354         bufsz = sizeof(buf) / sizeof(buf[0]);
3355
3356         /* Read a chunk at the pointer location */
3357         if (!buffer) {
3358                 status = ixgbe_read_ee_hostif_buffer_X550(hw, ptr, bufsz, buf);
3359                 if (status) {
3360                         DEBUGOUT("Failed to read EEPROM image\n");
3361                         return status;
3362                 }
3363                 local_buffer = buf;
3364         } else {
3365                 if (buffer_size < ptr)
3366                         return  IXGBE_ERR_PARAM;
3367                 local_buffer = &buffer[ptr];
3368         }
3369
3370         if (size) {
3371                 start = 0;
3372                 length = size;
3373         } else {
3374                 start = 1;
3375                 length = local_buffer[0];
3376
3377                 /* Skip pointer section if length is invalid. */
3378                 if (length == 0xFFFF || length == 0 ||
3379                     (ptr + length) >= hw->eeprom.word_size)
3380                         return IXGBE_SUCCESS;
3381         }
3382
3383         if (buffer && ((u32)start + (u32)length > buffer_size))
3384                 return IXGBE_ERR_PARAM;
3385
3386         for (i = start; length; i++, length--) {
3387                 if (i == bufsz && !buffer) {
3388                         ptr += bufsz;
3389                         i = 0;
3390                         if (length < bufsz)
3391                                 bufsz = length;
3392
3393                         /* Read a chunk at the pointer location */
3394                         status = ixgbe_read_ee_hostif_buffer_X550(hw, ptr,
3395                                                                   bufsz, buf);
3396                         if (status) {
3397                                 DEBUGOUT("Failed to read EEPROM image\n");
3398                                 return status;
3399                         }
3400                 }
3401                 *csum += local_buffer[i];
3402         }
3403         return IXGBE_SUCCESS;
3404 }
3405
3406 /**
3407  *  ixgbe_calc_checksum_X550 - Calculates and returns the checksum
3408  *  @hw: pointer to hardware structure
3409  *  @buffer: pointer to buffer containing calculated checksum
3410  *  @buffer_size: size of buffer
3411  *
3412  *  Returns a negative error code on error, or the 16-bit checksum
3413  **/
3414 s32 ixgbe_calc_checksum_X550(struct ixgbe_hw *hw, u16 *buffer, u32 buffer_size)
3415 {
3416         u16 eeprom_ptrs[IXGBE_EEPROM_LAST_WORD + 1];
3417         u16 *local_buffer;
3418         s32 status;
3419         u16 checksum = 0;
3420         u16 pointer, i, size;
3421
3422         DEBUGFUNC("ixgbe_calc_eeprom_checksum_X550");
3423
3424         hw->eeprom.ops.init_params(hw);
3425
3426         if (!buffer) {
3427                 /* Read pointer area */
3428                 status = ixgbe_read_ee_hostif_buffer_X550(hw, 0,
3429                                                      IXGBE_EEPROM_LAST_WORD + 1,
3430                                                      eeprom_ptrs);
3431                 if (status) {
3432                         DEBUGOUT("Failed to read EEPROM image\n");
3433                         return status;
3434                 }
3435                 local_buffer = eeprom_ptrs;
3436         } else {
3437                 if (buffer_size < IXGBE_EEPROM_LAST_WORD)
3438                         return IXGBE_ERR_PARAM;
3439                 local_buffer = buffer;
3440         }
3441
3442         /*
3443          * For X550 hardware include 0x0-0x41 in the checksum, skip the
3444          * checksum word itself
3445          */
3446         for (i = 0; i <= IXGBE_EEPROM_LAST_WORD; i++)
3447                 if (i != IXGBE_EEPROM_CHECKSUM)
3448                         checksum += local_buffer[i];
3449
3450         /*
3451          * Include all data from pointers 0x3, 0x6-0xE.  This excludes the
3452          * FW, PHY module, and PCIe Expansion/Option ROM pointers.
3453          */
3454         for (i = IXGBE_PCIE_ANALOG_PTR_X550; i < IXGBE_FW_PTR; i++) {
3455                 if (i == IXGBE_PHY_PTR || i == IXGBE_OPTION_ROM_PTR)
3456                         continue;
3457
3458                 pointer = local_buffer[i];
3459
3460                 /* Skip pointer section if the pointer is invalid. */
3461                 if (pointer == 0xFFFF || pointer == 0 ||
3462                     pointer >= hw->eeprom.word_size)
3463                         continue;
3464
3465                 switch (i) {
3466                 case IXGBE_PCIE_GENERAL_PTR:
3467                         size = IXGBE_IXGBE_PCIE_GENERAL_SIZE;
3468                         break;
3469                 case IXGBE_PCIE_CONFIG0_PTR:
3470                 case IXGBE_PCIE_CONFIG1_PTR:
3471                         size = IXGBE_PCIE_CONFIG_SIZE;
3472                         break;
3473                 default:
3474                         size = 0;
3475                         break;
3476                 }
3477
3478                 status = ixgbe_checksum_ptr_x550(hw, pointer, size, &checksum,
3479                                                 buffer, buffer_size);
3480                 if (status)
3481                         return status;
3482         }
3483
3484         checksum = (u16)IXGBE_EEPROM_SUM - checksum;
3485
3486         return (s32)checksum;
3487 }
3488
3489 /**
3490  *  ixgbe_calc_eeprom_checksum_X550 - Calculates and returns the checksum
3491  *  @hw: pointer to hardware structure
3492  *
3493  *  Returns a negative error code on error, or the 16-bit checksum
3494  **/
3495 s32 ixgbe_calc_eeprom_checksum_X550(struct ixgbe_hw *hw)
3496 {
3497         return ixgbe_calc_checksum_X550(hw, NULL, 0);
3498 }
3499
3500 /**
3501  *  ixgbe_validate_eeprom_checksum_X550 - Validate EEPROM checksum
3502  *  @hw: pointer to hardware structure
3503  *  @checksum_val: calculated checksum
3504  *
3505  *  Performs checksum calculation and validates the EEPROM checksum.  If the
3506  *  caller does not need checksum_val, the value can be NULL.
3507  **/
3508 s32 ixgbe_validate_eeprom_checksum_X550(struct ixgbe_hw *hw, u16 *checksum_val)
3509 {
3510         s32 status;
3511         u16 checksum;
3512         u16 read_checksum = 0;
3513
3514         DEBUGFUNC("ixgbe_validate_eeprom_checksum_X550");
3515
3516         /* Read the first word from the EEPROM. If this times out or fails, do
3517          * not continue or we could be in for a very long wait while every
3518          * EEPROM read fails
3519          */
3520         status = hw->eeprom.ops.read(hw, 0, &checksum);
3521         if (status) {
3522                 DEBUGOUT("EEPROM read failed\n");
3523                 return status;
3524         }
3525
3526         status = hw->eeprom.ops.calc_checksum(hw);
3527         if (status < 0)
3528                 return status;
3529
3530         checksum = (u16)(status & 0xffff);
3531
3532         status = ixgbe_read_ee_hostif_X550(hw, IXGBE_EEPROM_CHECKSUM,
3533                                            &read_checksum);
3534         if (status)
3535                 return status;
3536
3537         /* Verify read checksum from EEPROM is the same as
3538          * calculated checksum
3539          */
3540         if (read_checksum != checksum) {
3541                 status = IXGBE_ERR_EEPROM_CHECKSUM;
3542                 ERROR_REPORT1(IXGBE_ERROR_INVALID_STATE,
3543                              "Invalid EEPROM checksum");
3544         }
3545
3546         /* If the user cares, return the calculated checksum */
3547         if (checksum_val)
3548                 *checksum_val = checksum;
3549
3550         return status;
3551 }
3552
3553 /**
3554  * ixgbe_update_eeprom_checksum_X550 - Updates the EEPROM checksum and flash
3555  * @hw: pointer to hardware structure
3556  *
3557  * After writing EEPROM to shadow RAM using EEWR register, software calculates
3558  * checksum and updates the EEPROM and instructs the hardware to update
3559  * the flash.
3560  **/
3561 s32 ixgbe_update_eeprom_checksum_X550(struct ixgbe_hw *hw)
3562 {
3563         s32 status;
3564         u16 checksum = 0;
3565
3566         DEBUGFUNC("ixgbe_update_eeprom_checksum_X550");
3567
3568         /* Read the first word from the EEPROM. If this times out or fails, do
3569          * not continue or we could be in for a very long wait while every
3570          * EEPROM read fails
3571          */
3572         status = ixgbe_read_ee_hostif_X550(hw, 0, &checksum);
3573         if (status) {
3574                 DEBUGOUT("EEPROM read failed\n");
3575                 return status;
3576         }
3577
3578         status = ixgbe_calc_eeprom_checksum_X550(hw);
3579         if (status < 0)
3580                 return status;
3581
3582         checksum = (u16)(status & 0xffff);
3583
3584         status = ixgbe_write_ee_hostif_X550(hw, IXGBE_EEPROM_CHECKSUM,
3585                                             checksum);
3586         if (status)
3587                 return status;
3588
3589         status = ixgbe_update_flash_X550(hw);
3590
3591         return status;
3592 }
3593
3594 /**
3595  *  ixgbe_update_flash_X550 - Instruct HW to copy EEPROM to Flash device
3596  *  @hw: pointer to hardware structure
3597  *
3598  *  Issue a shadow RAM dump to FW to copy EEPROM from shadow RAM to the flash.
3599  **/
3600 s32 ixgbe_update_flash_X550(struct ixgbe_hw *hw)
3601 {
3602         s32 status = IXGBE_SUCCESS;
3603         union ixgbe_hic_hdr2 buffer;
3604
3605         DEBUGFUNC("ixgbe_update_flash_X550");
3606
3607         buffer.req.cmd = FW_SHADOW_RAM_DUMP_CMD;
3608         buffer.req.buf_lenh = 0;
3609         buffer.req.buf_lenl = FW_SHADOW_RAM_DUMP_LEN;
3610         buffer.req.checksum = FW_DEFAULT_CHECKSUM;
3611
3612         status = ixgbe_host_interface_command(hw, (u32 *)&buffer,
3613                                               sizeof(buffer),
3614                                               IXGBE_HI_COMMAND_TIMEOUT, FALSE);
3615
3616         return status;
3617 }
3618
3619 /**
3620  *  ixgbe_get_supported_physical_layer_X550em - Returns physical layer type
3621  *  @hw: pointer to hardware structure
3622  *
3623  *  Determines physical layer capabilities of the current configuration.
3624  **/
3625 u64 ixgbe_get_supported_physical_layer_X550em(struct ixgbe_hw *hw)
3626 {
3627         u64 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
3628         u16 ext_ability = 0;
3629
3630         DEBUGFUNC("ixgbe_get_supported_physical_layer_X550em");
3631
3632         hw->phy.ops.identify(hw);
3633
3634         switch (hw->phy.type) {
3635         case ixgbe_phy_x550em_kr:
3636                 if (hw->mac.type == ixgbe_mac_X550EM_a) {
3637                         if (hw->phy.nw_mng_if_sel &
3638                             IXGBE_NW_MNG_IF_SEL_PHY_SPEED_2_5G) {
3639                                 physical_layer =
3640                                         IXGBE_PHYSICAL_LAYER_2500BASE_KX;
3641                                 break;
3642                         } else if (hw->device_id ==
3643                                    IXGBE_DEV_ID_X550EM_A_KR_L) {
3644                                 physical_layer =
3645                                         IXGBE_PHYSICAL_LAYER_1000BASE_KX;
3646                                 break;
3647                         }
3648                 }
3649                 /* fall through */
3650         case ixgbe_phy_x550em_xfi:
3651                 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR |
3652                                  IXGBE_PHYSICAL_LAYER_1000BASE_KX;
3653                 break;
3654         case ixgbe_phy_x550em_kx4:
3655                 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4 |
3656                                  IXGBE_PHYSICAL_LAYER_1000BASE_KX;
3657                 break;
3658         case ixgbe_phy_x550em_ext_t:
3659                 hw->phy.ops.read_reg(hw, IXGBE_MDIO_PHY_EXT_ABILITY,
3660                                      IXGBE_MDIO_PMA_PMD_DEV_TYPE,
3661                                      &ext_ability);
3662                 if (ext_ability & IXGBE_MDIO_PHY_10GBASET_ABILITY)
3663                         physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
3664                 if (ext_ability & IXGBE_MDIO_PHY_1000BASET_ABILITY)
3665                         physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
3666                 break;
3667         case ixgbe_phy_fw:
3668                 if (hw->phy.speeds_supported & IXGBE_LINK_SPEED_1GB_FULL)
3669                         physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
3670                 if (hw->phy.speeds_supported & IXGBE_LINK_SPEED_100_FULL)
3671                         physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
3672                 if (hw->phy.speeds_supported & IXGBE_LINK_SPEED_10_FULL)
3673                         physical_layer |= IXGBE_PHYSICAL_LAYER_10BASE_T;
3674                 break;
3675         case ixgbe_phy_sgmii:
3676                 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX;
3677                 break;
3678         case ixgbe_phy_ext_1g_t:
3679                 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T;
3680                 break;
3681         default:
3682                 break;
3683         }
3684
3685         if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber)
3686                 physical_layer = ixgbe_get_supported_phy_sfp_layer_generic(hw);
3687
3688         return physical_layer;
3689 }
3690
3691 /**
3692  * ixgbe_get_bus_info_x550em - Set PCI bus info
3693  * @hw: pointer to hardware structure
3694  *
3695  * Sets bus link width and speed to unknown because X550em is
3696  * not a PCI device.
3697  **/
3698 s32 ixgbe_get_bus_info_X550em(struct ixgbe_hw *hw)
3699 {
3700
3701         DEBUGFUNC("ixgbe_get_bus_info_x550em");
3702
3703         hw->bus.width = ixgbe_bus_width_unknown;
3704         hw->bus.speed = ixgbe_bus_speed_unknown;
3705
3706         hw->mac.ops.set_lan_id(hw);
3707
3708         return IXGBE_SUCCESS;
3709 }
3710
3711 /**
3712  * ixgbe_disable_rx_x550 - Disable RX unit
3713  * @hw: pointer to hardware structure
3714  *
3715  * Enables the Rx DMA unit for x550
3716  **/
3717 void ixgbe_disable_rx_x550(struct ixgbe_hw *hw)
3718 {
3719         u32 rxctrl, pfdtxgswc;
3720         s32 status;
3721         struct ixgbe_hic_disable_rxen fw_cmd;
3722
3723         DEBUGFUNC("ixgbe_enable_rx_dma_x550");
3724
3725         rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3726         if (rxctrl & IXGBE_RXCTRL_RXEN) {
3727                 pfdtxgswc = IXGBE_READ_REG(hw, IXGBE_PFDTXGSWC);
3728                 if (pfdtxgswc & IXGBE_PFDTXGSWC_VT_LBEN) {
3729                         pfdtxgswc &= ~IXGBE_PFDTXGSWC_VT_LBEN;
3730                         IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, pfdtxgswc);
3731                         hw->mac.set_lben = TRUE;
3732                 } else {
3733                         hw->mac.set_lben = FALSE;
3734                 }
3735
3736                 fw_cmd.hdr.cmd = FW_DISABLE_RXEN_CMD;
3737                 fw_cmd.hdr.buf_len = FW_DISABLE_RXEN_LEN;
3738                 fw_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
3739                 fw_cmd.port_number = (u8)hw->bus.lan_id;
3740
3741                 status = ixgbe_host_interface_command(hw, (u32 *)&fw_cmd,
3742                                         sizeof(struct ixgbe_hic_disable_rxen),
3743                                         IXGBE_HI_COMMAND_TIMEOUT, TRUE);
3744
3745                 /* If we fail - disable RX using register write */
3746                 if (status) {
3747                         rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3748                         if (rxctrl & IXGBE_RXCTRL_RXEN) {
3749                                 rxctrl &= ~IXGBE_RXCTRL_RXEN;
3750                                 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl);
3751                         }
3752                 }
3753         }
3754 }
3755
3756 /**
3757  * ixgbe_enter_lplu_x550em - Transition to low power states
3758  *  @hw: pointer to hardware structure
3759  *
3760  * Configures Low Power Link Up on transition to low power states
3761  * (from D0 to non-D0). Link is required to enter LPLU so avoid resetting the
3762  * X557 PHY immediately prior to entering LPLU.
3763  **/
3764 s32 ixgbe_enter_lplu_t_x550em(struct ixgbe_hw *hw)
3765 {
3766         u16 an_10g_cntl_reg, autoneg_reg, speed;
3767         s32 status;
3768         ixgbe_link_speed lcd_speed;
3769         u32 save_autoneg;
3770         bool link_up;
3771
3772         /* SW LPLU not required on later HW revisions. */
3773         if ((hw->mac.type == ixgbe_mac_X550EM_x) &&
3774             (IXGBE_FUSES0_REV_MASK &
3775              IXGBE_READ_REG(hw, IXGBE_FUSES0_GROUP(0))))
3776                 return IXGBE_SUCCESS;
3777
3778         /* If blocked by MNG FW, then don't restart AN */
3779         if (ixgbe_check_reset_blocked(hw))
3780                 return IXGBE_SUCCESS;
3781
3782         status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
3783         if (status != IXGBE_SUCCESS)
3784                 return status;
3785
3786         status = ixgbe_read_eeprom(hw, NVM_INIT_CTRL_3, &hw->eeprom.ctrl_word_3);
3787
3788         if (status != IXGBE_SUCCESS)
3789                 return status;
3790
3791         /* If link is down, LPLU disabled in NVM, WoL disabled, or manageability
3792          * disabled, then force link down by entering low power mode.
3793          */
3794         if (!link_up || !(hw->eeprom.ctrl_word_3 & NVM_INIT_CTRL_3_LPLU) ||
3795             !(hw->wol_enabled || ixgbe_mng_present(hw)))
3796                 return ixgbe_set_copper_phy_power(hw, FALSE);
3797
3798         /* Determine LCD */
3799         status = ixgbe_get_lcd_t_x550em(hw, &lcd_speed);
3800
3801         if (status != IXGBE_SUCCESS)
3802                 return status;
3803
3804         /* If no valid LCD link speed, then force link down and exit. */
3805         if (lcd_speed == IXGBE_LINK_SPEED_UNKNOWN)
3806                 return ixgbe_set_copper_phy_power(hw, FALSE);
3807
3808         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_STAT,
3809                                       IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3810                                       &speed);
3811
3812         if (status != IXGBE_SUCCESS)
3813                 return status;
3814
3815         /* If no link now, speed is invalid so take link down */
3816         status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
3817         if (status != IXGBE_SUCCESS)
3818                 return ixgbe_set_copper_phy_power(hw, FALSE);
3819
3820         /* clear everything but the speed bits */
3821         speed &= IXGBE_MDIO_AUTO_NEG_VEN_STAT_SPEED_MASK;
3822
3823         /* If current speed is already LCD, then exit. */
3824         if (((speed == IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_1GB) &&
3825              (lcd_speed == IXGBE_LINK_SPEED_1GB_FULL)) ||
3826             ((speed == IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10GB) &&
3827              (lcd_speed == IXGBE_LINK_SPEED_10GB_FULL)))
3828                 return status;
3829
3830         /* Clear AN completed indication */
3831         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_TX_ALARM,
3832                                       IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3833                                       &autoneg_reg);
3834
3835         if (status != IXGBE_SUCCESS)
3836                 return status;
3837
3838         status = hw->phy.ops.read_reg(hw, IXGBE_MII_10GBASE_T_AUTONEG_CTRL_REG,
3839                              IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3840                              &an_10g_cntl_reg);
3841
3842         if (status != IXGBE_SUCCESS)
3843                 return status;
3844
3845         status = hw->phy.ops.read_reg(hw,
3846                              IXGBE_MII_AUTONEG_VENDOR_PROVISION_1_REG,
3847                              IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3848                              &autoneg_reg);
3849
3850         if (status != IXGBE_SUCCESS)
3851                 return status;
3852
3853         save_autoneg = hw->phy.autoneg_advertised;
3854
3855         /* Setup link at least common link speed */
3856         status = hw->mac.ops.setup_link(hw, lcd_speed, FALSE);
3857
3858         /* restore autoneg from before setting lplu speed */
3859         hw->phy.autoneg_advertised = save_autoneg;
3860
3861         return status;
3862 }
3863
3864 /**
3865  * ixgbe_get_lcd_x550em - Determine lowest common denominator
3866  *  @hw: pointer to hardware structure
3867  *  @lcd_speed: pointer to lowest common link speed
3868  *
3869  * Determine lowest common link speed with link partner.
3870  **/
3871 s32 ixgbe_get_lcd_t_x550em(struct ixgbe_hw *hw, ixgbe_link_speed *lcd_speed)
3872 {
3873         u16 an_lp_status;
3874         s32 status;
3875         u16 word = hw->eeprom.ctrl_word_3;
3876
3877         *lcd_speed = IXGBE_LINK_SPEED_UNKNOWN;
3878
3879         status = hw->phy.ops.read_reg(hw, IXGBE_AUTO_NEG_LP_STATUS,
3880                                       IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3881                                       &an_lp_status);
3882
3883         if (status != IXGBE_SUCCESS)
3884                 return status;
3885
3886         /* If link partner advertised 1G, return 1G */
3887         if (an_lp_status & IXGBE_AUTO_NEG_LP_1000BASE_CAP) {
3888                 *lcd_speed = IXGBE_LINK_SPEED_1GB_FULL;
3889                 return status;
3890         }
3891
3892         /* If 10G disabled for LPLU via NVM D10GMP, then return no valid LCD */
3893         if ((hw->bus.lan_id && (word & NVM_INIT_CTRL_3_D10GMP_PORT1)) ||
3894             (word & NVM_INIT_CTRL_3_D10GMP_PORT0))
3895                 return status;
3896
3897         /* Link partner not capable of lower speeds, return 10G */
3898         *lcd_speed = IXGBE_LINK_SPEED_10GB_FULL;
3899         return status;
3900 }
3901
3902 /**
3903  *  ixgbe_setup_fc_X550em - Set up flow control
3904  *  @hw: pointer to hardware structure
3905  *
3906  *  Called at init time to set up flow control.
3907  **/
3908 s32 ixgbe_setup_fc_X550em(struct ixgbe_hw *hw)
3909 {
3910         s32 ret_val = IXGBE_SUCCESS;
3911         u32 pause, asm_dir, reg_val;
3912
3913         DEBUGFUNC("ixgbe_setup_fc_X550em");
3914
3915         /* Validate the requested mode */
3916         if (hw->fc.strict_ieee && hw->fc.requested_mode == ixgbe_fc_rx_pause) {
3917                 ERROR_REPORT1(IXGBE_ERROR_UNSUPPORTED,
3918                         "ixgbe_fc_rx_pause not valid in strict IEEE mode\n");
3919                 ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
3920                 goto out;
3921         }
3922
3923         /* 10gig parts do not have a word in the EEPROM to determine the
3924          * default flow control setting, so we explicitly set it to full.
3925          */
3926         if (hw->fc.requested_mode == ixgbe_fc_default)
3927                 hw->fc.requested_mode = ixgbe_fc_full;
3928
3929         /* Determine PAUSE and ASM_DIR bits. */
3930         switch (hw->fc.requested_mode) {
3931         case ixgbe_fc_none:
3932                 pause = 0;
3933                 asm_dir = 0;
3934                 break;
3935         case ixgbe_fc_tx_pause:
3936                 pause = 0;
3937                 asm_dir = 1;
3938                 break;
3939         case ixgbe_fc_rx_pause:
3940                 /* Rx Flow control is enabled and Tx Flow control is
3941                  * disabled by software override. Since there really
3942                  * isn't a way to advertise that we are capable of RX
3943                  * Pause ONLY, we will advertise that we support both
3944                  * symmetric and asymmetric Rx PAUSE, as such we fall
3945                  * through to the fc_full statement.  Later, we will
3946                  * disable the adapter's ability to send PAUSE frames.
3947                  */
3948         case ixgbe_fc_full:
3949                 pause = 1;
3950                 asm_dir = 1;
3951                 break;
3952         default:
3953                 ERROR_REPORT1(IXGBE_ERROR_ARGUMENT,
3954                         "Flow control param set incorrectly\n");
3955                 ret_val = IXGBE_ERR_CONFIG;
3956                 goto out;
3957         }
3958
3959         switch (hw->device_id) {
3960         case IXGBE_DEV_ID_X550EM_X_KR:
3961         case IXGBE_DEV_ID_X550EM_A_KR:
3962         case IXGBE_DEV_ID_X550EM_A_KR_L:
3963                 ret_val = hw->mac.ops.read_iosf_sb_reg(hw,
3964                                         IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
3965                                         IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
3966                 if (ret_val != IXGBE_SUCCESS)
3967                         goto out;
3968                 reg_val &= ~(IXGBE_KRM_AN_CNTL_1_SYM_PAUSE |
3969                         IXGBE_KRM_AN_CNTL_1_ASM_PAUSE);
3970                 if (pause)
3971                         reg_val |= IXGBE_KRM_AN_CNTL_1_SYM_PAUSE;
3972                 if (asm_dir)
3973                         reg_val |= IXGBE_KRM_AN_CNTL_1_ASM_PAUSE;
3974                 ret_val = hw->mac.ops.write_iosf_sb_reg(hw,
3975                                         IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
3976                                         IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
3977
3978                 /* This device does not fully support AN. */
3979                 hw->fc.disable_fc_autoneg = TRUE;
3980                 break;
3981         case IXGBE_DEV_ID_X550EM_X_XFI:
3982                 hw->fc.disable_fc_autoneg = TRUE;
3983                 break;
3984         default:
3985                 break;
3986         }
3987
3988 out:
3989         return ret_val;
3990 }
3991
3992 /**
3993  *  ixgbe_fc_autoneg_backplane_x550em_a - Enable flow control IEEE clause 37
3994  *  @hw: pointer to hardware structure
3995  *
3996  *  Enable flow control according to IEEE clause 37.
3997  **/
3998 void ixgbe_fc_autoneg_backplane_x550em_a(struct ixgbe_hw *hw)
3999 {
4000         u32 link_s1, lp_an_page_low, an_cntl_1;
4001         s32 status = IXGBE_ERR_FC_NOT_NEGOTIATED;
4002         ixgbe_link_speed speed;
4003         bool link_up;
4004
4005         /* AN should have completed when the cable was plugged in.
4006          * Look for reasons to bail out.  Bail out if:
4007          * - FC autoneg is disabled, or if
4008          * - link is not up.
4009          */
4010         if (hw->fc.disable_fc_autoneg) {
4011                 ERROR_REPORT1(IXGBE_ERROR_UNSUPPORTED,
4012                              "Flow control autoneg is disabled");
4013                 goto out;
4014         }
4015
4016         hw->mac.ops.check_link(hw, &speed, &link_up, FALSE);
4017         if (!link_up) {
4018                 ERROR_REPORT1(IXGBE_ERROR_SOFTWARE, "The link is down");
4019                 goto out;
4020         }
4021
4022         /* Check at auto-negotiation has completed */
4023         status = hw->mac.ops.read_iosf_sb_reg(hw,
4024                                         IXGBE_KRM_LINK_S1(hw->bus.lan_id),
4025                                         IXGBE_SB_IOSF_TARGET_KR_PHY, &link_s1);
4026
4027         if (status != IXGBE_SUCCESS ||
4028             (link_s1 & IXGBE_KRM_LINK_S1_MAC_AN_COMPLETE) == 0) {
4029                 DEBUGOUT("Auto-Negotiation did not complete\n");
4030                 status = IXGBE_ERR_FC_NOT_NEGOTIATED;
4031                 goto out;
4032         }
4033
4034         /* Read the 10g AN autoc and LP ability registers and resolve
4035          * local flow control settings accordingly
4036          */
4037         status = hw->mac.ops.read_iosf_sb_reg(hw,
4038                                 IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
4039                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &an_cntl_1);
4040
4041         if (status != IXGBE_SUCCESS) {
4042                 DEBUGOUT("Auto-Negotiation did not complete\n");
4043                 goto out;
4044         }
4045
4046         status = hw->mac.ops.read_iosf_sb_reg(hw,
4047                                 IXGBE_KRM_LP_BASE_PAGE_HIGH(hw->bus.lan_id),
4048                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &lp_an_page_low);
4049
4050         if (status != IXGBE_SUCCESS) {
4051                 DEBUGOUT("Auto-Negotiation did not complete\n");
4052                 goto out;
4053         }
4054
4055         status = ixgbe_negotiate_fc(hw, an_cntl_1, lp_an_page_low,
4056                                     IXGBE_KRM_AN_CNTL_1_SYM_PAUSE,
4057                                     IXGBE_KRM_AN_CNTL_1_ASM_PAUSE,
4058                                     IXGBE_KRM_LP_BASE_PAGE_HIGH_SYM_PAUSE,
4059                                     IXGBE_KRM_LP_BASE_PAGE_HIGH_ASM_PAUSE);
4060
4061 out:
4062         if (status == IXGBE_SUCCESS) {
4063                 hw->fc.fc_was_autonegged = TRUE;
4064         } else {
4065                 hw->fc.fc_was_autonegged = FALSE;
4066                 hw->fc.current_mode = hw->fc.requested_mode;
4067         }
4068 }
4069
4070 /**
4071  *  ixgbe_fc_autoneg_fiber_x550em_a - passthrough FC settings
4072  *  @hw: pointer to hardware structure
4073  *
4074  **/
4075 void ixgbe_fc_autoneg_fiber_x550em_a(struct ixgbe_hw *hw)
4076 {
4077         hw->fc.fc_was_autonegged = FALSE;
4078         hw->fc.current_mode = hw->fc.requested_mode;
4079 }
4080
4081 /**
4082  *  ixgbe_fc_autoneg_sgmii_x550em_a - Enable flow control IEEE clause 37
4083  *  @hw: pointer to hardware structure
4084  *
4085  *  Enable flow control according to IEEE clause 37.
4086  **/
4087 void ixgbe_fc_autoneg_sgmii_x550em_a(struct ixgbe_hw *hw)
4088 {
4089         s32 status = IXGBE_ERR_FC_NOT_NEGOTIATED;
4090         u32 info[FW_PHY_ACT_DATA_COUNT] = { 0 };
4091         ixgbe_link_speed speed;
4092         bool link_up;
4093
4094         /* AN should have completed when the cable was plugged in.
4095          * Look for reasons to bail out.  Bail out if:
4096          * - FC autoneg is disabled, or if
4097          * - link is not up.
4098          */
4099         if (hw->fc.disable_fc_autoneg) {
4100                 ERROR_REPORT1(IXGBE_ERROR_UNSUPPORTED,
4101                              "Flow control autoneg is disabled");
4102                 goto out;
4103         }
4104
4105         hw->mac.ops.check_link(hw, &speed, &link_up, FALSE);
4106         if (!link_up) {
4107                 ERROR_REPORT1(IXGBE_ERROR_SOFTWARE, "The link is down");
4108                 goto out;
4109         }
4110
4111         /* Check if auto-negotiation has completed */
4112         status = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_GET_LINK_INFO, &info);
4113         if (status != IXGBE_SUCCESS ||
4114             !(info[0] & FW_PHY_ACT_GET_LINK_INFO_AN_COMPLETE)) {
4115                 DEBUGOUT("Auto-Negotiation did not complete\n");
4116                 status = IXGBE_ERR_FC_NOT_NEGOTIATED;
4117                 goto out;
4118         }
4119
4120         /* Negotiate the flow control */
4121         status = ixgbe_negotiate_fc(hw, info[0], info[0],
4122                                     FW_PHY_ACT_GET_LINK_INFO_FC_RX,
4123                                     FW_PHY_ACT_GET_LINK_INFO_FC_TX,
4124                                     FW_PHY_ACT_GET_LINK_INFO_LP_FC_RX,
4125                                     FW_PHY_ACT_GET_LINK_INFO_LP_FC_TX);
4126
4127 out:
4128         if (status == IXGBE_SUCCESS) {
4129                 hw->fc.fc_was_autonegged = TRUE;
4130         } else {
4131                 hw->fc.fc_was_autonegged = FALSE;
4132                 hw->fc.current_mode = hw->fc.requested_mode;
4133         }
4134 }
4135
4136 /**
4137  *  ixgbe_setup_fc_backplane_x550em_a - Set up flow control
4138  *  @hw: pointer to hardware structure
4139  *
4140  *  Called at init time to set up flow control.
4141  **/
4142 s32 ixgbe_setup_fc_backplane_x550em_a(struct ixgbe_hw *hw)
4143 {
4144         s32 status = IXGBE_SUCCESS;
4145         u32 an_cntl = 0;
4146
4147         DEBUGFUNC("ixgbe_setup_fc_backplane_x550em_a");
4148
4149         /* Validate the requested mode */
4150         if (hw->fc.strict_ieee && hw->fc.requested_mode == ixgbe_fc_rx_pause) {
4151                 ERROR_REPORT1(IXGBE_ERROR_UNSUPPORTED,
4152                               "ixgbe_fc_rx_pause not valid in strict IEEE mode\n");
4153                 return IXGBE_ERR_INVALID_LINK_SETTINGS;
4154         }
4155
4156         if (hw->fc.requested_mode == ixgbe_fc_default)
4157                 hw->fc.requested_mode = ixgbe_fc_full;
4158
4159         /* Set up the 1G and 10G flow control advertisement registers so the
4160          * HW will be able to do FC autoneg once the cable is plugged in.  If
4161          * we link at 10G, the 1G advertisement is harmless and vice versa.
4162          */
4163         status = hw->mac.ops.read_iosf_sb_reg(hw,
4164                                         IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
4165                                         IXGBE_SB_IOSF_TARGET_KR_PHY, &an_cntl);
4166
4167         if (status != IXGBE_SUCCESS) {
4168                 DEBUGOUT("Auto-Negotiation did not complete\n");
4169                 return status;
4170         }
4171
4172         /* The possible values of fc.requested_mode are:
4173          * 0: Flow control is completely disabled
4174          * 1: Rx flow control is enabled (we can receive pause frames,
4175          *    but not send pause frames).
4176          * 2: Tx flow control is enabled (we can send pause frames but
4177          *    we do not support receiving pause frames).
4178          * 3: Both Rx and Tx flow control (symmetric) are enabled.
4179          * other: Invalid.
4180          */
4181         switch (hw->fc.requested_mode) {
4182         case ixgbe_fc_none:
4183                 /* Flow control completely disabled by software override. */
4184                 an_cntl &= ~(IXGBE_KRM_AN_CNTL_1_SYM_PAUSE |
4185                              IXGBE_KRM_AN_CNTL_1_ASM_PAUSE);
4186                 break;
4187         case ixgbe_fc_tx_pause:
4188                 /* Tx Flow control is enabled, and Rx Flow control is
4189                  * disabled by software override.
4190                  */
4191                 an_cntl |= IXGBE_KRM_AN_CNTL_1_ASM_PAUSE;
4192                 an_cntl &= ~IXGBE_KRM_AN_CNTL_1_SYM_PAUSE;
4193                 break;
4194         case ixgbe_fc_rx_pause:
4195                 /* Rx Flow control is enabled and Tx Flow control is
4196                  * disabled by software override. Since there really
4197                  * isn't a way to advertise that we are capable of RX
4198                  * Pause ONLY, we will advertise that we support both
4199                  * symmetric and asymmetric Rx PAUSE, as such we fall
4200                  * through to the fc_full statement.  Later, we will
4201                  * disable the adapter's ability to send PAUSE frames.
4202                  */
4203         case ixgbe_fc_full:
4204                 /* Flow control (both Rx and Tx) is enabled by SW override. */
4205                 an_cntl |= IXGBE_KRM_AN_CNTL_1_SYM_PAUSE |
4206                            IXGBE_KRM_AN_CNTL_1_ASM_PAUSE;
4207                 break;
4208         default:
4209                 ERROR_REPORT1(IXGBE_ERROR_ARGUMENT,
4210                               "Flow control param set incorrectly\n");
4211                 return IXGBE_ERR_CONFIG;
4212         }
4213
4214         status = hw->mac.ops.write_iosf_sb_reg(hw,
4215                                         IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
4216                                         IXGBE_SB_IOSF_TARGET_KR_PHY, an_cntl);
4217
4218         /* Restart auto-negotiation. */
4219         status = ixgbe_restart_an_internal_phy_x550em(hw);
4220
4221         return status;
4222 }
4223
4224 /**
4225  * ixgbe_set_mux - Set mux for port 1 access with CS4227
4226  * @hw: pointer to hardware structure
4227  * @state: set mux if 1, clear if 0
4228  */
4229 static void ixgbe_set_mux(struct ixgbe_hw *hw, u8 state)
4230 {
4231         u32 esdp;
4232
4233         if (!hw->bus.lan_id)
4234                 return;
4235         esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4236         if (state)
4237                 esdp |= IXGBE_ESDP_SDP1;
4238         else
4239                 esdp &= ~IXGBE_ESDP_SDP1;
4240         IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
4241         IXGBE_WRITE_FLUSH(hw);
4242 }
4243
4244 /**
4245  *  ixgbe_acquire_swfw_sync_X550em - Acquire SWFW semaphore
4246  *  @hw: pointer to hardware structure
4247  *  @mask: Mask to specify which semaphore to acquire
4248  *
4249  *  Acquires the SWFW semaphore and sets the I2C MUX
4250  **/
4251 s32 ixgbe_acquire_swfw_sync_X550em(struct ixgbe_hw *hw, u32 mask)
4252 {
4253         s32 status;
4254
4255         DEBUGFUNC("ixgbe_acquire_swfw_sync_X550em");
4256
4257         status = ixgbe_acquire_swfw_sync_X540(hw, mask);
4258         if (status)
4259                 return status;
4260
4261         if (mask & IXGBE_GSSR_I2C_MASK)
4262                 ixgbe_set_mux(hw, 1);
4263
4264         return IXGBE_SUCCESS;
4265 }
4266
4267 /**
4268  *  ixgbe_release_swfw_sync_X550em - Release SWFW semaphore
4269  *  @hw: pointer to hardware structure
4270  *  @mask: Mask to specify which semaphore to release
4271  *
4272  *  Releases the SWFW semaphore and sets the I2C MUX
4273  **/
4274 void ixgbe_release_swfw_sync_X550em(struct ixgbe_hw *hw, u32 mask)
4275 {
4276         DEBUGFUNC("ixgbe_release_swfw_sync_X550em");
4277
4278         if (mask & IXGBE_GSSR_I2C_MASK)
4279                 ixgbe_set_mux(hw, 0);
4280
4281         ixgbe_release_swfw_sync_X540(hw, mask);
4282 }
4283
4284 /**
4285  *  ixgbe_acquire_swfw_sync_X550a - Acquire SWFW semaphore
4286  *  @hw: pointer to hardware structure
4287  *  @mask: Mask to specify which semaphore to acquire
4288  *
4289  *  Acquires the SWFW semaphore and get the shared phy token as needed
4290  */
4291 static s32 ixgbe_acquire_swfw_sync_X550a(struct ixgbe_hw *hw, u32 mask)
4292 {
4293         u32 hmask = mask & ~IXGBE_GSSR_TOKEN_SM;
4294         int retries = FW_PHY_TOKEN_RETRIES;
4295         s32 status = IXGBE_SUCCESS;
4296
4297         DEBUGFUNC("ixgbe_acquire_swfw_sync_X550a");
4298
4299         while (--retries) {
4300                 status = IXGBE_SUCCESS;
4301                 if (hmask)
4302                         status = ixgbe_acquire_swfw_sync_X540(hw, hmask);
4303                 if (status) {
4304                         DEBUGOUT1("Could not acquire SWFW semaphore, Status = %d\n",
4305                                   status);
4306                         return status;
4307                 }
4308                 if (!(mask & IXGBE_GSSR_TOKEN_SM))
4309                         return IXGBE_SUCCESS;
4310
4311                 status = ixgbe_get_phy_token(hw);
4312                 if (status == IXGBE_ERR_TOKEN_RETRY)
4313                         DEBUGOUT1("Could not acquire PHY token, Status = %d\n",
4314                                   status);
4315
4316                 if (status == IXGBE_SUCCESS)
4317                         return IXGBE_SUCCESS;
4318
4319                 if (hmask)
4320                         ixgbe_release_swfw_sync_X540(hw, hmask);
4321
4322                 if (status != IXGBE_ERR_TOKEN_RETRY) {
4323                         DEBUGOUT1("Unable to retry acquiring the PHY token, Status = %d\n",
4324                                   status);
4325                         return status;
4326                 }
4327         }
4328
4329         DEBUGOUT1("Semaphore acquisition retries failed!: PHY ID = 0x%08X\n",
4330                   hw->phy.id);
4331         return status;
4332 }
4333
4334 /**
4335  *  ixgbe_release_swfw_sync_X550a - Release SWFW semaphore
4336  *  @hw: pointer to hardware structure
4337  *  @mask: Mask to specify which semaphore to release
4338  *
4339  *  Releases the SWFW semaphore and puts the shared phy token as needed
4340  */
4341 static void ixgbe_release_swfw_sync_X550a(struct ixgbe_hw *hw, u32 mask)
4342 {
4343         u32 hmask = mask & ~IXGBE_GSSR_TOKEN_SM;
4344
4345         DEBUGFUNC("ixgbe_release_swfw_sync_X550a");
4346
4347         if (mask & IXGBE_GSSR_TOKEN_SM)
4348                 ixgbe_put_phy_token(hw);
4349
4350         if (hmask)
4351                 ixgbe_release_swfw_sync_X540(hw, hmask);
4352 }
4353
4354 /**
4355  *  ixgbe_read_phy_reg_x550a  - Reads specified PHY register
4356  *  @hw: pointer to hardware structure
4357  *  @reg_addr: 32 bit address of PHY register to read
4358  *  @device_type: 5 bit device type
4359  *  @phy_data: Pointer to read data from PHY register
4360  *
4361  *  Reads a value from a specified PHY register using the SWFW lock and PHY
4362  *  Token. The PHY Token is needed since the MDIO is shared between to MAC
4363  *  instances.
4364  **/
4365 s32 ixgbe_read_phy_reg_x550a(struct ixgbe_hw *hw, u32 reg_addr,
4366                                u32 device_type, u16 *phy_data)
4367 {
4368         s32 status;
4369         u32 mask = hw->phy.phy_semaphore_mask | IXGBE_GSSR_TOKEN_SM;
4370
4371         DEBUGFUNC("ixgbe_read_phy_reg_x550a");
4372
4373         if (hw->mac.ops.acquire_swfw_sync(hw, mask))
4374                 return IXGBE_ERR_SWFW_SYNC;
4375
4376         status = hw->phy.ops.read_reg_mdi(hw, reg_addr, device_type, phy_data);
4377
4378         hw->mac.ops.release_swfw_sync(hw, mask);
4379
4380         return status;
4381 }
4382
4383 /**
4384  *  ixgbe_write_phy_reg_x550a - Writes specified PHY register
4385  *  @hw: pointer to hardware structure
4386  *  @reg_addr: 32 bit PHY register to write
4387  *  @device_type: 5 bit device type
4388  *  @phy_data: Data to write to the PHY register
4389  *
4390  *  Writes a value to specified PHY register using the SWFW lock and PHY Token.
4391  *  The PHY Token is needed since the MDIO is shared between to MAC instances.
4392  **/
4393 s32 ixgbe_write_phy_reg_x550a(struct ixgbe_hw *hw, u32 reg_addr,
4394                                 u32 device_type, u16 phy_data)
4395 {
4396         s32 status;
4397         u32 mask = hw->phy.phy_semaphore_mask | IXGBE_GSSR_TOKEN_SM;
4398
4399         DEBUGFUNC("ixgbe_write_phy_reg_x550a");
4400
4401         if (hw->mac.ops.acquire_swfw_sync(hw, mask) == IXGBE_SUCCESS) {
4402                 status = hw->phy.ops.write_reg_mdi(hw, reg_addr, device_type,
4403                                                  phy_data);
4404                 hw->mac.ops.release_swfw_sync(hw, mask);
4405         } else {
4406                 status = IXGBE_ERR_SWFW_SYNC;
4407         }
4408
4409         return status;
4410 }
4411
4412 /**
4413  * ixgbe_handle_lasi_ext_t_x550em - Handle external Base T PHY interrupt
4414  * @hw: pointer to hardware structure
4415  *
4416  * Handle external Base T PHY interrupt. If high temperature
4417  * failure alarm then return error, else if link status change
4418  * then setup internal/external PHY link
4419  *
4420  * Return IXGBE_ERR_OVERTEMP if interrupt is high temperature
4421  * failure alarm, else return PHY access status.
4422  */
4423 s32 ixgbe_handle_lasi_ext_t_x550em(struct ixgbe_hw *hw)
4424 {
4425         bool lsc;
4426         u32 status;
4427
4428         status = ixgbe_get_lasi_ext_t_x550em(hw, &lsc);
4429
4430         if (status != IXGBE_SUCCESS)
4431                 return status;
4432
4433         if (lsc)
4434                 return ixgbe_setup_internal_phy(hw);
4435
4436         return IXGBE_SUCCESS;
4437 }
4438
4439 /**
4440  * ixgbe_setup_mac_link_t_X550em - Sets the auto advertised link speed
4441  * @hw: pointer to hardware structure
4442  * @speed: new link speed
4443  * @autoneg_wait_to_complete: TRUE when waiting for completion is needed
4444  *
4445  * Setup internal/external PHY link speed based on link speed, then set
4446  * external PHY auto advertised link speed.
4447  *
4448  * Returns error status for any failure
4449  **/
4450 s32 ixgbe_setup_mac_link_t_X550em(struct ixgbe_hw *hw,
4451                                   ixgbe_link_speed speed,
4452                                   bool autoneg_wait_to_complete)
4453 {
4454         s32 status;
4455         ixgbe_link_speed force_speed;
4456
4457         DEBUGFUNC("ixgbe_setup_mac_link_t_X550em");
4458
4459         /* Setup internal/external PHY link speed to iXFI (10G), unless
4460          * only 1G is auto advertised then setup KX link.
4461          */
4462         if (speed & IXGBE_LINK_SPEED_10GB_FULL)
4463                 force_speed = IXGBE_LINK_SPEED_10GB_FULL;
4464         else
4465                 force_speed = IXGBE_LINK_SPEED_1GB_FULL;
4466
4467         /* If X552 and internal link mode is XFI, then setup XFI internal link.
4468          */
4469         if (hw->mac.type == ixgbe_mac_X550EM_x &&
4470             !(hw->phy.nw_mng_if_sel & IXGBE_NW_MNG_IF_SEL_INT_PHY_MODE)) {
4471                 status = ixgbe_setup_ixfi_x550em(hw, &force_speed);
4472
4473                 if (status != IXGBE_SUCCESS)
4474                         return status;
4475         }
4476
4477         return hw->phy.ops.setup_link_speed(hw, speed, autoneg_wait_to_complete);
4478 }
4479
4480 /**
4481  * ixgbe_check_link_t_X550em - Determine link and speed status
4482  * @hw: pointer to hardware structure
4483  * @speed: pointer to link speed
4484  * @link_up: TRUE when link is up
4485  * @link_up_wait_to_complete: bool used to wait for link up or not
4486  *
4487  * Check that both the MAC and X557 external PHY have link.
4488  **/
4489 s32 ixgbe_check_link_t_X550em(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
4490                               bool *link_up, bool link_up_wait_to_complete)
4491 {
4492         u32 status;
4493         u16 i, autoneg_status = 0;
4494
4495         if (hw->mac.ops.get_media_type(hw) != ixgbe_media_type_copper)
4496                 return IXGBE_ERR_CONFIG;
4497
4498         status = ixgbe_check_mac_link_generic(hw, speed, link_up,
4499                                               link_up_wait_to_complete);
4500
4501         /* If check link fails or MAC link is not up, then return */
4502         if (status != IXGBE_SUCCESS || !(*link_up))
4503                 return status;
4504
4505         /* MAC link is up, so check external PHY link.
4506          * X557 PHY. Link status is latching low, and can only be used to detect
4507          * link drop, and not the current status of the link without performing
4508          * back-to-back reads.
4509          */
4510         for (i = 0; i < 2; i++) {
4511                 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_STATUS,
4512                                               IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
4513                                               &autoneg_status);
4514
4515                 if (status != IXGBE_SUCCESS)
4516                         return status;
4517         }
4518
4519         /* If external PHY link is not up, then indicate link not up */
4520         if (!(autoneg_status & IXGBE_MDIO_AUTO_NEG_LINK_STATUS))
4521                 *link_up = FALSE;
4522
4523         return IXGBE_SUCCESS;
4524 }
4525
4526 /**
4527  *  ixgbe_reset_phy_t_X550em - Performs X557 PHY reset and enables LASI
4528  *  @hw: pointer to hardware structure
4529  **/
4530 s32 ixgbe_reset_phy_t_X550em(struct ixgbe_hw *hw)
4531 {
4532         s32 status;
4533
4534         status = ixgbe_reset_phy_generic(hw);
4535
4536         if (status != IXGBE_SUCCESS)
4537                 return status;
4538
4539         /* Configure Link Status Alarm and Temperature Threshold interrupts */
4540         return ixgbe_enable_lasi_ext_t_x550em(hw);
4541 }
4542
4543 /**
4544  *  ixgbe_led_on_t_X550em - Turns on the software controllable LEDs.
4545  *  @hw: pointer to hardware structure
4546  *  @led_idx: led number to turn on
4547  **/
4548 s32 ixgbe_led_on_t_X550em(struct ixgbe_hw *hw, u32 led_idx)
4549 {
4550         u16 phy_data;
4551
4552         DEBUGFUNC("ixgbe_led_on_t_X550em");
4553
4554         if (led_idx >= IXGBE_X557_MAX_LED_INDEX)
4555                 return IXGBE_ERR_PARAM;
4556
4557         /* To turn on the LED, set mode to ON. */
4558         ixgbe_read_phy_reg(hw, IXGBE_X557_LED_PROVISIONING + led_idx,
4559                            IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE, &phy_data);
4560         phy_data |= IXGBE_X557_LED_MANUAL_SET_MASK;
4561         ixgbe_write_phy_reg(hw, IXGBE_X557_LED_PROVISIONING + led_idx,
4562                             IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE, phy_data);
4563
4564         /* Some designs have the LEDs wired to the MAC */
4565         return ixgbe_led_on_generic(hw, led_idx);
4566 }
4567
4568 /**
4569  *  ixgbe_led_off_t_X550em - Turns off the software controllable LEDs.
4570  *  @hw: pointer to hardware structure
4571  *  @led_idx: led number to turn off
4572  **/
4573 s32 ixgbe_led_off_t_X550em(struct ixgbe_hw *hw, u32 led_idx)
4574 {
4575         u16 phy_data;
4576
4577         DEBUGFUNC("ixgbe_led_off_t_X550em");
4578
4579         if (led_idx >= IXGBE_X557_MAX_LED_INDEX)
4580                 return IXGBE_ERR_PARAM;
4581
4582         /* To turn on the LED, set mode to ON. */
4583         ixgbe_read_phy_reg(hw, IXGBE_X557_LED_PROVISIONING + led_idx,
4584                            IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE, &phy_data);
4585         phy_data &= ~IXGBE_X557_LED_MANUAL_SET_MASK;
4586         ixgbe_write_phy_reg(hw, IXGBE_X557_LED_PROVISIONING + led_idx,
4587                             IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE, phy_data);
4588
4589         /* Some designs have the LEDs wired to the MAC */
4590         return ixgbe_led_off_generic(hw, led_idx);
4591 }
4592
4593 /**
4594  *  ixgbe_set_fw_drv_ver_x550 - Sends driver version to firmware
4595  *  @hw: pointer to the HW structure
4596  *  @maj: driver version major number
4597  *  @min: driver version minor number
4598  *  @build: driver version build number
4599  *  @sub: driver version sub build number
4600  *  @len: length of driver_ver string
4601  *  @driver_ver: driver string
4602  *
4603  *  Sends driver version number to firmware through the manageability
4604  *  block.  On success return IXGBE_SUCCESS
4605  *  else returns IXGBE_ERR_SWFW_SYNC when encountering an error acquiring
4606  *  semaphore or IXGBE_ERR_HOST_INTERFACE_COMMAND when command fails.
4607  **/
4608 s32 ixgbe_set_fw_drv_ver_x550(struct ixgbe_hw *hw, u8 maj, u8 min,
4609                               u8 build, u8 sub, u16 len, const char *driver_ver)
4610 {
4611         struct ixgbe_hic_drv_info2 fw_cmd;
4612         s32 ret_val = IXGBE_SUCCESS;
4613         int i;
4614
4615         DEBUGFUNC("ixgbe_set_fw_drv_ver_x550");
4616
4617         if ((len == 0) || (driver_ver == NULL) ||
4618            (len > sizeof(fw_cmd.driver_string)))
4619                 return IXGBE_ERR_INVALID_ARGUMENT;
4620
4621         fw_cmd.hdr.cmd = FW_CEM_CMD_DRIVER_INFO;
4622         fw_cmd.hdr.buf_len = FW_CEM_CMD_DRIVER_INFO_LEN + len;
4623         fw_cmd.hdr.cmd_or_resp.cmd_resv = FW_CEM_CMD_RESERVED;
4624         fw_cmd.port_num = (u8)hw->bus.func;
4625         fw_cmd.ver_maj = maj;
4626         fw_cmd.ver_min = min;
4627         fw_cmd.ver_build = build;
4628         fw_cmd.ver_sub = sub;
4629         fw_cmd.hdr.checksum = 0;
4630         memcpy(fw_cmd.driver_string, driver_ver, len);
4631         fw_cmd.hdr.checksum = ixgbe_calculate_checksum((u8 *)&fw_cmd,
4632                                 (FW_CEM_HDR_LEN + fw_cmd.hdr.buf_len));
4633
4634         for (i = 0; i <= FW_CEM_MAX_RETRIES; i++) {
4635                 ret_val = ixgbe_host_interface_command(hw, (u32 *)&fw_cmd,
4636                                                        sizeof(fw_cmd),
4637                                                        IXGBE_HI_COMMAND_TIMEOUT,
4638                                                        TRUE);
4639                 if (ret_val != IXGBE_SUCCESS)
4640                         continue;
4641
4642                 if (fw_cmd.hdr.cmd_or_resp.ret_status ==
4643                     FW_CEM_RESP_STATUS_SUCCESS)
4644                         ret_val = IXGBE_SUCCESS;
4645                 else
4646                         ret_val = IXGBE_ERR_HOST_INTERFACE_COMMAND;
4647
4648                 break;
4649         }
4650
4651         return ret_val;
4652 }