2 * Copyright (c) 2013-2019, Mellanox Technologies, Ltd. All rights reserved.
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
13 * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16 * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
31 #include "opt_ratelimit.h"
33 #include <linux/kernel.h>
34 #include <linux/completion.h>
35 #include <linux/pci.h>
36 #include <linux/cache.h>
37 #include <linux/rbtree.h>
38 #include <linux/if_ether.h>
39 #include <linux/semaphore.h>
40 #include <linux/slab.h>
41 #include <linux/vmalloc.h>
42 #include <linux/radix-tree.h>
43 #include <linux/idr.h>
45 #include <dev/mlx5/device.h>
46 #include <dev/mlx5/doorbell.h>
47 #include <dev/mlx5/srq.h>
49 #define MLX5_QCOUNTER_SETS_NETDEV 64
50 #define MLX5_MAX_NUMBER_OF_VFS 128
53 MLX5_BOARD_ID_LEN = 64,
54 MLX5_MAX_NAME_LEN = 16,
58 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
64 CMD_STATUS_SUCCESS = 0,
70 MLX5_SQP_IEEE_1588 = 2,
72 MLX5_SQP_SYNC_UMR = 4,
80 MLX5_EQ_VEC_PAGES = 0,
82 MLX5_EQ_VEC_ASYNC = 2,
83 MLX5_EQ_VEC_COMP_BASE,
87 MLX5_ATOMIC_MODE_OFF = 16,
88 MLX5_ATOMIC_MODE_NONE = 0 << MLX5_ATOMIC_MODE_OFF,
89 MLX5_ATOMIC_MODE_IB_COMP = 1 << MLX5_ATOMIC_MODE_OFF,
90 MLX5_ATOMIC_MODE_CX = 2 << MLX5_ATOMIC_MODE_OFF,
91 MLX5_ATOMIC_MODE_8B = 3 << MLX5_ATOMIC_MODE_OFF,
92 MLX5_ATOMIC_MODE_16B = 4 << MLX5_ATOMIC_MODE_OFF,
93 MLX5_ATOMIC_MODE_32B = 5 << MLX5_ATOMIC_MODE_OFF,
94 MLX5_ATOMIC_MODE_64B = 6 << MLX5_ATOMIC_MODE_OFF,
95 MLX5_ATOMIC_MODE_128B = 7 << MLX5_ATOMIC_MODE_OFF,
96 MLX5_ATOMIC_MODE_256B = 8 << MLX5_ATOMIC_MODE_OFF,
100 MLX5_ATOMIC_MODE_DCT_OFF = 20,
101 MLX5_ATOMIC_MODE_DCT_NONE = 0 << MLX5_ATOMIC_MODE_DCT_OFF,
102 MLX5_ATOMIC_MODE_DCT_IB_COMP = 1 << MLX5_ATOMIC_MODE_DCT_OFF,
103 MLX5_ATOMIC_MODE_DCT_CX = 2 << MLX5_ATOMIC_MODE_DCT_OFF,
104 MLX5_ATOMIC_MODE_DCT_8B = 3 << MLX5_ATOMIC_MODE_DCT_OFF,
105 MLX5_ATOMIC_MODE_DCT_16B = 4 << MLX5_ATOMIC_MODE_DCT_OFF,
106 MLX5_ATOMIC_MODE_DCT_32B = 5 << MLX5_ATOMIC_MODE_DCT_OFF,
107 MLX5_ATOMIC_MODE_DCT_64B = 6 << MLX5_ATOMIC_MODE_DCT_OFF,
108 MLX5_ATOMIC_MODE_DCT_128B = 7 << MLX5_ATOMIC_MODE_DCT_OFF,
109 MLX5_ATOMIC_MODE_DCT_256B = 8 << MLX5_ATOMIC_MODE_DCT_OFF,
113 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
114 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
115 MLX5_ATOMIC_OPS_MASKED_CMP_SWAP = 1 << 2,
116 MLX5_ATOMIC_OPS_MASKED_FETCH_ADD = 1 << 3,
120 MLX5_REG_QPTS = 0x4002,
121 MLX5_REG_QETCR = 0x4005,
122 MLX5_REG_QPDP = 0x4007,
123 MLX5_REG_QTCT = 0x400A,
124 MLX5_REG_QPDPM = 0x4013,
125 MLX5_REG_QHLL = 0x4016,
126 MLX5_REG_QCAM = 0x4019,
127 MLX5_REG_DCBX_PARAM = 0x4020,
128 MLX5_REG_DCBX_APP = 0x4021,
129 MLX5_REG_FPGA_CAP = 0x4022,
130 MLX5_REG_FPGA_CTRL = 0x4023,
131 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
132 MLX5_REG_FPGA_SHELL_CNTR = 0x4025,
133 MLX5_REG_PCAP = 0x5001,
134 MLX5_REG_PMLP = 0x5002,
135 MLX5_REG_PMTU = 0x5003,
136 MLX5_REG_PTYS = 0x5004,
137 MLX5_REG_PAOS = 0x5006,
138 MLX5_REG_PFCC = 0x5007,
139 MLX5_REG_PPCNT = 0x5008,
140 MLX5_REG_PUDE = 0x5009,
141 MLX5_REG_PPTB = 0x500B,
142 MLX5_REG_PBMC = 0x500C,
143 MLX5_REG_PELC = 0x500E,
144 MLX5_REG_PVLC = 0x500F,
145 MLX5_REG_PMPE = 0x5010,
146 MLX5_REG_PMAOS = 0x5012,
147 MLX5_REG_PPLM = 0x5023,
148 MLX5_REG_PDDR = 0x5031,
149 MLX5_REG_PBSR = 0x5038,
150 MLX5_REG_PCAM = 0x507f,
151 MLX5_REG_NODE_DESC = 0x6001,
152 MLX5_REG_HOST_ENDIANNESS = 0x7004,
153 MLX5_REG_MTMP = 0x900a,
154 MLX5_REG_MCIA = 0x9014,
155 MLX5_REG_MFRL = 0x9028,
156 MLX5_REG_MPCNT = 0x9051,
157 MLX5_REG_MCQI = 0x9061,
158 MLX5_REG_MCC = 0x9062,
159 MLX5_REG_MCDA = 0x9063,
160 MLX5_REG_MCAM = 0x907f,
170 MLX5_INTERFACE_PROTOCOL_IB = 0,
171 MLX5_INTERFACE_PROTOCOL_ETH = 1,
172 MLX5_INTERFACE_NUMBER = 2,
175 struct mlx5_field_desc {
180 struct mlx5_rsc_debug {
181 struct mlx5_core_dev *dev;
183 enum dbg_rsc_type type;
185 struct mlx5_field_desc fields[0];
188 enum mlx5_dev_event {
189 MLX5_DEV_EVENT_SYS_ERROR,
190 MLX5_DEV_EVENT_PORT_UP,
191 MLX5_DEV_EVENT_PORT_DOWN,
192 MLX5_DEV_EVENT_PORT_INITIALIZED,
193 MLX5_DEV_EVENT_LID_CHANGE,
194 MLX5_DEV_EVENT_PKEY_CHANGE,
195 MLX5_DEV_EVENT_GUID_CHANGE,
196 MLX5_DEV_EVENT_CLIENT_REREG,
197 MLX5_DEV_EVENT_VPORT_CHANGE,
198 MLX5_DEV_EVENT_ERROR_STATE_DCBX,
199 MLX5_DEV_EVENT_REMOTE_CONFIG_CHANGE,
200 MLX5_DEV_EVENT_LOCAL_OPER_CHANGE,
201 MLX5_DEV_EVENT_REMOTE_CONFIG_APPLICATION_PRIORITY_CHANGE,
204 enum mlx5_port_status {
205 MLX5_PORT_UP = 1 << 0,
206 MLX5_PORT_DOWN = 1 << 1,
210 MLX5_VSC_SPACE_SUPPORTED = 0x1,
211 MLX5_VSC_SPACE_OFFSET = 0x4,
212 MLX5_VSC_COUNTER_OFFSET = 0x8,
213 MLX5_VSC_SEMA_OFFSET = 0xC,
214 MLX5_VSC_ADDR_OFFSET = 0x10,
215 MLX5_VSC_DATA_OFFSET = 0x14,
216 MLX5_VSC_MAX_RETRIES = 0x1000,
219 #define MLX5_PROT_MASK(link_mode) (1 << link_mode)
221 struct mlx5_uuar_info {
222 struct mlx5_uar *uars;
224 int num_low_latency_uuars;
225 unsigned long *bitmap;
230 * protect uuar allocation data structs
238 void __iomem *regreg;
240 struct mlx5_uar *uar;
241 unsigned long offset;
243 /* protect blue flame buffer selection when needed
247 /* serialize 64 bit writes when done as two 32 bit accesses
253 struct mlx5_cmd_first {
258 struct mlx5_fw_page {
260 struct rb_node rb_node;
261 struct list_head list;
263 struct mlx5_cmd_first first;
264 struct mlx5_core_dev *dev;
265 bus_dmamap_t dma_map;
268 struct cache_ent *cache;
271 #define MLX5_LOAD_ST_NONE 0
272 #define MLX5_LOAD_ST_SUCCESS 1
273 #define MLX5_LOAD_ST_FAILURE 2
276 #define mlx5_cmd_msg mlx5_fw_page
278 struct mlx5_cmd_debug {
279 struct dentry *dbg_root;
280 struct dentry *dbg_in;
281 struct dentry *dbg_out;
282 struct dentry *dbg_outlen;
283 struct dentry *dbg_status;
284 struct dentry *dbg_run;
293 /* protect block chain allocations
296 struct list_head head;
299 struct cmd_msg_cache {
300 struct cache_ent large;
301 struct cache_ent med;
305 struct mlx5_traffic_counter {
311 MLX5_CMD_MODE_POLLING,
315 struct mlx5_cmd_stats {
320 struct dentry *count;
321 /* protect command average calculations */
326 struct mlx5_fw_page *cmd_page;
327 bus_dma_tag_t dma_tag;
330 #define MLX5_DMA_OWNED(dev) mtx_owned(&(dev)->cmd.dma_mtx)
331 #define MLX5_DMA_LOCK(dev) mtx_lock(&(dev)->cmd.dma_mtx)
332 #define MLX5_DMA_UNLOCK(dev) mtx_unlock(&(dev)->cmd.dma_mtx)
334 #define MLX5_DMA_DONE(dev) cv_broadcast(&(dev)->cmd.dma_cv)
335 #define MLX5_DMA_WAIT(dev) cv_wait(&(dev)->cmd.dma_cv, &(dev)->cmd.dma_mtx)
345 /* protect command queue allocations
347 spinlock_t alloc_lock;
349 /* protect token allocations
351 spinlock_t token_lock;
353 unsigned long bitmask;
354 struct semaphore sem;
355 struct semaphore pages_sem;
356 enum mlx5_cmd_mode mode;
357 struct mlx5_cmd_work_ent * volatile ent_arr[MLX5_MAX_COMMANDS];
358 volatile enum mlx5_cmd_mode ent_mode[MLX5_MAX_COMMANDS];
359 struct mlx5_cmd_debug dbg;
360 struct cmd_msg_cache cache;
361 int checksum_disabled;
362 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
365 struct mlx5_port_caps {
372 bus_dma_tag_t dma_tag;
373 bus_dmamap_t dma_map;
374 struct mlx5_core_dev *dev;
385 struct mlx5_frag_buf {
386 struct mlx5_buf_list *frags;
393 struct mlx5_core_dev *dev;
394 __be32 __iomem *doorbell;
402 struct list_head list;
404 struct mlx5_rsc_debug *dbg;
407 struct mlx5_core_psv {
419 struct mlx5_core_sig_ctx {
420 struct mlx5_core_psv psv_memory;
421 struct mlx5_core_psv psv_wire;
422 #if (__FreeBSD_version >= 1100000)
423 struct ib_sig_err err_item;
425 bool sig_status_checked;
436 struct mlx5_core_mkey {
444 struct mlx5_core_mr {
452 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
453 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
454 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
460 struct mlx5_core_rsc_common {
461 enum mlx5_res_type res;
463 struct completion free;
466 struct mlx5_core_srq {
467 struct mlx5_core_rsc_common common; /* must be first */
471 size_t max_avail_gather;
473 void (*event)(struct mlx5_core_srq *, int);
475 struct completion free;
478 struct mlx5_eq_table {
479 void __iomem *update_ci;
480 void __iomem *update_arm_ci;
481 struct list_head comp_eqs_list;
482 struct mlx5_eq pages_eq;
483 struct mlx5_eq async_eq;
484 struct mlx5_eq cmd_eq;
485 int num_comp_vectors;
493 void __iomem *bf_map;
498 struct mlx5_core_health {
499 struct mlx5_health_buffer __iomem *health;
500 __be32 __iomem *health_counter;
501 struct timer_list timer;
505 struct workqueue_struct *wq_watchdog;
506 struct work_struct work_watchdog;
507 /* wq spinlock to synchronize draining */
509 struct workqueue_struct *wq;
511 struct work_struct work;
512 struct delayed_work recover_work;
513 unsigned int last_reset_req;
514 struct work_struct work_cmd_completion;
515 struct workqueue_struct *wq_cmd;
518 #define MLX5_CQ_LINEAR_ARRAY_SIZE 1024
520 struct mlx5_cq_linear_array_entry {
521 struct mlx5_core_cq * volatile cq;
524 struct mlx5_cq_table {
525 /* protect radix tree
527 spinlock_t writerlock;
528 atomic_t writercount;
529 struct radix_tree_root tree;
530 struct mlx5_cq_linear_array_entry linear_array[MLX5_CQ_LINEAR_ARRAY_SIZE];
533 struct mlx5_qp_table {
534 /* protect radix tree
537 struct radix_tree_root tree;
540 struct mlx5_srq_table {
541 /* protect radix tree
544 struct radix_tree_root tree;
547 struct mlx5_mr_table {
548 /* protect radix tree
551 struct radix_tree_root tree;
555 struct mlx5_rl_entry {
562 struct mlx5_rl_table {
563 struct mutex rl_lock;
567 struct mlx5_rl_entry *rl_entry;
571 struct mlx5_pme_stats {
572 u64 status_counters[MLX5_MODULE_STATUS_NUM];
573 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
577 char name[MLX5_MAX_NAME_LEN];
578 struct mlx5_eq_table eq_table;
579 struct msix_entry *msix_arr;
580 struct mlx5_uuar_info uuari;
581 MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
584 struct io_mapping *bf_mapping;
587 struct workqueue_struct *pg_wq;
588 struct rb_root page_root;
591 s64 pages_per_func[MLX5_MAX_NUMBER_OF_VFS];
592 struct mlx5_core_health health;
594 struct mlx5_srq_table srq_table;
596 /* start: qp staff */
597 struct mlx5_qp_table qp_table;
598 struct dentry *qp_debugfs;
599 struct dentry *eq_debugfs;
600 struct dentry *cq_debugfs;
601 struct dentry *cmdif_debugfs;
604 /* start: cq staff */
605 struct mlx5_cq_table cq_table;
608 /* start: mr staff */
609 struct mlx5_mr_table mr_table;
612 /* start: alloc staff */
615 struct mutex pgdir_mutex;
616 struct list_head pgdir_list;
617 /* end: alloc staff */
618 struct dentry *dbg_root;
620 /* protect mkey key part */
621 spinlock_t mkey_lock;
624 struct list_head dev_list;
625 struct list_head ctx_list;
627 unsigned long pci_dev_data;
629 struct mlx5_rl_table rl_table;
631 struct mlx5_pme_stats pme_stats;
633 struct mlx5_eswitch *eswitch;
636 enum mlx5_device_state {
637 MLX5_DEVICE_STATE_UP,
638 MLX5_DEVICE_STATE_INTERNAL_ERROR,
641 enum mlx5_interface_state {
642 MLX5_INTERFACE_STATE_UP = 0x1,
643 MLX5_INTERFACE_STATE_TEARDOWN = 0x2,
646 enum mlx5_pci_status {
647 MLX5_PCI_STATUS_DISABLED,
648 MLX5_PCI_STATUS_ENABLED,
651 #define MLX5_MAX_RESERVED_GIDS 8
653 struct mlx5_rsvd_gids {
659 struct mlx5_special_contexts {
663 struct mlx5_flow_root_namespace;
664 struct mlx5_core_dev {
665 struct pci_dev *pdev;
667 struct mutex pci_status_mutex;
668 enum mlx5_pci_status pci_status;
669 char board_id[MLX5_BOARD_ID_LEN];
671 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
672 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
673 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
675 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
676 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
677 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
678 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
680 phys_addr_t iseg_base;
681 struct mlx5_init_seg __iomem *iseg;
682 enum mlx5_device_state state;
683 /* sync interface state */
684 struct mutex intf_state_mutex;
685 unsigned long intf_state;
686 void (*event) (struct mlx5_core_dev *dev,
687 enum mlx5_dev_event event,
688 unsigned long param);
689 struct mlx5_priv priv;
690 struct mlx5_profile *profile;
694 struct mlx5_special_contexts special_contexts;
695 unsigned int module_status[MLX5_MAX_PORTS];
696 struct mlx5_flow_root_namespace *root_ns;
697 struct mlx5_flow_root_namespace *fdb_root_ns;
698 struct mlx5_flow_root_namespace *esw_egress_root_ns;
699 struct mlx5_flow_root_namespace *esw_ingress_root_ns;
700 struct mlx5_flow_root_namespace *sniffer_rx_root_ns;
701 struct mlx5_flow_root_namespace *sniffer_tx_root_ns;
702 u32 num_q_counter_allocated[MLX5_INTERFACE_NUMBER];
703 struct mlx5_crspace_regmap *dump_rege;
708 struct mtx dump_lock;
710 struct sysctl_ctx_list sysctl_ctx;
716 struct mlx5_rsvd_gids reserved_gids;
722 #define MLX5_MPFS_TABLE_MAX 32
723 long bitmap[BITS_TO_LONGS(MLX5_MPFS_TABLE_MAX)];
725 #ifdef CONFIG_MLX5_FPGA
726 struct mlx5_fpga_device *fpga;
731 MLX5_WOL_DISABLE = 0,
732 MLX5_WOL_SECURED_MAGIC = 1 << 1,
733 MLX5_WOL_MAGIC = 1 << 2,
734 MLX5_WOL_ARP = 1 << 3,
735 MLX5_WOL_BROADCAST = 1 << 4,
736 MLX5_WOL_MULTICAST = 1 << 5,
737 MLX5_WOL_UNICAST = 1 << 6,
738 MLX5_WOL_PHY_ACTIVITY = 1 << 7,
744 struct mlx5_db_pgdir *pgdir;
745 struct mlx5_ib_user_db_page *user_page;
751 struct mlx5_net_counters {
756 struct mlx5_ptys_reg {
762 u16 ib_link_width_cap;
765 u16 ib_link_width_admin;
768 u16 ib_link_width_oper;
770 u32 eth_proto_lp_advertise;
773 struct mlx5_pvlc_reg {
780 struct mlx5_pmtu_reg {
787 struct mlx5_vport_counters {
788 struct mlx5_net_counters received_errors;
789 struct mlx5_net_counters transmit_errors;
790 struct mlx5_net_counters received_ib_unicast;
791 struct mlx5_net_counters transmitted_ib_unicast;
792 struct mlx5_net_counters received_ib_multicast;
793 struct mlx5_net_counters transmitted_ib_multicast;
794 struct mlx5_net_counters received_eth_broadcast;
795 struct mlx5_net_counters transmitted_eth_broadcast;
796 struct mlx5_net_counters received_eth_unicast;
797 struct mlx5_net_counters transmitted_eth_unicast;
798 struct mlx5_net_counters received_eth_multicast;
799 struct mlx5_net_counters transmitted_eth_multicast;
803 MLX5_DB_PER_PAGE = MLX5_ADAPTER_PAGE_SIZE / L1_CACHE_BYTES,
806 struct mlx5_core_dct {
807 struct mlx5_core_rsc_common common; /* must be first */
808 void (*event)(struct mlx5_core_dct *, int);
810 struct completion drained;
811 struct mlx5_rsc_debug *dbg;
816 MLX5_COMP_EQ_SIZE = 1024,
820 MLX5_PTYS_IB = 1 << 0,
821 MLX5_PTYS_EN = 1 << 2,
824 struct mlx5_db_pgdir {
825 struct list_head list;
826 DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE);
827 struct mlx5_fw_page *fw_page;
832 typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
834 struct mlx5_cmd_work_ent {
835 struct mlx5_cmd_msg *in;
836 struct mlx5_cmd_msg *out;
840 mlx5_cmd_cbk_t callback;
841 struct delayed_work cb_timeout_work;
844 struct completion done;
845 struct mlx5_cmd *cmd;
846 struct work_struct work;
847 struct mlx5_cmd_layout *lay;
864 enum port_state_policy {
865 MLX5_POLICY_DOWN = 0,
867 MLX5_POLICY_FOLLOW = 2,
868 MLX5_POLICY_INVALID = 0xffffffff
872 mlx5_buf_offset(struct mlx5_buf *buf, int offset)
874 return ((char *)buf->direct.buf + offset);
878 extern struct workqueue_struct *mlx5_core_wq;
880 #define STRUCT_FIELD(header, field) \
881 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
882 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
884 static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
886 return pci_get_drvdata(pdev);
889 extern struct dentry *mlx5_debugfs_root;
891 static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
893 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
896 static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
898 return ioread32be(&dev->iseg->fw_rev) >> 16;
901 static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
903 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
906 static inline u16 cmdif_rev_get(struct mlx5_core_dev *dev)
908 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
911 static inline int mlx5_get_gid_table_len(u16 param)
914 printf("M4_CORE_DRV_NAME: WARN: ""gid table length is zero\n");
918 return 8 * (1 << param);
921 static inline void *mlx5_vzalloc(unsigned long size)
925 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
929 static inline void *mlx5_vmalloc(unsigned long size)
933 rtn = kmalloc(size, GFP_KERNEL | __GFP_NOWARN);
939 static inline u32 mlx5_base_mkey(const u32 key)
941 return key & 0xffffff00u;
944 int mlx5_cmd_init(struct mlx5_core_dev *dev);
945 void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
946 void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
947 void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
948 void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
949 int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
950 int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
952 int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
953 void *out, int out_size, mlx5_cmd_cbk_t callback,
955 int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
956 void *out, int out_size);
957 int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
958 int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
959 int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
960 int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
961 int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
962 void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
963 void mlx5_health_cleanup(struct mlx5_core_dev *dev);
964 int mlx5_health_init(struct mlx5_core_dev *dev);
965 void mlx5_start_health_poll(struct mlx5_core_dev *dev);
966 void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
967 void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
968 void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
969 void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
970 void mlx5_trigger_health_watchdog(struct mlx5_core_dev *dev);
972 #define mlx5_buf_alloc_node(dev, size, direct, buf, node) \
973 mlx5_buf_alloc(dev, size, direct, buf)
974 int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, int max_direct,
975 struct mlx5_buf *buf);
976 void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
977 int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
978 struct mlx5_srq_attr *in);
979 int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
980 int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
981 struct mlx5_srq_attr *out);
982 int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
983 int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
984 u16 lwm, int is_srq);
985 void mlx5_init_mr_table(struct mlx5_core_dev *dev);
986 void mlx5_cleanup_mr_table(struct mlx5_core_dev *dev);
987 int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
988 struct mlx5_core_mr *mkey,
990 u32 *out, int outlen,
991 mlx5_cmd_cbk_t callback, void *context);
992 int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
993 struct mlx5_core_mr *mr,
995 int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey);
996 int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mkey,
997 u32 *out, int outlen);
998 int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr,
1000 int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1001 int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
1002 int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
1003 u16 opmod, u8 port);
1004 void mlx5_fwp_flush(struct mlx5_fw_page *fwp);
1005 void mlx5_fwp_invalidate(struct mlx5_fw_page *fwp);
1006 struct mlx5_fw_page *mlx5_fwp_alloc(struct mlx5_core_dev *dev, gfp_t flags, unsigned num);
1007 void mlx5_fwp_free(struct mlx5_fw_page *fwp);
1008 u64 mlx5_fwp_get_dma(struct mlx5_fw_page *fwp, size_t offset);
1009 void *mlx5_fwp_get_virt(struct mlx5_fw_page *fwp, size_t offset);
1010 void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
1011 void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
1012 int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
1013 void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
1014 void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
1016 int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
1017 int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
1018 s64 mlx5_wait_for_reclaim_vfs_pages(struct mlx5_core_dev *dev);
1019 void mlx5_register_debugfs(void);
1020 void mlx5_unregister_debugfs(void);
1021 int mlx5_eq_init(struct mlx5_core_dev *dev);
1022 void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
1023 void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1024 void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
1025 void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
1026 void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
1027 struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
1028 void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vector, enum mlx5_cmd_mode mode);
1029 void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
1030 int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
1031 int nent, u64 mask, struct mlx5_uar *uar);
1032 int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1033 int mlx5_start_eqs(struct mlx5_core_dev *dev);
1034 int mlx5_stop_eqs(struct mlx5_core_dev *dev);
1035 int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, int *irqn);
1036 int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1037 int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1038 int mlx5_core_set_dc_cnak_trace(struct mlx5_core_dev *dev, int enable,
1041 int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1042 void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1043 int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1044 int size_in, void *data_out, int size_out,
1045 u16 reg_num, int arg, int write);
1047 void mlx5_toggle_port_link(struct mlx5_core_dev *dev);
1049 int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1050 void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1051 int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
1052 u32 *out, int outlen);
1053 int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1054 void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1055 int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1056 void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1057 int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
1058 int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1060 void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1062 const char *mlx5_command_str(int command);
1063 int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1064 void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1065 int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1066 int npsvs, u32 *sig_index);
1067 int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1068 void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1069 u8 mlx5_is_wol_supported(struct mlx5_core_dev *dev);
1070 int mlx5_set_wol(struct mlx5_core_dev *dev, u8 wol_mode);
1071 int mlx5_set_dropless_mode(struct mlx5_core_dev *dev, u16 timeout);
1072 int mlx5_query_dropless_mode(struct mlx5_core_dev *dev, u16 *timeout);
1073 int mlx5_query_wol(struct mlx5_core_dev *dev, u8 *wol_mode);
1074 int mlx5_core_access_pvlc(struct mlx5_core_dev *dev,
1075 struct mlx5_pvlc_reg *pvlc, int write);
1076 int mlx5_core_access_ptys(struct mlx5_core_dev *dev,
1077 struct mlx5_ptys_reg *ptys, int write);
1078 int mlx5_core_access_pmtu(struct mlx5_core_dev *dev,
1079 struct mlx5_pmtu_reg *pmtu, int write);
1080 int mlx5_vxlan_udp_port_add(struct mlx5_core_dev *dev, u16 port);
1081 int mlx5_vxlan_udp_port_delete(struct mlx5_core_dev *dev, u16 port);
1082 int mlx5_query_port_cong_status(struct mlx5_core_dev *mdev, int protocol,
1083 int priority, int *is_enable);
1084 int mlx5_modify_port_cong_status(struct mlx5_core_dev *mdev, int protocol,
1085 int priority, int enable);
1086 int mlx5_query_port_cong_params(struct mlx5_core_dev *mdev, int protocol,
1087 void *out, int out_size);
1088 int mlx5_modify_port_cong_params(struct mlx5_core_dev *mdev,
1089 void *in, int in_size);
1090 int mlx5_query_port_cong_statistics(struct mlx5_core_dev *mdev, int clear,
1091 void *out, int out_size);
1092 int mlx5_set_diagnostic_params(struct mlx5_core_dev *mdev, void *in,
1094 int mlx5_query_diagnostic_counters(struct mlx5_core_dev *mdev,
1095 u8 num_of_samples, u16 sample_index,
1096 void *out, int out_size);
1097 int mlx5_vsc_find_cap(struct mlx5_core_dev *mdev);
1098 int mlx5_vsc_lock(struct mlx5_core_dev *mdev);
1099 void mlx5_vsc_unlock(struct mlx5_core_dev *mdev);
1100 int mlx5_vsc_set_space(struct mlx5_core_dev *mdev, u16 space);
1101 int mlx5_vsc_wait_on_flag(struct mlx5_core_dev *mdev, u32 expected);
1102 int mlx5_vsc_write(struct mlx5_core_dev *mdev, u32 addr, const u32 *data);
1103 int mlx5_vsc_read(struct mlx5_core_dev *mdev, u32 addr, u32 *data);
1104 int mlx5_vsc_lock_addr_space(struct mlx5_core_dev *mdev, u32 addr);
1105 int mlx5_vsc_unlock_addr_space(struct mlx5_core_dev *mdev, u32 addr);
1106 int mlx5_pci_read_power_status(struct mlx5_core_dev *mdev,
1107 u16 *p_power, u8 *p_status);
1109 static inline u32 mlx5_mkey_to_idx(u32 mkey)
1114 static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1116 return mkey_idx << 8;
1119 static inline u8 mlx5_mkey_variant(u32 mkey)
1125 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
1126 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
1130 MAX_MR_CACHE_ENTRIES = 15,
1133 struct mlx5_interface {
1134 void * (*add)(struct mlx5_core_dev *dev);
1135 void (*remove)(struct mlx5_core_dev *dev, void *context);
1136 void (*event)(struct mlx5_core_dev *dev, void *context,
1137 enum mlx5_dev_event event, unsigned long param);
1138 void * (*get_dev)(void *context);
1140 struct list_head list;
1143 void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
1144 int mlx5_register_interface(struct mlx5_interface *intf);
1145 void mlx5_unregister_interface(struct mlx5_interface *intf);
1147 unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1148 int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1149 u8 roce_version, u8 roce_l3_type, const u8 *gid,
1150 const u8 *mac, bool vlan, u16 vlan_id);
1152 struct mlx5_profile {
1158 } mr_cache[MAX_MR_CACHE_ENTRIES];
1162 MLX5_PCI_DEV_IS_VF = 1 << 0,
1166 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1169 static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1171 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1174 int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1175 void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1176 int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst, u16 *index);
1177 void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate, u32 burst);
1178 bool mlx5_rl_is_in_range(const struct mlx5_core_dev *dev, u32 rate, u32 burst);
1180 static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1182 return !!(dev->priv.rl_table.max_size);
1186 void mlx5_disable_interrupts(struct mlx5_core_dev *);
1187 void mlx5_poll_interrupts(struct mlx5_core_dev *);
1189 #endif /* MLX5_DRIVER_H */