2 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved.
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
13 * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16 * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 #include <linux/module.h>
29 #include <dev/mlx5/driver.h>
30 #include "mlx5_core.h"
32 int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
33 int size_in, void *data_out, int size_out,
34 u16 reg_num, int arg, int write)
36 struct mlx5_access_reg_mbox_in *in = NULL;
37 struct mlx5_access_reg_mbox_out *out = NULL;
40 in = mlx5_vzalloc(sizeof(*in) + size_in);
44 out = mlx5_vzalloc(sizeof(*out) + size_out);
48 memcpy(in->data, data_in, size_in);
49 in->hdr.opcode = cpu_to_be16(MLX5_CMD_OP_ACCESS_REG);
50 in->hdr.opmod = cpu_to_be16(!write);
51 in->arg = cpu_to_be32(arg);
52 in->register_id = cpu_to_be16(reg_num);
53 err = mlx5_cmd_exec(dev, in, sizeof(*in) + size_in, out,
54 sizeof(*out) + size_out);
59 err = mlx5_cmd_status_to_err(&out->hdr);
62 memcpy(data_out, out->data, size_out);
70 EXPORT_SYMBOL_GPL(mlx5_core_access_reg);
73 struct mlx5_reg_pcap {
83 /* This function should be used after setting a port register only */
84 void mlx5_toggle_port_link(struct mlx5_core_dev *dev)
86 enum mlx5_port_status ps;
88 mlx5_query_port_admin_status(dev, &ps);
89 mlx5_set_port_status(dev, MLX5_PORT_DOWN);
90 if (ps == MLX5_PORT_UP)
91 mlx5_set_port_status(dev, MLX5_PORT_UP);
93 EXPORT_SYMBOL_GPL(mlx5_toggle_port_link);
95 int mlx5_set_port_caps(struct mlx5_core_dev *dev, u8 port_num, u32 caps)
97 struct mlx5_reg_pcap in;
98 struct mlx5_reg_pcap out;
101 memset(&in, 0, sizeof(in));
102 in.caps_127_96 = cpu_to_be32(caps);
103 in.port_num = port_num;
105 err = mlx5_core_access_reg(dev, &in, sizeof(in), &out,
106 sizeof(out), MLX5_REG_PCAP, 0, 1);
110 EXPORT_SYMBOL_GPL(mlx5_set_port_caps);
112 int mlx5_query_port_ptys(struct mlx5_core_dev *dev, u32 *ptys,
113 int ptys_size, int proto_mask)
115 u32 in[MLX5_ST_SZ_DW(ptys_reg)];
118 memset(in, 0, sizeof(in));
119 MLX5_SET(ptys_reg, in, local_port, 1);
120 MLX5_SET(ptys_reg, in, proto_mask, proto_mask);
122 err = mlx5_core_access_reg(dev, in, sizeof(in), ptys,
123 ptys_size, MLX5_REG_PTYS, 0, 0);
127 EXPORT_SYMBOL_GPL(mlx5_query_port_ptys);
129 int mlx5_query_port_proto_cap(struct mlx5_core_dev *dev,
130 u32 *proto_cap, int proto_mask)
132 u32 out[MLX5_ST_SZ_DW(ptys_reg)];
135 err = mlx5_query_port_ptys(dev, out, sizeof(out), proto_mask);
139 if (proto_mask == MLX5_PTYS_EN)
140 *proto_cap = MLX5_GET(ptys_reg, out, eth_proto_capability);
142 *proto_cap = MLX5_GET(ptys_reg, out, ib_proto_capability);
146 EXPORT_SYMBOL_GPL(mlx5_query_port_proto_cap);
148 int mlx5_query_port_autoneg(struct mlx5_core_dev *dev, int proto_mask,
149 u8 *an_disable_cap, u8 *an_disable_status)
151 u32 out[MLX5_ST_SZ_DW(ptys_reg)];
154 err = mlx5_query_port_ptys(dev, out, sizeof(out), proto_mask);
158 *an_disable_status = MLX5_GET(ptys_reg, out, an_disable_admin);
159 *an_disable_cap = MLX5_GET(ptys_reg, out, an_disable_cap);
163 EXPORT_SYMBOL_GPL(mlx5_query_port_autoneg);
165 int mlx5_set_port_autoneg(struct mlx5_core_dev *dev, bool disable,
166 u32 eth_proto_admin, int proto_mask)
168 u32 in[MLX5_ST_SZ_DW(ptys_reg)];
169 u32 out[MLX5_ST_SZ_DW(ptys_reg)];
171 u8 an_disable_status;
174 err = mlx5_query_port_autoneg(dev, proto_mask, &an_disable_cap,
181 memset(in, 0, sizeof(in));
183 MLX5_SET(ptys_reg, in, local_port, 1);
184 MLX5_SET(ptys_reg, in, an_disable_admin, disable);
185 MLX5_SET(ptys_reg, in, proto_mask, proto_mask);
186 if (proto_mask == MLX5_PTYS_EN)
187 MLX5_SET(ptys_reg, in, eth_proto_admin, eth_proto_admin);
189 err = mlx5_core_access_reg(dev, in, sizeof(in), out,
190 sizeof(out), MLX5_REG_PTYS, 0, 1);
193 EXPORT_SYMBOL_GPL(mlx5_set_port_autoneg);
195 int mlx5_query_port_proto_admin(struct mlx5_core_dev *dev,
196 u32 *proto_admin, int proto_mask)
198 u32 out[MLX5_ST_SZ_DW(ptys_reg)];
201 err = mlx5_query_port_ptys(dev, out, sizeof(out), proto_mask);
205 if (proto_mask == MLX5_PTYS_EN)
206 *proto_admin = MLX5_GET(ptys_reg, out, eth_proto_admin);
208 *proto_admin = MLX5_GET(ptys_reg, out, ib_proto_admin);
212 EXPORT_SYMBOL_GPL(mlx5_query_port_proto_admin);
214 int mlx5_set_port_proto(struct mlx5_core_dev *dev, u32 proto_admin,
217 u32 in[MLX5_ST_SZ_DW(ptys_reg)];
218 u32 out[MLX5_ST_SZ_DW(ptys_reg)];
221 memset(in, 0, sizeof(in));
223 MLX5_SET(ptys_reg, in, local_port, 1);
224 MLX5_SET(ptys_reg, in, proto_mask, proto_mask);
225 if (proto_mask == MLX5_PTYS_EN)
226 MLX5_SET(ptys_reg, in, eth_proto_admin, proto_admin);
228 MLX5_SET(ptys_reg, in, ib_proto_admin, proto_admin);
230 err = mlx5_core_access_reg(dev, in, sizeof(in), out,
231 sizeof(out), MLX5_REG_PTYS, 0, 1);
234 EXPORT_SYMBOL_GPL(mlx5_set_port_proto);
236 int mlx5_set_port_status(struct mlx5_core_dev *dev,
237 enum mlx5_port_status status)
239 u32 in[MLX5_ST_SZ_DW(paos_reg)];
240 u32 out[MLX5_ST_SZ_DW(paos_reg)];
243 memset(in, 0, sizeof(in));
245 MLX5_SET(paos_reg, in, local_port, 1);
247 MLX5_SET(paos_reg, in, admin_status, status);
248 MLX5_SET(paos_reg, in, ase, 1);
250 err = mlx5_core_access_reg(dev, in, sizeof(in), out,
251 sizeof(out), MLX5_REG_PAOS, 0, 1);
255 int mlx5_query_port_status(struct mlx5_core_dev *dev, u8 *status)
257 u32 in[MLX5_ST_SZ_DW(paos_reg)];
258 u32 out[MLX5_ST_SZ_DW(paos_reg)];
261 memset(in, 0, sizeof(in));
263 MLX5_SET(paos_reg, in, local_port, 1);
265 err = mlx5_core_access_reg(dev, in, sizeof(in), out,
266 sizeof(out), MLX5_REG_PAOS, 0, 0);
270 *status = MLX5_GET(paos_reg, out, oper_status);
274 int mlx5_query_port_admin_status(struct mlx5_core_dev *dev,
275 enum mlx5_port_status *status)
277 u32 in[MLX5_ST_SZ_DW(paos_reg)] = {0};
278 u32 out[MLX5_ST_SZ_DW(paos_reg)];
281 MLX5_SET(paos_reg, in, local_port, 1);
282 err = mlx5_core_access_reg(dev, in, sizeof(in), out,
283 sizeof(out), MLX5_REG_PAOS, 0, 0);
286 *status = MLX5_GET(paos_reg, out, admin_status);
289 EXPORT_SYMBOL_GPL(mlx5_query_port_admin_status);
291 static int mlx5_query_port_mtu(struct mlx5_core_dev *dev,
292 int *admin_mtu, int *max_mtu, int *oper_mtu)
294 u32 in[MLX5_ST_SZ_DW(pmtu_reg)];
295 u32 out[MLX5_ST_SZ_DW(pmtu_reg)];
298 memset(in, 0, sizeof(in));
300 MLX5_SET(pmtu_reg, in, local_port, 1);
302 err = mlx5_core_access_reg(dev, in, sizeof(in), out,
303 sizeof(out), MLX5_REG_PMTU, 0, 0);
308 *max_mtu = MLX5_GET(pmtu_reg, out, max_mtu);
310 *oper_mtu = MLX5_GET(pmtu_reg, out, oper_mtu);
312 *admin_mtu = MLX5_GET(pmtu_reg, out, admin_mtu);
317 int mlx5_set_port_mtu(struct mlx5_core_dev *dev, int mtu)
319 u32 in[MLX5_ST_SZ_DW(pmtu_reg)];
320 u32 out[MLX5_ST_SZ_DW(pmtu_reg)];
322 memset(in, 0, sizeof(in));
324 MLX5_SET(pmtu_reg, in, admin_mtu, mtu);
325 MLX5_SET(pmtu_reg, in, local_port, 1);
327 return mlx5_core_access_reg(dev, in, sizeof(in), out,
328 sizeof(out), MLX5_REG_PMTU, 0, 1);
330 EXPORT_SYMBOL_GPL(mlx5_set_port_mtu);
332 int mlx5_query_port_max_mtu(struct mlx5_core_dev *dev, int *max_mtu)
334 return mlx5_query_port_mtu(dev, NULL, max_mtu, NULL);
336 EXPORT_SYMBOL_GPL(mlx5_query_port_max_mtu);
338 int mlx5_set_port_pause(struct mlx5_core_dev *dev, u32 port,
339 u32 rx_pause, u32 tx_pause)
341 u32 in[MLX5_ST_SZ_DW(pfcc_reg)];
342 u32 out[MLX5_ST_SZ_DW(pfcc_reg)];
344 memset(in, 0, sizeof(in));
345 memset(out, 0, sizeof(out));
347 MLX5_SET(pfcc_reg, in, local_port, port);
348 MLX5_SET(pfcc_reg, in, pptx, tx_pause);
349 MLX5_SET(pfcc_reg, in, pprx, rx_pause);
351 return mlx5_core_access_reg(dev, in, sizeof(in), out,
352 sizeof(out), MLX5_REG_PFCC, 0, 1);
355 int mlx5_query_port_pause(struct mlx5_core_dev *dev, u32 port,
356 u32 *rx_pause, u32 *tx_pause)
358 u32 in[MLX5_ST_SZ_DW(pfcc_reg)];
359 u32 out[MLX5_ST_SZ_DW(pfcc_reg)];
362 memset(in, 0, sizeof(in));
363 memset(out, 0, sizeof(out));
365 MLX5_SET(pfcc_reg, in, local_port, port);
367 err = mlx5_core_access_reg(dev, in, sizeof(in), out,
368 sizeof(out), MLX5_REG_PFCC, 0, 0);
372 *rx_pause = MLX5_GET(pfcc_reg, out, pprx);
373 *tx_pause = MLX5_GET(pfcc_reg, out, pptx);
378 int mlx5_set_port_pfc(struct mlx5_core_dev *dev, u8 pfc_en_tx, u8 pfc_en_rx)
380 u32 in[MLX5_ST_SZ_DW(pfcc_reg)] = {0};
381 u32 out[MLX5_ST_SZ_DW(pfcc_reg)];
383 MLX5_SET(pfcc_reg, in, local_port, 1);
384 MLX5_SET(pfcc_reg, in, pfctx, pfc_en_tx);
385 MLX5_SET(pfcc_reg, in, pfcrx, pfc_en_rx);
386 MLX5_SET_TO_ONES(pfcc_reg, in, prio_mask_tx);
387 MLX5_SET_TO_ONES(pfcc_reg, in, prio_mask_rx);
389 return mlx5_core_access_reg(dev, in, sizeof(in), out,
390 sizeof(out), MLX5_REG_PFCC, 0, 1);
392 EXPORT_SYMBOL_GPL(mlx5_set_port_pfc);
394 int mlx5_query_port_pfc(struct mlx5_core_dev *dev, u8 *pfc_en_tx, u8 *pfc_en_rx)
396 u32 in[MLX5_ST_SZ_DW(pfcc_reg)] = {0};
397 u32 out[MLX5_ST_SZ_DW(pfcc_reg)];
400 MLX5_SET(pfcc_reg, in, local_port, 1);
401 err = mlx5_core_access_reg(dev, in, sizeof(in), out,
402 sizeof(out), MLX5_REG_PFCC, 0, 0);
407 *pfc_en_tx = MLX5_GET(pfcc_reg, out, pfctx);
410 *pfc_en_rx = MLX5_GET(pfcc_reg, out, pfcrx);
414 EXPORT_SYMBOL_GPL(mlx5_query_port_pfc);
416 int mlx5_query_port_oper_mtu(struct mlx5_core_dev *dev, int *oper_mtu)
418 return mlx5_query_port_mtu(dev, NULL, NULL, oper_mtu);
420 EXPORT_SYMBOL_GPL(mlx5_query_port_oper_mtu);
422 u8 mlx5_is_wol_supported(struct mlx5_core_dev *dev)
424 u8 wol_supported = 0;
426 if (MLX5_CAP_GEN(dev, wol_s))
427 wol_supported |= MLX5_WOL_SECURED_MAGIC;
428 if (MLX5_CAP_GEN(dev, wol_g))
429 wol_supported |= MLX5_WOL_MAGIC;
430 if (MLX5_CAP_GEN(dev, wol_a))
431 wol_supported |= MLX5_WOL_ARP;
432 if (MLX5_CAP_GEN(dev, wol_b))
433 wol_supported |= MLX5_WOL_BROADCAST;
434 if (MLX5_CAP_GEN(dev, wol_m))
435 wol_supported |= MLX5_WOL_MULTICAST;
436 if (MLX5_CAP_GEN(dev, wol_u))
437 wol_supported |= MLX5_WOL_UNICAST;
438 if (MLX5_CAP_GEN(dev, wol_p))
439 wol_supported |= MLX5_WOL_PHY_ACTIVITY;
441 return wol_supported;
443 EXPORT_SYMBOL_GPL(mlx5_is_wol_supported);
445 int mlx5_set_wol(struct mlx5_core_dev *dev, u8 wol_mode)
447 u32 in[MLX5_ST_SZ_DW(set_wol_rol_in)];
448 u32 out[MLX5_ST_SZ_DW(set_wol_rol_out)];
450 memset(in, 0, sizeof(in));
451 memset(out, 0, sizeof(out));
453 MLX5_SET(set_wol_rol_in, in, opcode, MLX5_CMD_OP_SET_WOL_ROL);
454 MLX5_SET(set_wol_rol_in, in, wol_mode_valid, 1);
455 MLX5_SET(set_wol_rol_in, in, wol_mode, wol_mode);
457 return mlx5_cmd_exec_check_status(dev, in, sizeof(in),
460 EXPORT_SYMBOL_GPL(mlx5_set_wol);
462 int mlx5_core_access_pvlc(struct mlx5_core_dev *dev,
463 struct mlx5_pvlc_reg *pvlc, int write)
465 int sz = MLX5_ST_SZ_BYTES(pvlc_reg);
466 u8 in[MLX5_ST_SZ_BYTES(pvlc_reg)];
467 u8 out[MLX5_ST_SZ_BYTES(pvlc_reg)];
470 memset(out, 0, sizeof(out));
471 memset(in, 0, sizeof(in));
473 MLX5_SET(pvlc_reg, in, local_port, pvlc->local_port);
475 MLX5_SET(pvlc_reg, in, vl_admin, pvlc->vl_admin);
477 err = mlx5_core_access_reg(dev, in, sz, out, sz, MLX5_REG_PVLC, 0,
483 pvlc->local_port = MLX5_GET(pvlc_reg, out, local_port);
484 pvlc->vl_hw_cap = MLX5_GET(pvlc_reg, out, vl_hw_cap);
485 pvlc->vl_admin = MLX5_GET(pvlc_reg, out, vl_admin);
486 pvlc->vl_operational = MLX5_GET(pvlc_reg, out, vl_operational);
491 EXPORT_SYMBOL_GPL(mlx5_core_access_pvlc);
493 int mlx5_core_access_ptys(struct mlx5_core_dev *dev,
494 struct mlx5_ptys_reg *ptys, int write)
496 int sz = MLX5_ST_SZ_BYTES(ptys_reg);
501 in = mlx5_vzalloc(sz);
505 out = mlx5_vzalloc(sz);
511 MLX5_SET(ptys_reg, in, local_port, ptys->local_port);
512 MLX5_SET(ptys_reg, in, proto_mask, ptys->proto_mask);
514 MLX5_SET(ptys_reg, in, eth_proto_capability,
515 ptys->eth_proto_cap);
516 MLX5_SET(ptys_reg, in, ib_link_width_capability,
517 ptys->ib_link_width_cap);
518 MLX5_SET(ptys_reg, in, ib_proto_capability,
520 MLX5_SET(ptys_reg, in, eth_proto_admin, ptys->eth_proto_admin);
521 MLX5_SET(ptys_reg, in, ib_link_width_admin,
522 ptys->ib_link_width_admin);
523 MLX5_SET(ptys_reg, in, ib_proto_admin, ptys->ib_proto_admin);
524 MLX5_SET(ptys_reg, in, eth_proto_oper, ptys->eth_proto_oper);
525 MLX5_SET(ptys_reg, in, ib_link_width_oper,
526 ptys->ib_link_width_oper);
527 MLX5_SET(ptys_reg, in, ib_proto_oper, ptys->ib_proto_oper);
528 MLX5_SET(ptys_reg, in, eth_proto_lp_advertise,
529 ptys->eth_proto_lp_advertise);
532 err = mlx5_core_access_reg(dev, in, sz, out, sz, MLX5_REG_PTYS, 0,
538 ptys->local_port = MLX5_GET(ptys_reg, out, local_port);
539 ptys->proto_mask = MLX5_GET(ptys_reg, out, proto_mask);
540 ptys->eth_proto_cap = MLX5_GET(ptys_reg, out,
541 eth_proto_capability);
542 ptys->ib_link_width_cap = MLX5_GET(ptys_reg, out,
543 ib_link_width_capability);
544 ptys->ib_proto_cap = MLX5_GET(ptys_reg, out,
545 ib_proto_capability);
546 ptys->eth_proto_admin = MLX5_GET(ptys_reg, out,
548 ptys->ib_link_width_admin = MLX5_GET(ptys_reg, out,
549 ib_link_width_admin);
550 ptys->ib_proto_admin = MLX5_GET(ptys_reg, out, ib_proto_admin);
551 ptys->eth_proto_oper = MLX5_GET(ptys_reg, out, eth_proto_oper);
552 ptys->ib_link_width_oper = MLX5_GET(ptys_reg, out,
554 ptys->ib_proto_oper = MLX5_GET(ptys_reg, out, ib_proto_oper);
555 ptys->eth_proto_lp_advertise = MLX5_GET(ptys_reg, out,
556 eth_proto_lp_advertise);
564 EXPORT_SYMBOL_GPL(mlx5_core_access_ptys);
566 static int mtu_to_ib_mtu(int mtu)
575 printf("mlx5_core: WARN: ""invalid mtu\n");
580 int mlx5_core_access_pmtu(struct mlx5_core_dev *dev,
581 struct mlx5_pmtu_reg *pmtu, int write)
583 int sz = MLX5_ST_SZ_BYTES(pmtu_reg);
588 in = mlx5_vzalloc(sz);
592 out = mlx5_vzalloc(sz);
598 MLX5_SET(pmtu_reg, in, local_port, pmtu->local_port);
600 MLX5_SET(pmtu_reg, in, admin_mtu, pmtu->admin_mtu);
602 err = mlx5_core_access_reg(dev, in, sz, out, sz, MLX5_REG_PMTU, 0,
608 pmtu->local_port = MLX5_GET(pmtu_reg, out, local_port);
609 pmtu->max_mtu = mtu_to_ib_mtu(MLX5_GET(pmtu_reg, out,
611 pmtu->admin_mtu = mtu_to_ib_mtu(MLX5_GET(pmtu_reg, out,
613 pmtu->oper_mtu = mtu_to_ib_mtu(MLX5_GET(pmtu_reg, out,
622 EXPORT_SYMBOL_GPL(mlx5_core_access_pmtu);
624 int mlx5_query_module_num(struct mlx5_core_dev *dev, int *module_num)
626 u32 in[MLX5_ST_SZ_DW(pmlp_reg)];
627 u32 out[MLX5_ST_SZ_DW(pmlp_reg)];
631 memset(in, 0, sizeof(in));
633 MLX5_SET(pmlp_reg, in, local_port, 1);
635 err = mlx5_core_access_reg(dev, in, sizeof(in), out,
636 sizeof(out), MLX5_REG_PMLP, 0, 0);
640 lane = MLX5_GET(pmlp_reg, out, lane0_module_mapping);
641 *module_num = lane & MLX5_EEPROM_IDENTIFIER_BYTE_MASK;
645 EXPORT_SYMBOL_GPL(mlx5_query_module_num);
647 int mlx5_query_eeprom(struct mlx5_core_dev *dev,
648 int i2c_addr, int page_num, int device_addr,
649 int size, int module_num, u32 *data, int *size_read)
651 u32 in[MLX5_ST_SZ_DW(mcia_reg)];
652 u32 out[MLX5_ST_SZ_DW(mcia_reg)];
653 u32 *ptr = (u32 *)MLX5_ADDR_OF(mcia_reg, out, dword_0);
657 memset(in, 0, sizeof(in));
658 size = min_t(int, size, MLX5_EEPROM_MAX_BYTES);
660 MLX5_SET(mcia_reg, in, l, 0);
661 MLX5_SET(mcia_reg, in, module, module_num);
662 MLX5_SET(mcia_reg, in, i2c_device_address, i2c_addr);
663 MLX5_SET(mcia_reg, in, page_number, page_num);
664 MLX5_SET(mcia_reg, in, device_address, device_addr);
665 MLX5_SET(mcia_reg, in, size, size);
667 err = mlx5_core_access_reg(dev, in, sizeof(in), out,
668 sizeof(out), MLX5_REG_MCIA, 0, 0);
672 status = MLX5_GET(mcia_reg, out, status);
676 memcpy(data, ptr, size);
680 EXPORT_SYMBOL_GPL(mlx5_query_eeprom);
682 int mlx5_vxlan_udp_port_add(struct mlx5_core_dev *dev, u16 port)
684 u32 in[MLX5_ST_SZ_DW(add_vxlan_udp_dport_in)];
685 u32 out[MLX5_ST_SZ_DW(add_vxlan_udp_dport_out)];
688 memset(in, 0, sizeof(in));
689 memset(out, 0, sizeof(out));
691 MLX5_SET(add_vxlan_udp_dport_in, in, opcode,
692 MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT);
693 MLX5_SET(add_vxlan_udp_dport_in, in, vxlan_udp_port, port);
695 err = mlx5_cmd_exec_check_status(dev, in, sizeof(in), out, sizeof(out));
697 mlx5_core_err(dev, "Failed %s, port %u, err - %d",
698 mlx5_command_str(MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT),
705 int mlx5_vxlan_udp_port_delete(struct mlx5_core_dev *dev, u16 port)
707 u32 in[MLX5_ST_SZ_DW(delete_vxlan_udp_dport_in)];
708 u32 out[MLX5_ST_SZ_DW(delete_vxlan_udp_dport_out)];
711 memset(in, 0, sizeof(in));
712 memset(out, 0, sizeof(out));
714 MLX5_SET(delete_vxlan_udp_dport_in, in, opcode,
715 MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT);
716 MLX5_SET(delete_vxlan_udp_dport_in, in, vxlan_udp_port, port);
718 err = mlx5_cmd_exec_check_status(dev, in, sizeof(in), out, sizeof(out));
720 mlx5_core_err(dev, "Failed %s, port %u, err - %d",
721 mlx5_command_str(MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT),
728 int mlx5_query_wol(struct mlx5_core_dev *dev, u8 *wol_mode)
730 u32 in[MLX5_ST_SZ_DW(query_wol_rol_in)];
731 u32 out[MLX5_ST_SZ_DW(query_wol_rol_out)];
734 memset(in, 0, sizeof(in));
735 memset(out, 0, sizeof(out));
737 MLX5_SET(query_wol_rol_in, in, opcode, MLX5_CMD_OP_QUERY_WOL_ROL);
739 err = mlx5_cmd_exec_check_status(dev, in, sizeof(in), out, sizeof(out));
742 *wol_mode = MLX5_GET(query_wol_rol_out, out, wol_mode);
746 EXPORT_SYMBOL_GPL(mlx5_query_wol);
748 int mlx5_query_port_cong_status(struct mlx5_core_dev *mdev, int protocol,
749 int priority, int *is_enable)
751 u32 in[MLX5_ST_SZ_DW(query_cong_status_in)];
752 u32 out[MLX5_ST_SZ_DW(query_cong_status_out)];
755 memset(in, 0, sizeof(in));
756 memset(out, 0, sizeof(out));
760 MLX5_SET(query_cong_status_in, in, opcode,
761 MLX5_CMD_OP_QUERY_CONG_STATUS);
762 MLX5_SET(query_cong_status_in, in, cong_protocol, protocol);
763 MLX5_SET(query_cong_status_in, in, priority, priority);
765 err = mlx5_cmd_exec_check_status(mdev, in, sizeof(in),
768 *is_enable = MLX5_GET(query_cong_status_out, out, enable);
772 int mlx5_modify_port_cong_status(struct mlx5_core_dev *mdev, int protocol,
773 int priority, int enable)
775 u32 in[MLX5_ST_SZ_DW(modify_cong_status_in)];
776 u32 out[MLX5_ST_SZ_DW(modify_cong_status_out)];
778 memset(in, 0, sizeof(in));
779 memset(out, 0, sizeof(out));
781 MLX5_SET(modify_cong_status_in, in, opcode,
782 MLX5_CMD_OP_MODIFY_CONG_STATUS);
783 MLX5_SET(modify_cong_status_in, in, cong_protocol, protocol);
784 MLX5_SET(modify_cong_status_in, in, priority, priority);
785 MLX5_SET(modify_cong_status_in, in, enable, enable);
787 return mlx5_cmd_exec_check_status(mdev, in, sizeof(in),
791 int mlx5_query_port_cong_params(struct mlx5_core_dev *mdev, int protocol,
792 void *out, int out_size)
794 u32 in[MLX5_ST_SZ_DW(query_cong_params_in)];
796 memset(in, 0, sizeof(in));
798 MLX5_SET(query_cong_params_in, in, opcode,
799 MLX5_CMD_OP_QUERY_CONG_PARAMS);
800 MLX5_SET(query_cong_params_in, in, cong_protocol, protocol);
802 return mlx5_cmd_exec_check_status(mdev, in, sizeof(in),
806 int mlx5_modify_port_cong_params(struct mlx5_core_dev *mdev,
807 void *in, int in_size)
809 u32 out[MLX5_ST_SZ_DW(modify_cong_params_out)];
811 memset(out, 0, sizeof(out));
813 MLX5_SET(modify_cong_params_in, in, opcode,
814 MLX5_CMD_OP_MODIFY_CONG_PARAMS);
816 return mlx5_cmd_exec_check_status(mdev, in, in_size, out, sizeof(out));
819 int mlx5_query_port_cong_statistics(struct mlx5_core_dev *mdev, int clear,
820 void *out, int out_size)
822 u32 in[MLX5_ST_SZ_DW(query_cong_statistics_in)];
824 memset(in, 0, sizeof(in));
826 MLX5_SET(query_cong_statistics_in, in, opcode,
827 MLX5_CMD_OP_QUERY_CONG_STATISTICS);
828 MLX5_SET(query_cong_statistics_in, in, clear, clear);
830 return mlx5_cmd_exec_check_status(mdev, in, sizeof(in),
834 int mlx5_set_diagnostic_params(struct mlx5_core_dev *mdev, void *in,
837 u32 out[MLX5_ST_SZ_DW(set_diagnostic_params_out)];
839 memset(out, 0, sizeof(out));
841 MLX5_SET(set_diagnostic_params_in, in, opcode,
842 MLX5_CMD_OP_SET_DIAGNOSTICS);
844 return mlx5_cmd_exec_check_status(mdev, in, in_size, out, sizeof(out));
847 int mlx5_query_diagnostic_counters(struct mlx5_core_dev *mdev,
848 u8 num_of_samples, u16 sample_index,
849 void *out, int out_size)
851 u32 in[MLX5_ST_SZ_DW(query_diagnostic_counters_in)];
853 memset(in, 0, sizeof(in));
855 MLX5_SET(query_diagnostic_counters_in, in, opcode,
856 MLX5_CMD_OP_QUERY_DIAGNOSTICS);
857 MLX5_SET(query_diagnostic_counters_in, in, num_of_samples,
859 MLX5_SET(query_diagnostic_counters_in, in, sample_index, sample_index);
861 return mlx5_cmd_exec_check_status(mdev, in, sizeof(in), out, out_size);