2 * Copyright (c) 2015-2018 Mellanox Technologies. All rights reserved.
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
13 * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16 * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
31 #include <linux/kmod.h>
32 #include <linux/page.h>
33 #include <linux/slab.h>
34 #include <linux/if_vlan.h>
35 #include <linux/if_ether.h>
36 #include <linux/vmalloc.h>
37 #include <linux/moduleparam.h>
38 #include <linux/delay.h>
39 #include <linux/netdevice.h>
40 #include <linux/etherdevice.h>
41 #include <linux/ktime.h>
42 #include <linux/net_dim.h>
44 #include <netinet/in_systm.h>
45 #include <netinet/in.h>
46 #include <netinet/if_ether.h>
47 #include <netinet/ip.h>
48 #include <netinet/ip6.h>
49 #include <netinet/tcp.h>
50 #include <netinet/tcp_lro.h>
51 #include <netinet/udp.h>
52 #include <net/ethernet.h>
54 #include <sys/buf_ring.h>
55 #include <sys/kthread.h>
60 #include <net/rss_config.h>
61 #include <netinet/in_rss.h>
64 #include <machine/bus.h>
66 #include <dev/mlx5/driver.h>
67 #include <dev/mlx5/qp.h>
68 #include <dev/mlx5/cq.h>
69 #include <dev/mlx5/port.h>
70 #include <dev/mlx5/vport.h>
71 #include <dev/mlx5/diagnostics.h>
73 #include <dev/mlx5/mlx5_core/wq.h>
74 #include <dev/mlx5/mlx5_core/transobj.h>
75 #include <dev/mlx5/mlx5_core/mlx5_core.h>
77 #define IEEE_8021QAZ_MAX_TCS 8
79 #define MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE 0x7
80 #define MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE 0xa
81 #define MLX5E_PARAMS_MAXIMUM_LOG_SQ_SIZE 0xe
83 #define MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE 0x7
84 #define MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE 0xa
85 #define MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE 0xe
87 #define MLX5E_MAX_RX_SEGS 7
89 #ifndef MLX5E_MAX_RX_BYTES
90 #define MLX5E_MAX_RX_BYTES MCLBYTES
93 #if (MLX5E_MAX_RX_SEGS == 1)
94 /* FreeBSD HW LRO is limited by 16KB - the size of max mbuf */
95 #define MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ MJUM16BYTES
97 #define MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ \
98 MIN(65535, MLX5E_MAX_RX_SEGS * MLX5E_MAX_RX_BYTES)
100 #define MLX5E_DIM_DEFAULT_PROFILE 3
101 #define MLX5E_DIM_MAX_RX_CQ_MODERATION_PKTS_WITH_LRO 16
102 #define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC 0x10
103 #define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE 0x3
104 #define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS 0x20
105 #define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC 0x10
106 #define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS 0x20
107 #define MLX5E_PARAMS_DEFAULT_MIN_RX_WQES 0x80
108 #define MLX5E_PARAMS_DEFAULT_RX_HASH_LOG_TBL_SZ 0x7
109 #define MLX5E_CACHELINE_SIZE CACHE_LINE_SIZE
110 #define MLX5E_HW2SW_MTU(hwmtu) \
111 ((hwmtu) - (ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + ETHER_CRC_LEN))
112 #define MLX5E_SW2HW_MTU(swmtu) \
113 ((swmtu) + (ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + ETHER_CRC_LEN))
114 #define MLX5E_SW2MB_MTU(swmtu) \
115 (MLX5E_SW2HW_MTU(swmtu) + MLX5E_NET_IP_ALIGN)
116 #define MLX5E_MTU_MIN 72 /* Min MTU allowed by the kernel */
117 #define MLX5E_MTU_MAX MIN(ETHERMTU_JUMBO, MJUM16BYTES) /* Max MTU of Ethernet
120 #define MLX5E_BUDGET_MAX 8192 /* RX and TX */
121 #define MLX5E_RX_BUDGET_MAX 256
122 #define MLX5E_SQ_BF_BUDGET 16
123 #define MLX5E_SQ_TX_QUEUE_SIZE 4096 /* SQ drbr queue size */
125 #define MLX5E_MAX_TX_NUM_TC 8 /* units */
126 #define MLX5E_MAX_TX_HEADER 128 /* bytes */
127 #define MLX5E_MAX_TX_PAYLOAD_SIZE 65536 /* bytes */
128 #define MLX5E_MAX_TX_MBUF_SIZE 65536 /* bytes */
129 #define MLX5E_MAX_TX_MBUF_FRAGS \
130 ((MLX5_SEND_WQE_MAX_WQEBBS * MLX5_SEND_WQEBB_NUM_DS) - \
131 (MLX5E_MAX_TX_HEADER / MLX5_SEND_WQE_DS) - \
132 1 /* the maximum value of the DS counter is 0x3F and not 0x40 */) /* units */
133 #define MLX5E_MAX_TX_INLINE \
134 (MLX5E_MAX_TX_HEADER - sizeof(struct mlx5e_tx_wqe) + \
135 sizeof(((struct mlx5e_tx_wqe *)0)->eth.inline_hdr_start)) /* bytes */
137 #define MLX5E_100MB (100000)
138 #define MLX5E_1GB (1000000)
140 MALLOC_DECLARE(M_MLX5EN);
142 struct mlx5_core_dev;
145 typedef void (mlx5e_cq_comp_t)(struct mlx5_core_cq *);
147 #define MLX5E_STATS_COUNT(a,b,c,d) a
148 #define MLX5E_STATS_VAR(a,b,c,d) b;
149 #define MLX5E_STATS_DESC(a,b,c,d) c, d,
151 #define MLX5E_VPORT_STATS(m) \
153 m(+1, u64 rx_packets, "rx_packets", "Received packets") \
154 m(+1, u64 rx_bytes, "rx_bytes", "Received bytes") \
155 m(+1, u64 tx_packets, "tx_packets", "Transmitted packets") \
156 m(+1, u64 tx_bytes, "tx_bytes", "Transmitted bytes") \
157 m(+1, u64 rx_error_packets, "rx_error_packets", "Received error packets") \
158 m(+1, u64 rx_error_bytes, "rx_error_bytes", "Received error bytes") \
159 m(+1, u64 tx_error_packets, "tx_error_packets", "Transmitted error packets") \
160 m(+1, u64 tx_error_bytes, "tx_error_bytes", "Transmitted error bytes") \
161 m(+1, u64 rx_unicast_packets, "rx_unicast_packets", "Received unicast packets") \
162 m(+1, u64 rx_unicast_bytes, "rx_unicast_bytes", "Received unicast bytes") \
163 m(+1, u64 tx_unicast_packets, "tx_unicast_packets", "Transmitted unicast packets") \
164 m(+1, u64 tx_unicast_bytes, "tx_unicast_bytes", "Transmitted unicast bytes") \
165 m(+1, u64 rx_multicast_packets, "rx_multicast_packets", "Received multicast packets") \
166 m(+1, u64 rx_multicast_bytes, "rx_multicast_bytes", "Received multicast bytes") \
167 m(+1, u64 tx_multicast_packets, "tx_multicast_packets", "Transmitted multicast packets") \
168 m(+1, u64 tx_multicast_bytes, "tx_multicast_bytes", "Transmitted multicast bytes") \
169 m(+1, u64 rx_broadcast_packets, "rx_broadcast_packets", "Received broadcast packets") \
170 m(+1, u64 rx_broadcast_bytes, "rx_broadcast_bytes", "Received broadcast bytes") \
171 m(+1, u64 tx_broadcast_packets, "tx_broadcast_packets", "Transmitted broadcast packets") \
172 m(+1, u64 tx_broadcast_bytes, "tx_broadcast_bytes", "Transmitted broadcast bytes") \
173 m(+1, u64 rx_out_of_buffer, "rx_out_of_buffer", "Receive out of buffer, no recv wqes events") \
175 m(+1, u64 tso_packets, "tso_packets", "Transmitted TSO packets") \
176 m(+1, u64 tso_bytes, "tso_bytes", "Transmitted TSO bytes") \
177 m(+1, u64 lro_packets, "lro_packets", "Received LRO packets") \
178 m(+1, u64 lro_bytes, "lro_bytes", "Received LRO bytes") \
179 m(+1, u64 sw_lro_queued, "sw_lro_queued", "Packets queued for SW LRO") \
180 m(+1, u64 sw_lro_flushed, "sw_lro_flushed", "Packets flushed from SW LRO") \
181 m(+1, u64 rx_csum_good, "rx_csum_good", "Received checksum valid packets") \
182 m(+1, u64 rx_csum_none, "rx_csum_none", "Received no checksum packets") \
183 m(+1, u64 tx_csum_offload, "tx_csum_offload", "Transmit checksum offload packets") \
184 m(+1, u64 tx_queue_dropped, "tx_queue_dropped", "Transmit queue dropped") \
185 m(+1, u64 tx_defragged, "tx_defragged", "Transmit queue defragged") \
186 m(+1, u64 rx_wqe_err, "rx_wqe_err", "Receive WQE errors") \
187 m(+1, u64 tx_jumbo_packets, "tx_jumbo_packets", "TX packets greater than 1518 octets")
189 #define MLX5E_VPORT_STATS_NUM (0 MLX5E_VPORT_STATS(MLX5E_STATS_COUNT))
191 struct mlx5e_vport_stats {
192 struct sysctl_ctx_list ctx;
194 MLX5E_VPORT_STATS(MLX5E_STATS_VAR)
195 u32 rx_out_of_buffer_prev;
198 #define MLX5E_PPORT_IEEE802_3_STATS(m) \
199 m(+1, u64 frames_tx, "frames_tx", "Frames transmitted") \
200 m(+1, u64 frames_rx, "frames_rx", "Frames received") \
201 m(+1, u64 check_seq_err, "check_seq_err", "Sequence errors") \
202 m(+1, u64 alignment_err, "alignment_err", "Alignment errors") \
203 m(+1, u64 octets_tx, "octets_tx", "Bytes transmitted") \
204 m(+1, u64 octets_received, "octets_received", "Bytes received") \
205 m(+1, u64 multicast_xmitted, "multicast_xmitted", "Multicast transmitted") \
206 m(+1, u64 broadcast_xmitted, "broadcast_xmitted", "Broadcast transmitted") \
207 m(+1, u64 multicast_rx, "multicast_rx", "Multicast received") \
208 m(+1, u64 broadcast_rx, "broadcast_rx", "Broadcast received") \
209 m(+1, u64 in_range_len_errors, "in_range_len_errors", "In range length errors") \
210 m(+1, u64 out_of_range_len, "out_of_range_len", "Out of range length errors") \
211 m(+1, u64 too_long_errors, "too_long_errors", "Too long errors") \
212 m(+1, u64 symbol_err, "symbol_err", "Symbol errors") \
213 m(+1, u64 mac_control_tx, "mac_control_tx", "MAC control transmitted") \
214 m(+1, u64 mac_control_rx, "mac_control_rx", "MAC control received") \
215 m(+1, u64 unsupported_op_rx, "unsupported_op_rx", "Unsupported operation received") \
216 m(+1, u64 pause_ctrl_rx, "pause_ctrl_rx", "Pause control received") \
217 m(+1, u64 pause_ctrl_tx, "pause_ctrl_tx", "Pause control transmitted")
219 #define MLX5E_PPORT_RFC2819_STATS(m) \
220 m(+1, u64 drop_events, "drop_events", "Dropped events") \
221 m(+1, u64 octets, "octets", "Octets") \
222 m(+1, u64 pkts, "pkts", "Packets") \
223 m(+1, u64 broadcast_pkts, "broadcast_pkts", "Broadcast packets") \
224 m(+1, u64 multicast_pkts, "multicast_pkts", "Multicast packets") \
225 m(+1, u64 crc_align_errors, "crc_align_errors", "CRC alignment errors") \
226 m(+1, u64 undersize_pkts, "undersize_pkts", "Undersized packets") \
227 m(+1, u64 oversize_pkts, "oversize_pkts", "Oversized packets") \
228 m(+1, u64 fragments, "fragments", "Fragments") \
229 m(+1, u64 jabbers, "jabbers", "Jabbers") \
230 m(+1, u64 collisions, "collisions", "Collisions")
232 #define MLX5E_PPORT_RFC2819_STATS_DEBUG(m) \
233 m(+1, u64 p64octets, "p64octets", "Bytes") \
234 m(+1, u64 p65to127octets, "p65to127octets", "Bytes") \
235 m(+1, u64 p128to255octets, "p128to255octets", "Bytes") \
236 m(+1, u64 p256to511octets, "p256to511octets", "Bytes") \
237 m(+1, u64 p512to1023octets, "p512to1023octets", "Bytes") \
238 m(+1, u64 p1024to1518octets, "p1024to1518octets", "Bytes") \
239 m(+1, u64 p1519to2047octets, "p1519to2047octets", "Bytes") \
240 m(+1, u64 p2048to4095octets, "p2048to4095octets", "Bytes") \
241 m(+1, u64 p4096to8191octets, "p4096to8191octets", "Bytes") \
242 m(+1, u64 p8192to10239octets, "p8192to10239octets", "Bytes")
244 #define MLX5E_PPORT_RFC2863_STATS_DEBUG(m) \
245 m(+1, u64 in_octets, "in_octets", "In octets") \
246 m(+1, u64 in_ucast_pkts, "in_ucast_pkts", "In unicast packets") \
247 m(+1, u64 in_discards, "in_discards", "In discards") \
248 m(+1, u64 in_errors, "in_errors", "In errors") \
249 m(+1, u64 in_unknown_protos, "in_unknown_protos", "In unknown protocols") \
250 m(+1, u64 out_octets, "out_octets", "Out octets") \
251 m(+1, u64 out_ucast_pkts, "out_ucast_pkts", "Out unicast packets") \
252 m(+1, u64 out_discards, "out_discards", "Out discards") \
253 m(+1, u64 out_errors, "out_errors", "Out errors") \
254 m(+1, u64 in_multicast_pkts, "in_multicast_pkts", "In multicast packets") \
255 m(+1, u64 in_broadcast_pkts, "in_broadcast_pkts", "In broadcast packets") \
256 m(+1, u64 out_multicast_pkts, "out_multicast_pkts", "Out multicast packets") \
257 m(+1, u64 out_broadcast_pkts, "out_broadcast_pkts", "Out broadcast packets")
259 #define MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG(m) \
260 m(+1, u64 time_since_last_clear, "time_since_last_clear", \
261 "Time since the last counters clear event (msec)") \
262 m(+1, u64 symbol_errors, "symbol_errors", "Symbol errors") \
263 m(+1, u64 sync_headers_errors, "sync_headers_errors", "Sync header error counter") \
264 m(+1, u64 bip_errors_lane0, "edpl_bip_errors_lane0", \
265 "Indicates the number of PRBS errors on lane 0") \
266 m(+1, u64 bip_errors_lane1, "edpl_bip_errors_lane1", \
267 "Indicates the number of PRBS errors on lane 1") \
268 m(+1, u64 bip_errors_lane2, "edpl_bip_errors_lane2", \
269 "Indicates the number of PRBS errors on lane 2") \
270 m(+1, u64 bip_errors_lane3, "edpl_bip_errors_lane3", \
271 "Indicates the number of PRBS errors on lane 3") \
272 m(+1, u64 fc_corrected_blocks_lane0, "fc_corrected_blocks_lane0", \
273 "FEC correctable block counter lane 0") \
274 m(+1, u64 fc_corrected_blocks_lane1, "fc_corrected_blocks_lane1", \
275 "FEC correctable block counter lane 1") \
276 m(+1, u64 fc_corrected_blocks_lane2, "fc_corrected_blocks_lane2", \
277 "FEC correctable block counter lane 2") \
278 m(+1, u64 fc_corrected_blocks_lane3, "fc_corrected_blocks_lane3", \
279 "FEC correctable block counter lane 3") \
280 m(+1, u64 rs_corrected_blocks, "rs_corrected_blocks", \
281 "FEC correcable block counter") \
282 m(+1, u64 rs_uncorrectable_blocks, "rs_uncorrectable_blocks", \
283 "FEC uncorrecable block counter") \
284 m(+1, u64 rs_no_errors_blocks, "rs_no_errors_blocks", \
285 "The number of RS-FEC blocks received that had no errors") \
286 m(+1, u64 rs_single_error_blocks, "rs_single_error_blocks", \
287 "The number of corrected RS-FEC blocks received that had" \
288 "exactly 1 error symbol") \
289 m(+1, u64 rs_corrected_symbols_total, "rs_corrected_symbols_total", \
290 "Port FEC corrected symbol counter") \
291 m(+1, u64 rs_corrected_symbols_lane0, "rs_corrected_symbols_lane0", \
292 "FEC corrected symbol counter lane 0") \
293 m(+1, u64 rs_corrected_symbols_lane1, "rs_corrected_symbols_lane1", \
294 "FEC corrected symbol counter lane 1") \
295 m(+1, u64 rs_corrected_symbols_lane2, "rs_corrected_symbols_lane2", \
296 "FEC corrected symbol counter lane 2") \
297 m(+1, u64 rs_corrected_symbols_lane3, "rs_corrected_symbols_lane3", \
298 "FEC corrected symbol counter lane 3")
300 /* Per priority statistics for PFC */
301 #define MLX5E_PPORT_PER_PRIO_STATS_SUB(m,n,p) \
302 m(n, p, +1, u64, rx_octets, "rx_octets", "Received octets") \
303 m(n, p, +1, u64, reserved_0, "reserved_0", "Reserved") \
304 m(n, p, +1, u64, reserved_1, "reserved_1", "Reserved") \
305 m(n, p, +1, u64, reserved_2, "reserved_2", "Reserved") \
306 m(n, p, +1, u64, rx_frames, "rx_frames", "Received frames") \
307 m(n, p, +1, u64, tx_octets, "tx_octets", "Transmitted octets") \
308 m(n, p, +1, u64, reserved_3, "reserved_3", "Reserved") \
309 m(n, p, +1, u64, reserved_4, "reserved_4", "Reserved") \
310 m(n, p, +1, u64, reserved_5, "reserved_5", "Reserved") \
311 m(n, p, +1, u64, tx_frames, "tx_frames", "Transmitted frames") \
312 m(n, p, +1, u64, rx_pause, "rx_pause", "Received pause frames") \
313 m(n, p, +1, u64, rx_pause_duration, "rx_pause_duration", \
314 "Received pause duration") \
315 m(n, p, +1, u64, tx_pause, "tx_pause", "Transmitted pause frames") \
316 m(n, p, +1, u64, tx_pause_duration, "tx_pause_duration", \
317 "Transmitted pause duration") \
318 m(n, p, +1, u64, rx_pause_transition, "rx_pause_transition", \
319 "Received pause transitions") \
320 m(n, p, +1, u64, rx_discards, "rx_discards", "Discarded received frames") \
321 m(n, p, +1, u64, device_stall_minor_watermark, \
322 "device_stall_minor_watermark", "Device stall minor watermark") \
323 m(n, p, +1, u64, device_stall_critical_watermark, \
324 "device_stall_critical_watermark", "Device stall critical watermark")
326 #define MLX5E_PPORT_PER_PRIO_STATS_PREFIX(m,p,c,t,f,s,d) \
327 m(c, t pri_##p##_##f, "prio" #p "_" s, "Priority " #p " - " d)
329 #define MLX5E_PPORT_PER_PRIO_STATS_NUM_PRIO 8
331 #define MLX5E_PPORT_PER_PRIO_STATS(m) \
332 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,0) \
333 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,1) \
334 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,2) \
335 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,3) \
336 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,4) \
337 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,5) \
338 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,6) \
339 MLX5E_PPORT_PER_PRIO_STATS_SUB(MLX5E_PPORT_PER_PRIO_STATS_PREFIX,m,7)
342 * Make sure to update mlx5e_update_pport_counters()
343 * when adding a new MLX5E_PPORT_STATS block
345 #define MLX5E_PPORT_STATS(m) \
346 MLX5E_PPORT_PER_PRIO_STATS(m) \
347 MLX5E_PPORT_IEEE802_3_STATS(m) \
348 MLX5E_PPORT_RFC2819_STATS(m)
350 #define MLX5E_PORT_STATS_DEBUG(m) \
351 MLX5E_PPORT_RFC2819_STATS_DEBUG(m) \
352 MLX5E_PPORT_RFC2863_STATS_DEBUG(m) \
353 MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG(m)
355 #define MLX5E_PPORT_IEEE802_3_STATS_NUM \
356 (0 MLX5E_PPORT_IEEE802_3_STATS(MLX5E_STATS_COUNT))
357 #define MLX5E_PPORT_RFC2819_STATS_NUM \
358 (0 MLX5E_PPORT_RFC2819_STATS(MLX5E_STATS_COUNT))
359 #define MLX5E_PPORT_STATS_NUM \
360 (0 MLX5E_PPORT_STATS(MLX5E_STATS_COUNT))
362 #define MLX5E_PPORT_PER_PRIO_STATS_NUM \
363 (0 MLX5E_PPORT_PER_PRIO_STATS(MLX5E_STATS_COUNT))
364 #define MLX5E_PPORT_RFC2819_STATS_DEBUG_NUM \
365 (0 MLX5E_PPORT_RFC2819_STATS_DEBUG(MLX5E_STATS_COUNT))
366 #define MLX5E_PPORT_RFC2863_STATS_DEBUG_NUM \
367 (0 MLX5E_PPORT_RFC2863_STATS_DEBUG(MLX5E_STATS_COUNT))
368 #define MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG_NUM \
369 (0 MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG(MLX5E_STATS_COUNT))
370 #define MLX5E_PORT_STATS_DEBUG_NUM \
371 (0 MLX5E_PORT_STATS_DEBUG(MLX5E_STATS_COUNT))
373 struct mlx5e_pport_stats {
374 struct sysctl_ctx_list ctx;
376 MLX5E_PPORT_STATS(MLX5E_STATS_VAR)
379 struct mlx5e_port_stats_debug {
380 struct sysctl_ctx_list ctx;
382 MLX5E_PORT_STATS_DEBUG(MLX5E_STATS_VAR)
385 #define MLX5E_RQ_STATS(m) \
386 m(+1, u64 packets, "packets", "Received packets") \
387 m(+1, u64 bytes, "bytes", "Received bytes") \
388 m(+1, u64 csum_none, "csum_none", "Received packets") \
389 m(+1, u64 lro_packets, "lro_packets", "Received LRO packets") \
390 m(+1, u64 lro_bytes, "lro_bytes", "Received LRO bytes") \
391 m(+1, u64 sw_lro_queued, "sw_lro_queued", "Packets queued for SW LRO") \
392 m(+1, u64 sw_lro_flushed, "sw_lro_flushed", "Packets flushed from SW LRO") \
393 m(+1, u64 wqe_err, "wqe_err", "Received packets")
395 #define MLX5E_RQ_STATS_NUM (0 MLX5E_RQ_STATS(MLX5E_STATS_COUNT))
397 struct mlx5e_rq_stats {
398 struct sysctl_ctx_list ctx;
400 MLX5E_RQ_STATS(MLX5E_STATS_VAR)
403 #define MLX5E_SQ_STATS(m) \
404 m(+1, u64 packets, "packets", "Transmitted packets") \
405 m(+1, u64 bytes, "bytes", "Transmitted bytes") \
406 m(+1, u64 tso_packets, "tso_packets", "Transmitted packets") \
407 m(+1, u64 tso_bytes, "tso_bytes", "Transmitted bytes") \
408 m(+1, u64 csum_offload_none, "csum_offload_none", "Transmitted packets") \
409 m(+1, u64 defragged, "defragged", "Transmitted packets") \
410 m(+1, u64 dropped, "dropped", "Transmitted packets") \
411 m(+1, u64 nop, "nop", "Transmitted packets")
413 #define MLX5E_SQ_STATS_NUM (0 MLX5E_SQ_STATS(MLX5E_STATS_COUNT))
415 struct mlx5e_sq_stats {
416 struct sysctl_ctx_list ctx;
418 MLX5E_SQ_STATS(MLX5E_STATS_VAR)
422 struct mlx5e_vport_stats vport;
423 struct mlx5e_pport_stats pport;
424 struct mlx5e_port_stats_debug port_stats_debug;
427 struct mlx5e_rq_param {
428 u32 rqc [MLX5_ST_SZ_DW(rqc)];
429 struct mlx5_wq_param wq;
432 struct mlx5e_sq_param {
433 u32 sqc [MLX5_ST_SZ_DW(sqc)];
434 struct mlx5_wq_param wq;
437 struct mlx5e_cq_param {
438 u32 cqc [MLX5_ST_SZ_DW(cqc)];
439 struct mlx5_wq_param wq;
442 struct mlx5e_params {
446 u8 default_vlan_prio;
448 u8 rx_cq_moderation_mode;
449 u8 tx_cq_moderation_mode;
450 u16 rx_cq_moderation_usec;
451 u16 rx_cq_moderation_pkts;
452 u16 tx_cq_moderation_usec;
453 u16 tx_cq_moderation_pkts;
458 u16 rx_hash_log_tbl_sz;
459 u32 tx_pauseframe_control __aligned(4);
460 u32 rx_pauseframe_control __aligned(4);
461 u32 tx_priority_flow_control __aligned(4);
462 u32 rx_priority_flow_control __aligned(4);
464 u8 tx_min_inline_mode;
468 #define MLX5E_PARAMS(m) \
469 m(+1, u64 tx_queue_size_max, "tx_queue_size_max", "Max send queue size") \
470 m(+1, u64 rx_queue_size_max, "rx_queue_size_max", "Max receive queue size") \
471 m(+1, u64 tx_queue_size, "tx_queue_size", "Default send queue size") \
472 m(+1, u64 rx_queue_size, "rx_queue_size", "Default receive queue size") \
473 m(+1, u64 channels, "channels", "Default number of channels") \
474 m(+1, u64 channels_rsss, "channels_rsss", "Default channels receive side scaling stride") \
475 m(+1, u64 coalesce_usecs_max, "coalesce_usecs_max", "Maximum usecs for joining packets") \
476 m(+1, u64 coalesce_pkts_max, "coalesce_pkts_max", "Maximum packets to join") \
477 m(+1, u64 rx_coalesce_usecs, "rx_coalesce_usecs", "Limit in usec for joining rx packets") \
478 m(+1, u64 rx_coalesce_pkts, "rx_coalesce_pkts", "Maximum number of rx packets to join") \
479 m(+1, u64 rx_coalesce_mode, "rx_coalesce_mode", "0: EQE fixed mode 1: CQE fixed mode 2: EQE auto mode 3: CQE auto mode") \
480 m(+1, u64 tx_coalesce_usecs, "tx_coalesce_usecs", "Limit in usec for joining tx packets") \
481 m(+1, u64 tx_coalesce_pkts, "tx_coalesce_pkts", "Maximum number of tx packets to join") \
482 m(+1, u64 tx_coalesce_mode, "tx_coalesce_mode", "0: EQE mode 1: CQE mode") \
483 m(+1, u64 tx_completion_fact, "tx_completion_fact", "1..MAX: Completion event ratio") \
484 m(+1, u64 tx_completion_fact_max, "tx_completion_fact_max", "Maximum completion event ratio") \
485 m(+1, u64 hw_lro, "hw_lro", "set to enable hw_lro") \
486 m(+1, u64 cqe_zipping, "cqe_zipping", "0 : CQE zipping disabled") \
487 m(+1, u64 modify_tx_dma, "modify_tx_dma", "0: Enable TX 1: Disable TX") \
488 m(+1, u64 modify_rx_dma, "modify_rx_dma", "0: Enable RX 1: Disable RX") \
489 m(+1, u64 diag_pci_enable, "diag_pci_enable", "0: Disabled 1: Enabled") \
490 m(+1, u64 diag_general_enable, "diag_general_enable", "0: Disabled 1: Enabled") \
491 m(+1, u64 hw_mtu, "hw_mtu", "Current hardware MTU value") \
492 m(+1, u64 mc_local_lb, "mc_local_lb", "0: Local multicast loopback enabled 1: Disabled") \
493 m(+1, u64 uc_local_lb, "uc_local_lb", "0: Local unicast loopback enabled 1: Disabled")
496 #define MLX5E_PARAMS_NUM (0 MLX5E_PARAMS(MLX5E_STATS_COUNT))
498 struct mlx5e_params_ethtool {
500 MLX5E_PARAMS(MLX5E_STATS_VAR)
501 u64 max_bw_value[IEEE_8021QAZ_MAX_TCS];
502 u8 max_bw_share[IEEE_8021QAZ_MAX_TCS];
503 u8 prio_tc[IEEE_8021QAZ_MAX_TCS];
504 u8 dscp2prio[MLX5_MAX_SUPPORTED_DSCP];
508 /* EEPROM Standards for plug in modules */
509 #ifndef MLX5E_ETH_MODULE_SFF_8472
510 #define MLX5E_ETH_MODULE_SFF_8472 0x1
511 #define MLX5E_ETH_MODULE_SFF_8472_LEN 128
514 #ifndef MLX5E_ETH_MODULE_SFF_8636
515 #define MLX5E_ETH_MODULE_SFF_8636 0x2
516 #define MLX5E_ETH_MODULE_SFF_8636_LEN 256
519 #ifndef MLX5E_ETH_MODULE_SFF_8436
520 #define MLX5E_ETH_MODULE_SFF_8436 0x3
521 #define MLX5E_ETH_MODULE_SFF_8436_LEN 256
524 /* EEPROM I2C Addresses */
525 #define MLX5E_I2C_ADDR_LOW 0x50
526 #define MLX5E_I2C_ADDR_HIGH 0x51
528 #define MLX5E_EEPROM_LOW_PAGE 0x0
529 #define MLX5E_EEPROM_HIGH_PAGE 0x3
531 #define MLX5E_EEPROM_HIGH_PAGE_OFFSET 128
532 #define MLX5E_EEPROM_PAGE_LENGTH 256
534 #define MLX5E_EEPROM_INFO_BYTES 0x3
537 /* data path - accessed per cqe */
540 /* data path - accessed per HW polling */
541 struct mlx5_core_cq mcq;
544 struct mlx5e_priv *priv;
545 struct mlx5_wq_ctrl wq_ctrl;
546 } __aligned(MLX5E_CACHELINE_SIZE);
548 struct mlx5e_rq_mbuf {
549 bus_dmamap_t dma_map;
556 struct mlx5_wq_ll wq;
558 bus_dma_tag_t dma_tag;
561 struct mlx5e_rq_mbuf *mbuf;
563 struct mlx5e_rq_stats stats;
566 volatile int enabled;
569 /* Dynamic Interrupt Moderation */
573 struct mlx5_wq_ctrl wq_ctrl;
575 struct mlx5e_channel *channel;
576 struct callout watchdog;
577 } __aligned(MLX5E_CACHELINE_SIZE);
579 struct mlx5e_sq_mbuf {
580 bus_dmamap_t dma_map;
591 struct mlx5e_snd_tag {
592 struct m_snd_tag m_snd_tag; /* send tag */
593 u32 type; /* tag type */
599 bus_dma_tag_t dma_tag;
600 struct mtx comp_lock;
602 /* dirtied @completion */
606 u16 pc __aligned(MLX5E_CACHELINE_SIZE);
608 u16 cev_counter; /* completion event counter */
609 u16 cev_factor; /* completion event factor */
610 u16 cev_next_state; /* next completion event state */
611 #define MLX5E_CEV_STATE_INITIAL 0 /* timer not started */
612 #define MLX5E_CEV_STATE_SEND_NOPS 1 /* send NOPs */
613 #define MLX5E_CEV_STATE_HOLD_NOPS 2 /* don't send NOPs yet */
614 u16 running; /* set if SQ is running */
615 struct callout cev_callout;
620 struct mlx5e_sq_stats stats;
624 /* pointers to per packet info: write@xmit, read@completion */
625 struct mlx5e_sq_mbuf *mbuf;
629 struct mlx5_wq_cyc wq;
638 #define MLX5E_INSERT_VLAN 1
639 #define MLX5E_INSERT_NON_VLAN 2
642 struct mlx5_wq_ctrl wq_ctrl;
643 struct mlx5e_priv *priv;
645 } __aligned(MLX5E_CACHELINE_SIZE);
648 mlx5e_sq_has_room_for(struct mlx5e_sq *sq, u16 n)
653 return ((sq->wq.sz_m1 & (cc - pc)) >= n || cc == pc);
657 mlx5e_sq_queue_level(struct mlx5e_sq *sq)
668 return (((sq->wq.sz_m1 & (pc - cc)) *
669 IF_SND_QUEUE_LEVEL_MAX) / sq->wq.sz_m1);
672 struct mlx5e_channel {
675 struct mlx5e_snd_tag tag;
676 struct mlx5e_sq sq[MLX5E_MAX_TX_NUM_TC];
681 struct mlx5e_priv *priv;
684 } __aligned(MLX5E_CACHELINE_SIZE);
686 enum mlx5e_traffic_types {
691 MLX5E_TT_IPV4_IPSEC_AH,
692 MLX5E_TT_IPV6_IPSEC_AH,
693 MLX5E_TT_IPV4_IPSEC_ESP,
694 MLX5E_TT_IPV6_IPSEC_ESP,
702 MLX5E_RQT_SPREADING = 0,
703 MLX5E_RQT_DEFAULT_RQ = 1,
707 struct mlx5_flow_rule;
709 struct mlx5e_eth_addr_info {
710 u8 addr [ETH_ALEN + 2];
712 /* flow table rule per traffic type */
713 struct mlx5_flow_rule *ft_rule[MLX5E_NUM_TT];
716 #define MLX5E_ETH_ADDR_HASH_SIZE (1 << BITS_PER_BYTE)
718 struct mlx5e_eth_addr_hash_node;
720 struct mlx5e_eth_addr_hash_head {
721 struct mlx5e_eth_addr_hash_node *lh_first;
724 struct mlx5e_eth_addr_db {
725 struct mlx5e_eth_addr_hash_head if_uc[MLX5E_ETH_ADDR_HASH_SIZE];
726 struct mlx5e_eth_addr_hash_head if_mc[MLX5E_ETH_ADDR_HASH_SIZE];
727 struct mlx5e_eth_addr_info broadcast;
728 struct mlx5e_eth_addr_info allmulti;
729 struct mlx5e_eth_addr_info promisc;
730 bool broadcast_enabled;
731 bool allmulti_enabled;
732 bool promisc_enabled;
736 MLX5E_STATE_ASYNC_EVENTS_ENABLE,
741 MLX5_BW_NO_LIMIT = 0,
742 MLX5_100_MBPS_UNIT = 3,
746 struct mlx5e_vlan_db {
747 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
748 struct mlx5_flow_rule *active_vlans_ft_rule[VLAN_N_VID];
749 struct mlx5_flow_rule *untagged_ft_rule;
750 struct mlx5_flow_rule *any_cvlan_ft_rule;
751 struct mlx5_flow_rule *any_svlan_ft_rule;
752 bool filter_disabled;
755 struct mlx5e_flow_table {
757 struct mlx5_flow_table *t;
758 struct mlx5_flow_group **g;
761 struct mlx5e_flow_tables {
762 struct mlx5_flow_namespace *ns;
763 struct mlx5e_flow_table vlan;
764 struct mlx5e_flow_table main;
765 struct mlx5e_flow_table inner_rss;
772 #define MLX5E_TSTMP_PREC 10
774 struct mlx5e_clbr_point {
777 uint64_t clbr_hw_prev;
778 uint64_t clbr_hw_curr;
783 struct mlx5_core_dev *mdev; /* must be first */
785 /* priv data path fields - start */
786 int order_base_2_num_channels;
787 int queue_mapping_channel_mask;
789 int default_vlan_prio;
790 /* priv data path fields - end */
794 #define PRIV_LOCK(priv) sx_xlock(&(priv)->state_lock)
795 #define PRIV_UNLOCK(priv) sx_xunlock(&(priv)->state_lock)
796 #define PRIV_LOCKED(priv) sx_xlocked(&(priv)->state_lock)
797 struct sx state_lock; /* Protects Interface state */
798 struct mlx5_uar cq_uar;
801 struct mlx5_core_mr mr;
802 volatile unsigned int channel_refs;
804 u32 tisn[MLX5E_MAX_TX_NUM_TC];
806 u32 tirn[MLX5E_NUM_TT];
808 struct mlx5e_flow_tables fts;
809 struct mlx5e_eth_addr_db eth_addr;
810 struct mlx5e_vlan_db vlan;
812 struct mlx5e_params params;
813 struct mlx5e_params_ethtool params_ethtool;
814 union mlx5_core_pci_diagnostics params_pci;
815 union mlx5_core_general_diagnostics params_general;
816 struct mtx async_events_mtx; /* sync hw events */
817 struct work_struct update_stats_work;
818 struct work_struct update_carrier_work;
819 struct work_struct set_rx_mode_work;
820 MLX5_DECLARE_DOORBELL_LOCK(doorbell_lock)
823 struct sysctl_ctx_list sysctl_ctx;
824 struct sysctl_oid *sysctl_ifnet;
825 struct sysctl_oid *sysctl_hw;
827 struct mlx5e_stats stats;
830 struct workqueue_struct *wq;
832 eventhandler_tag vlan_detach;
833 eventhandler_tag vlan_attach;
834 struct ifmedia media;
835 int media_status_last;
836 int media_active_last;
838 struct callout watchdog;
840 struct mlx5e_rl_priv_data rl;
843 struct callout tstmp_clbr;
846 struct mlx5e_clbr_point clbr_points[2];
849 struct pfil_head *pfil;
850 struct mlx5e_channel channel[];
853 #define MLX5E_NET_IP_ALIGN 2
855 struct mlx5e_tx_wqe {
856 struct mlx5_wqe_ctrl_seg ctrl;
857 struct mlx5_wqe_eth_seg eth;
860 struct mlx5e_rx_wqe {
861 struct mlx5_wqe_srq_next_seg next;
862 struct mlx5_wqe_data_seg data[];
865 /* the size of the structure above must be power of two */
866 CTASSERT(powerof2(sizeof(struct mlx5e_rx_wqe)));
868 struct mlx5e_eeprom {
880 #define MLX5E_FLD_MAX(typ, fld) ((1ULL << __mlx5_bit_sz(typ, fld)) - 1ULL)
882 int mlx5e_xmit(struct ifnet *, struct mbuf *);
884 int mlx5e_open_locked(struct ifnet *);
885 int mlx5e_close_locked(struct ifnet *);
887 void mlx5e_cq_error_event(struct mlx5_core_cq *mcq, int event);
888 void mlx5e_rx_cq_comp(struct mlx5_core_cq *);
889 void mlx5e_tx_cq_comp(struct mlx5_core_cq *);
890 struct mlx5_cqe64 *mlx5e_get_cqe(struct mlx5e_cq *cq);
892 void mlx5e_dim_work(struct work_struct *);
893 void mlx5e_dim_build_cq_param(struct mlx5e_priv *, struct mlx5e_cq_param *);
895 int mlx5e_open_flow_table(struct mlx5e_priv *priv);
896 void mlx5e_close_flow_table(struct mlx5e_priv *priv);
897 void mlx5e_set_rx_mode_core(struct mlx5e_priv *priv);
898 void mlx5e_set_rx_mode_work(struct work_struct *work);
900 void mlx5e_vlan_rx_add_vid(void *, struct ifnet *, u16);
901 void mlx5e_vlan_rx_kill_vid(void *, struct ifnet *, u16);
902 void mlx5e_enable_vlan_filter(struct mlx5e_priv *priv);
903 void mlx5e_disable_vlan_filter(struct mlx5e_priv *priv);
904 int mlx5e_add_all_vlan_rules(struct mlx5e_priv *priv);
905 void mlx5e_del_all_vlan_rules(struct mlx5e_priv *priv);
908 mlx5e_tx_notify_hw(struct mlx5e_sq *sq, u32 *wqe, int bf_sz)
910 u16 ofst = MLX5_BF_OFFSET + sq->bf_offset;
912 /* ensure wqe is visible to device before updating doorbell record */
915 *sq->wq.db = cpu_to_be32(sq->pc);
918 * Ensure the doorbell record is visible to device before ringing
924 __iowrite64_copy(sq->uar.bf_map + ofst, wqe, bf_sz);
926 /* flush the write-combining mapped buffer */
930 mlx5_write64(wqe, sq->uar.map + ofst,
931 MLX5_GET_DOORBELL_LOCK(&sq->priv->doorbell_lock));
934 sq->bf_offset ^= sq->bf_buf_size;
938 mlx5e_cq_arm(struct mlx5e_cq *cq, spinlock_t *dblock)
940 struct mlx5_core_cq *mcq;
943 mlx5_cq_arm(mcq, MLX5_CQ_DB_REQ_NOT, mcq->uar->map, dblock, cq->wq.cc);
947 mlx5e_ref_channel(struct mlx5e_priv *priv)
950 KASSERT(priv->channel_refs < INT_MAX,
951 ("Channel refs will overflow"));
952 atomic_fetchadd_int(&priv->channel_refs, 1);
956 mlx5e_unref_channel(struct mlx5e_priv *priv)
959 KASSERT(priv->channel_refs > 0,
960 ("Channel refs is not greater than zero"));
961 atomic_fetchadd_int(&priv->channel_refs, -1);
964 extern const struct ethtool_ops mlx5e_ethtool_ops;
965 void mlx5e_create_ethtool(struct mlx5e_priv *);
966 void mlx5e_create_stats(struct sysctl_ctx_list *,
967 struct sysctl_oid_list *, const char *,
968 const char **, unsigned, u64 *);
969 void mlx5e_send_nop(struct mlx5e_sq *, u32);
970 void mlx5e_sq_cev_timeout(void *);
971 int mlx5e_refresh_channel_params(struct mlx5e_priv *);
972 int mlx5e_open_cq(struct mlx5e_priv *, struct mlx5e_cq_param *,
973 struct mlx5e_cq *, mlx5e_cq_comp_t *, int eq_ix);
974 void mlx5e_close_cq(struct mlx5e_cq *);
975 void mlx5e_free_sq_db(struct mlx5e_sq *);
976 int mlx5e_alloc_sq_db(struct mlx5e_sq *);
977 int mlx5e_enable_sq(struct mlx5e_sq *, struct mlx5e_sq_param *, int tis_num);
978 int mlx5e_modify_sq(struct mlx5e_sq *, int curr_state, int next_state);
979 void mlx5e_disable_sq(struct mlx5e_sq *);
980 void mlx5e_drain_sq(struct mlx5e_sq *);
981 void mlx5e_modify_tx_dma(struct mlx5e_priv *priv, uint8_t value);
982 void mlx5e_modify_rx_dma(struct mlx5e_priv *priv, uint8_t value);
983 void mlx5e_resume_sq(struct mlx5e_sq *sq);
984 void mlx5e_update_sq_inline(struct mlx5e_sq *sq);
985 void mlx5e_refresh_sq_inline(struct mlx5e_priv *priv);
987 #endif /* _MLX5_EN_H_ */