2 * Copyright (c) 2013-2017, Mellanox Technologies, Ltd. All rights reserved.
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
13 * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16 * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 MLX5_EVENT_TYPE_COMP = 0x0,
33 MLX5_EVENT_TYPE_PATH_MIG = 0x1,
34 MLX5_EVENT_TYPE_COMM_EST = 0x2,
35 MLX5_EVENT_TYPE_SQ_DRAINED = 0x3,
36 MLX5_EVENT_TYPE_SRQ_LAST_WQE = 0x13,
37 MLX5_EVENT_TYPE_SRQ_RQ_LIMIT = 0x14,
38 MLX5_EVENT_TYPE_DCT_DRAINED = 0x1c,
39 MLX5_EVENT_TYPE_DCT_KEY_VIOLATION = 0x1d,
40 MLX5_EVENT_TYPE_CQ_ERROR = 0x4,
41 MLX5_EVENT_TYPE_WQ_CATAS_ERROR = 0x5,
42 MLX5_EVENT_TYPE_PATH_MIG_FAILED = 0x7,
43 MLX5_EVENT_TYPE_PAGE_FAULT = 0xc,
44 MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
45 MLX5_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
46 MLX5_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
47 MLX5_EVENT_TYPE_INTERNAL_ERROR = 0x8,
48 MLX5_EVENT_TYPE_PORT_CHANGE = 0x9,
49 MLX5_EVENT_TYPE_GPIO_EVENT = 0x15,
50 MLX5_EVENT_TYPE_CODING_PORT_MODULE_EVENT = 0x16,
51 MLX5_EVENT_TYPE_CODING_TEMP_WARNING_EVENT = 0x17,
52 MLX5_EVENT_TYPE_REMOTE_CONFIG = 0x19,
53 MLX5_EVENT_TYPE_CODING_DCBX_CHANGE_EVENT = 0x1e,
54 MLX5_EVENT_TYPE_CODING_PPS_EVENT = 0x25,
55 MLX5_EVENT_TYPE_CODING_GENERAL_NOTIFICATION_EVENT = 0x22,
56 MLX5_EVENT_TYPE_DB_BF_CONGESTION = 0x1a,
57 MLX5_EVENT_TYPE_STALL_EVENT = 0x1b,
58 MLX5_EVENT_TYPE_DROPPED_PACKET_LOGGED_EVENT = 0x1f,
59 MLX5_EVENT_TYPE_CMD = 0xa,
60 MLX5_EVENT_TYPE_PAGE_REQUEST = 0xb,
61 MLX5_EVENT_TYPE_NIC_VPORT_CHANGE = 0xd
65 MLX5_MODIFY_TIR_BITMASK_LRO = 0x0,
66 MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE = 0x1,
67 MLX5_MODIFY_TIR_BITMASK_HASH = 0x2,
68 MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN = 0x3,
69 MLX5_MODIFY_TIR_BITMASK_SELF_LB_EN = 0x4
73 MLX5_MODIFY_RQT_BITMASK_RQN_LIST = 0x1,
77 MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0,
78 MLX5_SET_HCA_CAP_OP_MOD_ATOMIC = 0x3,
82 MLX5_CMD_OP_QUERY_HCA_CAP = 0x100,
83 MLX5_CMD_OP_QUERY_ADAPTER = 0x101,
84 MLX5_CMD_OP_INIT_HCA = 0x102,
85 MLX5_CMD_OP_TEARDOWN_HCA = 0x103,
86 MLX5_CMD_OP_ENABLE_HCA = 0x104,
87 MLX5_CMD_OP_DISABLE_HCA = 0x105,
88 MLX5_CMD_OP_QUERY_PAGES = 0x107,
89 MLX5_CMD_OP_MANAGE_PAGES = 0x108,
90 MLX5_CMD_OP_SET_HCA_CAP = 0x109,
91 MLX5_CMD_OP_QUERY_ISSI = 0x10a,
92 MLX5_CMD_OP_SET_ISSI = 0x10b,
93 MLX5_CMD_OP_SET_DRIVER_VERSION = 0x10d,
94 MLX5_CMD_OP_QUERY_OTHER_HCA_CAP = 0x10e,
95 MLX5_CMD_OP_MODIFY_OTHER_HCA_CAP = 0x10f,
96 MLX5_CMD_OP_CREATE_MKEY = 0x200,
97 MLX5_CMD_OP_QUERY_MKEY = 0x201,
98 MLX5_CMD_OP_DESTROY_MKEY = 0x202,
99 MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS = 0x203,
100 MLX5_CMD_OP_PAGE_FAULT_RESUME = 0x204,
101 MLX5_CMD_OP_CREATE_EQ = 0x301,
102 MLX5_CMD_OP_DESTROY_EQ = 0x302,
103 MLX5_CMD_OP_QUERY_EQ = 0x303,
104 MLX5_CMD_OP_GEN_EQE = 0x304,
105 MLX5_CMD_OP_CREATE_CQ = 0x400,
106 MLX5_CMD_OP_DESTROY_CQ = 0x401,
107 MLX5_CMD_OP_QUERY_CQ = 0x402,
108 MLX5_CMD_OP_MODIFY_CQ = 0x403,
109 MLX5_CMD_OP_CREATE_QP = 0x500,
110 MLX5_CMD_OP_DESTROY_QP = 0x501,
111 MLX5_CMD_OP_RST2INIT_QP = 0x502,
112 MLX5_CMD_OP_INIT2RTR_QP = 0x503,
113 MLX5_CMD_OP_RTR2RTS_QP = 0x504,
114 MLX5_CMD_OP_RTS2RTS_QP = 0x505,
115 MLX5_CMD_OP_SQERR2RTS_QP = 0x506,
116 MLX5_CMD_OP_2ERR_QP = 0x507,
117 MLX5_CMD_OP_2RST_QP = 0x50a,
118 MLX5_CMD_OP_QUERY_QP = 0x50b,
119 MLX5_CMD_OP_SQD_RTS_QP = 0x50c,
120 MLX5_CMD_OP_INIT2INIT_QP = 0x50e,
121 MLX5_CMD_OP_CREATE_PSV = 0x600,
122 MLX5_CMD_OP_DESTROY_PSV = 0x601,
123 MLX5_CMD_OP_CREATE_SRQ = 0x700,
124 MLX5_CMD_OP_DESTROY_SRQ = 0x701,
125 MLX5_CMD_OP_QUERY_SRQ = 0x702,
126 MLX5_CMD_OP_ARM_RQ = 0x703,
127 MLX5_CMD_OP_CREATE_XRC_SRQ = 0x705,
128 MLX5_CMD_OP_DESTROY_XRC_SRQ = 0x706,
129 MLX5_CMD_OP_QUERY_XRC_SRQ = 0x707,
130 MLX5_CMD_OP_ARM_XRC_SRQ = 0x708,
131 MLX5_CMD_OP_CREATE_DCT = 0x710,
132 MLX5_CMD_OP_DESTROY_DCT = 0x711,
133 MLX5_CMD_OP_DRAIN_DCT = 0x712,
134 MLX5_CMD_OP_QUERY_DCT = 0x713,
135 MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION = 0x714,
136 MLX5_CMD_OP_SET_DC_CNAK_TRACE = 0x715,
137 MLX5_CMD_OP_QUERY_DC_CNAK_TRACE = 0x716,
138 MLX5_CMD_OP_QUERY_VPORT_STATE = 0x750,
139 MLX5_CMD_OP_MODIFY_VPORT_STATE = 0x751,
140 MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT = 0x752,
141 MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT = 0x753,
142 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754,
143 MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT = 0x755,
144 MLX5_CMD_OP_QUERY_ROCE_ADDRESS = 0x760,
145 MLX5_CMD_OP_SET_ROCE_ADDRESS = 0x761,
146 MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT = 0x762,
147 MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT = 0x763,
148 MLX5_CMD_OP_QUERY_HCA_VPORT_GID = 0x764,
149 MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY = 0x765,
150 MLX5_CMD_OP_QUERY_VPORT_COUNTER = 0x770,
151 MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771,
152 MLX5_CMD_OP_DEALLOC_Q_COUNTER = 0x772,
153 MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773,
154 MLX5_CMD_OP_SET_RATE_LIMIT = 0x780,
155 MLX5_CMD_OP_QUERY_RATE_LIMIT = 0x781,
156 MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT = 0x782,
157 MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT = 0x783,
158 MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT = 0x784,
159 MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT = 0x785,
160 MLX5_CMD_OP_CREATE_QOS_PARA_VPORT = 0x786,
161 MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT = 0x787,
162 MLX5_CMD_OP_ALLOC_PD = 0x800,
163 MLX5_CMD_OP_DEALLOC_PD = 0x801,
164 MLX5_CMD_OP_ALLOC_UAR = 0x802,
165 MLX5_CMD_OP_DEALLOC_UAR = 0x803,
166 MLX5_CMD_OP_CONFIG_INT_MODERATION = 0x804,
167 MLX5_CMD_OP_ACCESS_REG = 0x805,
168 MLX5_CMD_OP_ATTACH_TO_MCG = 0x806,
169 MLX5_CMD_OP_DETACH_FROM_MCG = 0x807,
170 MLX5_CMD_OP_GET_DROPPED_PACKET_LOG = 0x80a,
171 MLX5_CMD_OP_MAD_IFC = 0x50d,
172 MLX5_CMD_OP_QUERY_MAD_DEMUX = 0x80b,
173 MLX5_CMD_OP_SET_MAD_DEMUX = 0x80c,
174 MLX5_CMD_OP_NOP = 0x80d,
175 MLX5_CMD_OP_ALLOC_XRCD = 0x80e,
176 MLX5_CMD_OP_DEALLOC_XRCD = 0x80f,
177 MLX5_CMD_OP_SET_BURST_SIZE = 0x812,
178 MLX5_CMD_OP_QUERY_BURST_SIZE = 0x813,
179 MLX5_CMD_OP_ACTIVATE_TRACER = 0x814,
180 MLX5_CMD_OP_DEACTIVATE_TRACER = 0x815,
181 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816,
182 MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN = 0x817,
183 MLX5_CMD_OP_SET_DIAGNOSTICS = 0x820,
184 MLX5_CMD_OP_QUERY_DIAGNOSTICS = 0x821,
185 MLX5_CMD_OP_QUERY_CONG_STATUS = 0x822,
186 MLX5_CMD_OP_MODIFY_CONG_STATUS = 0x823,
187 MLX5_CMD_OP_QUERY_CONG_PARAMS = 0x824,
188 MLX5_CMD_OP_MODIFY_CONG_PARAMS = 0x825,
189 MLX5_CMD_OP_QUERY_CONG_STATISTICS = 0x826,
190 MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT = 0x827,
191 MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT = 0x828,
192 MLX5_CMD_OP_SET_L2_TABLE_ENTRY = 0x829,
193 MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY = 0x82a,
194 MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY = 0x82b,
195 MLX5_CMD_OP_SET_WOL_ROL = 0x830,
196 MLX5_CMD_OP_QUERY_WOL_ROL = 0x831,
197 MLX5_CMD_OP_CREATE_LAG = 0x840,
198 MLX5_CMD_OP_MODIFY_LAG = 0x841,
199 MLX5_CMD_OP_QUERY_LAG = 0x842,
200 MLX5_CMD_OP_DESTROY_LAG = 0x843,
201 MLX5_CMD_OP_CREATE_VPORT_LAG = 0x844,
202 MLX5_CMD_OP_DESTROY_VPORT_LAG = 0x845,
203 MLX5_CMD_OP_CREATE_TIR = 0x900,
204 MLX5_CMD_OP_MODIFY_TIR = 0x901,
205 MLX5_CMD_OP_DESTROY_TIR = 0x902,
206 MLX5_CMD_OP_QUERY_TIR = 0x903,
207 MLX5_CMD_OP_CREATE_SQ = 0x904,
208 MLX5_CMD_OP_MODIFY_SQ = 0x905,
209 MLX5_CMD_OP_DESTROY_SQ = 0x906,
210 MLX5_CMD_OP_QUERY_SQ = 0x907,
211 MLX5_CMD_OP_CREATE_RQ = 0x908,
212 MLX5_CMD_OP_MODIFY_RQ = 0x909,
213 MLX5_CMD_OP_DESTROY_RQ = 0x90a,
214 MLX5_CMD_OP_QUERY_RQ = 0x90b,
215 MLX5_CMD_OP_CREATE_RMP = 0x90c,
216 MLX5_CMD_OP_MODIFY_RMP = 0x90d,
217 MLX5_CMD_OP_DESTROY_RMP = 0x90e,
218 MLX5_CMD_OP_QUERY_RMP = 0x90f,
219 MLX5_CMD_OP_SET_DELAY_DROP_PARAMS = 0x910,
220 MLX5_CMD_OP_QUERY_DELAY_DROP_PARAMS = 0x911,
221 MLX5_CMD_OP_CREATE_TIS = 0x912,
222 MLX5_CMD_OP_MODIFY_TIS = 0x913,
223 MLX5_CMD_OP_DESTROY_TIS = 0x914,
224 MLX5_CMD_OP_QUERY_TIS = 0x915,
225 MLX5_CMD_OP_CREATE_RQT = 0x916,
226 MLX5_CMD_OP_MODIFY_RQT = 0x917,
227 MLX5_CMD_OP_DESTROY_RQT = 0x918,
228 MLX5_CMD_OP_QUERY_RQT = 0x919,
229 MLX5_CMD_OP_SET_FLOW_TABLE_ROOT = 0x92f,
230 MLX5_CMD_OP_CREATE_FLOW_TABLE = 0x930,
231 MLX5_CMD_OP_DESTROY_FLOW_TABLE = 0x931,
232 MLX5_CMD_OP_QUERY_FLOW_TABLE = 0x932,
233 MLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933,
234 MLX5_CMD_OP_DESTROY_FLOW_GROUP = 0x934,
235 MLX5_CMD_OP_QUERY_FLOW_GROUP = 0x935,
236 MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936,
237 MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY = 0x937,
238 MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY = 0x938,
239 MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939,
240 MLX5_CMD_OP_DEALLOC_FLOW_COUNTER = 0x93a,
241 MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b,
242 MLX5_CMD_OP_MODIFY_FLOW_TABLE = 0x93c,
243 MLX5_CMD_OP_ALLOC_ENCAP_HEADER = 0x93d,
244 MLX5_CMD_OP_DEALLOC_ENCAP_HEADER = 0x93e,
248 MLX5_ICMD_CMDS_OPCODE_ICMD_OPCODE_QUERY_FW_INFO = 0x8007,
249 MLX5_ICMD_CMDS_OPCODE_ICMD_QUERY_CAPABILITY = 0x8400,
250 MLX5_ICMD_CMDS_OPCODE_ICMD_ACCESS_REGISTER = 0x9001,
251 MLX5_ICMD_CMDS_OPCODE_ICMD_QUERY_VIRTUAL_MAC = 0x9003,
252 MLX5_ICMD_CMDS_OPCODE_ICMD_SET_VIRTUAL_MAC = 0x9004,
253 MLX5_ICMD_CMDS_OPCODE_ICMD_QUERY_WOL_ROL = 0x9005,
254 MLX5_ICMD_CMDS_OPCODE_ICMD_SET_WOL_ROL = 0x9006,
255 MLX5_ICMD_CMDS_OPCODE_ICMD_OCBB_INIT = 0x9007,
256 MLX5_ICMD_CMDS_OPCODE_ICMD_OCBB_QUERY_HEADER_STATUS = 0x9008,
257 MLX5_ICMD_CMDS_OPCODE_ICMD_OCBB_QUERY_ETOC_STATUS = 0x9009,
258 MLX5_ICMD_CMDS_OPCODE_ICMD_OCBB_SET_EVENT = 0x900a,
259 MLX5_ICMD_CMDS_OPCODE_ICMD_OPCODE_INIT_OCSD = 0xf004
262 struct mlx5_ifc_flow_table_fields_supported_bits {
265 u8 outer_ether_type[0x1];
267 u8 outer_first_prio[0x1];
268 u8 outer_first_cfi[0x1];
269 u8 outer_first_vid[0x1];
271 u8 outer_second_prio[0x1];
272 u8 outer_second_cfi[0x1];
273 u8 outer_second_vid[0x1];
274 u8 outer_ipv6_flow_label[0x1];
278 u8 outer_ip_protocol[0x1];
279 u8 outer_ip_ecn[0x1];
280 u8 outer_ip_dscp[0x1];
281 u8 outer_udp_sport[0x1];
282 u8 outer_udp_dport[0x1];
283 u8 outer_tcp_sport[0x1];
284 u8 outer_tcp_dport[0x1];
285 u8 outer_tcp_flags[0x1];
286 u8 outer_gre_protocol[0x1];
287 u8 outer_gre_key[0x1];
288 u8 outer_vxlan_vni[0x1];
289 u8 outer_geneve_vni[0x1];
290 u8 outer_geneve_oam[0x1];
291 u8 outer_geneve_protocol_type[0x1];
292 u8 outer_geneve_opt_len[0x1];
294 u8 source_eswitch_port[0x1];
298 u8 inner_ether_type[0x1];
300 u8 inner_first_prio[0x1];
301 u8 inner_first_cfi[0x1];
302 u8 inner_first_vid[0x1];
304 u8 inner_second_prio[0x1];
305 u8 inner_second_cfi[0x1];
306 u8 inner_second_vid[0x1];
307 u8 inner_ipv6_flow_label[0x1];
311 u8 inner_ip_protocol[0x1];
312 u8 inner_ip_ecn[0x1];
313 u8 inner_ip_dscp[0x1];
314 u8 inner_udp_sport[0x1];
315 u8 inner_udp_dport[0x1];
316 u8 inner_tcp_sport[0x1];
317 u8 inner_tcp_dport[0x1];
318 u8 inner_tcp_flags[0x1];
329 struct mlx5_ifc_eth_discard_cntrs_grp_bits {
330 u8 ingress_general_high[0x20];
332 u8 ingress_general_low[0x20];
334 u8 ingress_policy_engine_high[0x20];
336 u8 ingress_policy_engine_low[0x20];
338 u8 ingress_vlan_membership_high[0x20];
340 u8 ingress_vlan_membership_low[0x20];
342 u8 ingress_tag_frame_type_high[0x20];
344 u8 ingress_tag_frame_type_low[0x20];
346 u8 egress_vlan_membership_high[0x20];
348 u8 egress_vlan_membership_low[0x20];
350 u8 loopback_filter_high[0x20];
352 u8 loopback_filter_low[0x20];
354 u8 egress_general_high[0x20];
356 u8 egress_general_low[0x20];
358 u8 reserved_at_1c0[0x40];
360 u8 egress_hoq_high[0x20];
362 u8 egress_hoq_low[0x20];
364 u8 port_isolation_high[0x20];
366 u8 port_isolation_low[0x20];
368 u8 egress_policy_engine_high[0x20];
370 u8 egress_policy_engine_low[0x20];
372 u8 ingress_tx_link_down_high[0x20];
374 u8 ingress_tx_link_down_low[0x20];
376 u8 egress_stp_filter_high[0x20];
378 u8 egress_stp_filter_low[0x20];
380 u8 egress_hoq_stall_high[0x20];
382 u8 egress_hoq_stall_low[0x20];
384 u8 reserved_at_340[0x440];
386 struct mlx5_ifc_flow_table_prop_layout_bits {
389 u8 flow_counter[0x1];
390 u8 flow_modify_en[0x1];
392 u8 identified_miss_table[0x1];
393 u8 flow_table_modify[0x1];
396 u8 reset_root_to_default[0x1];
397 u8 reserved_at_a[0x16];
399 u8 reserved_at_20[0x2];
400 u8 log_max_ft_size[0x6];
401 u8 reserved_at_28[0x10];
402 u8 max_ft_level[0x8];
404 u8 reserved_at_40[0x20];
406 u8 reserved_at_60[0x18];
407 u8 log_max_ft_num[0x8];
409 u8 reserved_at_80[0x10];
410 u8 log_max_flow_counter[0x8];
411 u8 log_max_destination[0x8];
413 u8 reserved_at_a0[0x18];
414 u8 log_max_flow[0x8];
416 u8 reserved_at_c0[0x40];
418 struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;
420 struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
423 struct mlx5_ifc_odp_per_transport_service_cap_bits {
433 struct mlx5_ifc_flow_counter_list_bits {
435 u8 flow_counter_id[0x10];
441 MLX5_FLOW_CONTEXT_DEST_TYPE_VPORT = 0x0,
442 MLX5_FLOW_CONTEXT_DEST_TYPE_FLOW_TABLE = 0x1,
443 MLX5_FLOW_CONTEXT_DEST_TYPE_TIR = 0x2,
444 MLX5_FLOW_CONTEXT_DEST_TYPE_QP = 0x3,
447 struct mlx5_ifc_dest_format_struct_bits {
448 u8 destination_type[0x8];
449 u8 destination_id[0x18];
454 struct mlx5_ifc_ipv4_layout_bits {
455 u8 reserved_at_0[0x60];
460 struct mlx5_ifc_ipv6_layout_bits {
464 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
465 struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
466 struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
467 u8 reserved_at_0[0x80];
470 struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
500 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
502 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
505 struct mlx5_ifc_fte_match_set_misc_bits {
510 u8 source_port[0x10];
512 u8 outer_second_prio[0x3];
513 u8 outer_second_cfi[0x1];
514 u8 outer_second_vid[0xc];
515 u8 inner_second_prio[0x3];
516 u8 inner_second_cfi[0x1];
517 u8 inner_second_vid[0xc];
519 u8 outer_second_vlan_tag[0x1];
520 u8 inner_second_vlan_tag[0x1];
522 u8 gre_protocol[0x10];
535 u8 outer_ipv6_flow_label[0x14];
538 u8 inner_ipv6_flow_label[0x14];
541 u8 geneve_opt_len[0x6];
542 u8 geneve_protocol_type[0x10];
550 struct mlx5_ifc_cmd_pas_bits {
557 struct mlx5_ifc_uint64_bits {
563 struct mlx5_ifc_application_prio_entry_bits {
568 u8 protocol_id[0x10];
571 struct mlx5_ifc_nodnic_ring_doorbell_bits {
578 MLX5_ADS_STAT_RATE_NO_LIMIT = 0x0,
579 MLX5_ADS_STAT_RATE_2_5GBPS = 0x7,
580 MLX5_ADS_STAT_RATE_10GBPS = 0x8,
581 MLX5_ADS_STAT_RATE_30GBPS = 0x9,
582 MLX5_ADS_STAT_RATE_5GBPS = 0xa,
583 MLX5_ADS_STAT_RATE_20GBPS = 0xb,
584 MLX5_ADS_STAT_RATE_40GBPS = 0xc,
585 MLX5_ADS_STAT_RATE_60GBPS = 0xd,
586 MLX5_ADS_STAT_RATE_80GBPS = 0xe,
587 MLX5_ADS_STAT_RATE_120GBPS = 0xf,
590 struct mlx5_ifc_ads_bits {
603 u8 src_addr_index[0x8];
612 u8 rgid_rip[16][0x8];
632 struct mlx5_ifc_diagnostic_counter_cap_bits {
638 struct mlx5_ifc_debug_cap_bits {
640 u8 log_max_samples[0x8];
644 u8 health_mon_rx_activity[0x1];
646 u8 log_min_sample_period[0x8];
648 u8 reserved_2[0x1c0];
650 struct mlx5_ifc_diagnostic_counter_cap_bits diagnostic_counter[0x1f0];
653 struct mlx5_ifc_qos_cap_bits {
654 u8 packet_pacing[0x1];
655 u8 esw_scheduling[0x1];
656 u8 esw_bw_share[0x1];
657 u8 esw_rate_limit[0x1];
659 u8 packet_pacing_burst_bound[0x1];
660 u8 reserved_at_6[0x1a];
662 u8 reserved_at_20[0x20];
664 u8 packet_pacing_max_rate[0x20];
666 u8 packet_pacing_min_rate[0x20];
668 u8 reserved_at_80[0x10];
669 u8 packet_pacing_rate_table_size[0x10];
671 u8 esw_element_type[0x10];
672 u8 esw_tsar_type[0x10];
674 u8 reserved_at_c0[0x10];
675 u8 max_qos_para_vport[0x10];
677 u8 max_tsar_bw_share[0x20];
679 u8 reserved_at_100[0x700];
682 struct mlx5_ifc_snapshot_cap_bits {
684 u8 suspend_qp_uc[0x1];
685 u8 suspend_qp_ud[0x1];
686 u8 suspend_qp_rc[0x1];
691 u8 restore_mkey[0x1];
698 u8 reserved_3[0x7a0];
701 struct mlx5_ifc_e_switch_cap_bits {
702 u8 vport_svlan_strip[0x1];
703 u8 vport_cvlan_strip[0x1];
704 u8 vport_svlan_insert[0x1];
705 u8 vport_cvlan_insert_if_not_exist[0x1];
706 u8 vport_cvlan_insert_overwrite[0x1];
710 u8 nic_vport_node_guid_modify[0x1];
711 u8 nic_vport_port_guid_modify[0x1];
713 u8 reserved_1[0x7e0];
716 struct mlx5_ifc_flow_table_eswitch_cap_bits {
717 u8 reserved_0[0x200];
719 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;
721 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;
723 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;
725 u8 reserved_1[0x7800];
728 struct mlx5_ifc_flow_table_nic_cap_bits {
729 u8 nic_rx_multi_path_tirs[0x1];
730 u8 nic_rx_multi_path_tirs_fts[0x1];
731 u8 allow_sniffer_and_nic_rx_shared_tir[0x1];
732 u8 reserved_at_3[0x1fd];
734 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;
736 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_rdma;
738 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;
740 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;
742 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_rdma;
744 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;
746 u8 reserved_1[0x7200];
749 struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
753 u8 lro_psh_flag[0x1];
754 u8 lro_time_stamp[0x1];
755 u8 lro_max_msg_sz_mode[0x2];
756 u8 wqe_vlan_insert[0x1];
757 u8 self_lb_en_modifiable[0x1];
761 u8 multi_pkt_send_wqe[0x2];
762 u8 wqe_inline_mode[0x2];
763 u8 rss_ind_tbl_cap[0x4];
766 u8 tunnel_lso_const_out_ip_id[0x1];
767 u8 tunnel_lro_gre[0x1];
768 u8 tunnel_lro_vxlan[0x1];
769 u8 tunnel_statless_gre[0x1];
770 u8 tunnel_stateless_vxlan[0x1];
776 u8 max_geneve_opt_len[0x1];
777 u8 tunnel_stateless_geneve_rx[0x1];
780 u8 lro_min_mss_size[0x10];
782 u8 reserved_4[0x120];
784 u8 lro_timer_supported_periods[4][0x20];
786 u8 reserved_5[0x600];
790 MLX5_ROCE_CAP_L3_TYPE_GRH = 0x1,
791 MLX5_ROCE_CAP_L3_TYPE_IPV4 = 0x2,
792 MLX5_ROCE_CAP_L3_TYPE_IPV6 = 0x4,
795 struct mlx5_ifc_roce_cap_bits {
797 u8 rts2rts_primary_eth_prio[0x1];
798 u8 roce_rx_allow_untagged[0x1];
799 u8 rts2rts_src_addr_index_for_vlan_valid_vlan_id[0x1];
808 u8 roce_version[0x8];
811 u8 r_roce_dest_udp_port[0x10];
813 u8 r_roce_max_src_udp_port[0x10];
814 u8 r_roce_min_src_udp_port[0x10];
817 u8 roce_address_table_size[0x10];
819 u8 reserved_6[0x700];
823 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE = 0x1,
824 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES = 0x2,
825 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES = 0x4,
826 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES = 0x8,
827 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES = 0x10,
828 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES = 0x20,
829 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES = 0x40,
830 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES = 0x80,
831 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES = 0x100,
835 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE = 0x1,
836 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES = 0x2,
837 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES = 0x4,
838 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES = 0x8,
839 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES = 0x10,
840 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES = 0x20,
841 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES = 0x40,
842 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES = 0x80,
843 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES = 0x100,
846 struct mlx5_ifc_atomic_caps_bits {
849 u8 atomic_req_8B_endianess_mode[0x2];
851 u8 supported_atomic_req_8B_endianess_mode_1[0x1];
858 u8 atomic_operations[0x10];
861 u8 atomic_size_qp[0x10];
864 u8 atomic_size_dc[0x10];
866 u8 reserved_7[0x720];
869 struct mlx5_ifc_odp_cap_bits {
877 struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;
879 struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;
881 struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;
883 struct mlx5_ifc_odp_per_transport_service_cap_bits xrc_odp_caps;
885 struct mlx5_ifc_odp_per_transport_service_cap_bits dc_odp_caps;
887 u8 reserved_3[0x6e0];
891 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES = 0x0,
892 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES = 0x1,
893 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES = 0x2,
894 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES = 0x3,
895 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES = 0x4,
899 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES = 0x0,
900 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES = 0x1,
901 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES = 0x2,
902 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES = 0x3,
903 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES = 0x4,
904 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES = 0x5,
908 MLX5_CMD_HCA_CAP_PORT_TYPE_IB = 0x0,
909 MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET = 0x1,
913 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED = 0x0,
914 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE = 0x1,
915 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED = 0x3,
918 struct mlx5_ifc_cmd_hca_cap_bits {
921 u8 log_max_srq_sz[0x8];
922 u8 log_max_qp_sz[0x8];
931 u8 log_max_cq_sz[0x8];
935 u8 log_max_eq_sz[0x8];
937 u8 log_max_mkey[0x6];
941 u8 max_indirection[0x8];
943 u8 log_max_mrw_sz[0x7];
945 u8 log_max_bsf_list_size[0x6];
947 u8 log_max_klm_list_size[0x6];
950 u8 log_max_ra_req_dc[0x6];
952 u8 log_max_ra_res_dc[0x6];
955 u8 log_max_ra_req_qp[0x6];
957 u8 log_max_ra_res_qp[0x6];
960 u8 cc_query_allowed[0x1];
961 u8 cc_modify_allowed[0x1];
963 u8 cache_line_128byte[0x1];
965 u8 gid_table_size[0x10];
967 u8 out_of_seq_cnt[0x1];
968 u8 vport_counters[0x1];
969 u8 retransmission_q_counters[0x1];
971 u8 modify_rq_counters_set_id[0x1];
972 u8 rq_delay_drop[0x1];
974 u8 pkey_table_size[0x10];
976 u8 vport_group_manager[0x1];
977 u8 vhca_group_manager[0x1];
982 u8 nic_flow_table[0x1];
983 u8 eswitch_flow_table[0x1];
985 u8 local_ca_ack_delay[0x5];
986 u8 port_module_event[0x1];
996 u8 temp_warn_event[0x1];
1001 u8 reserved_23[0x1];
1010 u8 stat_rate_support[0x10];
1011 u8 reserved_24[0xc];
1012 u8 cqe_version[0x4];
1014 u8 compact_address_vector[0x1];
1015 u8 striding_rq[0x1];
1016 u8 reserved_25[0x1];
1017 u8 ipoib_enhanced_offloads[0x1];
1018 u8 ipoib_ipoib_offloads[0x1];
1019 u8 reserved_26[0x8];
1020 u8 dc_connect_qp[0x1];
1021 u8 dc_cnak_trace[0x1];
1022 u8 drain_sigerr[0x1];
1023 u8 cmdif_checksum[0x2];
1025 u8 reserved_27[0x1];
1026 u8 wq_signature[0x1];
1027 u8 sctr_data_cqe[0x1];
1028 u8 reserved_28[0x1];
1034 u8 eth_net_offloads[0x1];
1037 u8 reserved_30[0x1];
1041 u8 cq_moderation[0x1];
1042 u8 cq_period_mode_modify[0x1];
1043 u8 cq_invalidate[0x1];
1044 u8 reserved_at_225[0x1];
1045 u8 cq_eq_remap[0x1];
1047 u8 block_lb_mc[0x1];
1048 u8 exponential_backoff[0x1];
1049 u8 scqe_break_moderation[0x1];
1050 u8 cq_period_start_from_cqe[0x1];
1055 u8 reserved_32[0x6];
1058 u8 set_deth_sqpn[0x1];
1059 u8 reserved_33[0x3];
1065 u8 reserved_34[0xa];
1067 u8 reserved_35[0x8];
1071 u8 driver_version[0x1];
1072 u8 pad_tx_eth_packet[0x1];
1073 u8 reserved_36[0x8];
1074 u8 log_bf_reg_size[0x5];
1075 u8 reserved_37[0x10];
1077 u8 num_of_diagnostic_counters[0x10];
1078 u8 max_wqe_sz_sq[0x10];
1080 u8 reserved_38[0x10];
1081 u8 max_wqe_sz_rq[0x10];
1083 u8 reserved_39[0x10];
1084 u8 max_wqe_sz_sq_dc[0x10];
1086 u8 reserved_40[0x7];
1087 u8 max_qp_mcg[0x19];
1089 u8 reserved_41[0x18];
1090 u8 log_max_mcg[0x8];
1092 u8 reserved_42[0x3];
1093 u8 log_max_transport_domain[0x5];
1094 u8 reserved_43[0x3];
1096 u8 reserved_44[0xb];
1097 u8 log_max_xrcd[0x5];
1099 u8 reserved_45[0x10];
1100 u8 max_flow_counter[0x10];
1102 u8 reserved_46[0x3];
1104 u8 reserved_47[0x3];
1106 u8 reserved_48[0x3];
1107 u8 log_max_tir[0x5];
1108 u8 reserved_49[0x3];
1109 u8 log_max_tis[0x5];
1111 u8 basic_cyclic_rcv_wqe[0x1];
1112 u8 reserved_50[0x2];
1113 u8 log_max_rmp[0x5];
1114 u8 reserved_51[0x3];
1115 u8 log_max_rqt[0x5];
1116 u8 reserved_52[0x3];
1117 u8 log_max_rqt_size[0x5];
1118 u8 reserved_53[0x3];
1119 u8 log_max_tis_per_sq[0x5];
1121 u8 reserved_54[0x3];
1122 u8 log_max_stride_sz_rq[0x5];
1123 u8 reserved_55[0x3];
1124 u8 log_min_stride_sz_rq[0x5];
1125 u8 reserved_56[0x3];
1126 u8 log_max_stride_sz_sq[0x5];
1127 u8 reserved_57[0x3];
1128 u8 log_min_stride_sz_sq[0x5];
1130 u8 reserved_58[0x1b];
1131 u8 log_max_wq_sz[0x5];
1133 u8 nic_vport_change_event[0x1];
1134 u8 disable_local_lb[0x1];
1135 u8 reserved_59[0x9];
1136 u8 log_max_vlan_list[0x5];
1137 u8 reserved_60[0x3];
1138 u8 log_max_current_mc_list[0x5];
1139 u8 reserved_61[0x3];
1140 u8 log_max_current_uc_list[0x5];
1142 u8 reserved_62[0x80];
1144 u8 reserved_63[0x3];
1145 u8 log_max_l2_table[0x5];
1146 u8 reserved_64[0x8];
1147 u8 log_uar_page_sz[0x10];
1149 u8 reserved_65[0x20];
1151 u8 device_frequency_mhz[0x20];
1153 u8 device_frequency_khz[0x20];
1155 u8 reserved_66[0x80];
1157 u8 log_max_atomic_size_qp[0x8];
1158 u8 reserved_67[0x10];
1159 u8 log_max_atomic_size_dc[0x8];
1161 u8 reserved_68[0x1f];
1162 u8 cqe_compression[0x1];
1164 u8 cqe_compression_timeout[0x10];
1165 u8 cqe_compression_max_num[0x10];
1167 u8 reserved_69[0x220];
1170 enum mlx5_flow_destination_type {
1171 MLX5_FLOW_DESTINATION_TYPE_VPORT = 0x0,
1172 MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE = 0x1,
1173 MLX5_FLOW_DESTINATION_TYPE_TIR = 0x2,
1176 union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
1177 struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
1178 struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
1179 u8 reserved_0[0x40];
1182 struct mlx5_ifc_fte_match_param_bits {
1183 struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
1185 struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
1187 struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1189 u8 reserved_0[0xa00];
1193 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0,
1194 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1,
1195 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2,
1196 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3,
1197 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4,
1200 struct mlx5_ifc_rx_hash_field_select_bits {
1201 u8 l3_prot_type[0x1];
1202 u8 l4_prot_type[0x1];
1203 u8 selected_fields[0x1e];
1207 MLX5_WQ_TYPE_LINKED_LIST = 0x0,
1208 MLX5_WQ_TYPE_CYCLIC = 0x1,
1209 MLX5_WQ_TYPE_STRQ_LINKED_LIST = 0x2,
1210 MLX5_WQ_TYPE_STRQ_CYCLIC = 0x3,
1219 MLX5_WQ_END_PAD_MODE_NONE = 0x0,
1220 MLX5_WQ_END_PAD_MODE_ALIGN = 0x1,
1223 struct mlx5_ifc_wq_bits {
1225 u8 wq_signature[0x1];
1226 u8 end_padding_mode[0x2];
1228 u8 reserved_0[0x18];
1230 u8 hds_skip_first_sge[0x1];
1231 u8 log2_hds_buf_size[0x3];
1233 u8 page_offset[0x5];
1244 u8 hw_counter[0x20];
1246 u8 sw_counter[0x20];
1249 u8 log_wq_stride[0x4];
1251 u8 log_wq_pg_sz[0x5];
1255 u8 reserved_7[0x15];
1256 u8 single_wqe_log_num_of_strides[0x3];
1257 u8 two_byte_shift_en[0x1];
1259 u8 single_stride_log_num_of_bytes[0x3];
1261 u8 reserved_9[0x4c0];
1263 struct mlx5_ifc_cmd_pas_bits pas[0];
1266 struct mlx5_ifc_rq_num_bits {
1271 struct mlx5_ifc_mac_address_layout_bits {
1272 u8 reserved_0[0x10];
1273 u8 mac_addr_47_32[0x10];
1275 u8 mac_addr_31_0[0x20];
1278 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1279 u8 reserved_0[0xa0];
1281 u8 min_time_between_cnps[0x20];
1283 u8 reserved_1[0x12];
1286 u8 cnp_prio_mode[0x1];
1287 u8 cnp_802p_prio[0x3];
1289 u8 reserved_3[0x720];
1292 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1293 u8 reserved_0[0x60];
1296 u8 clamp_tgt_rate[0x1];
1298 u8 clamp_tgt_rate_after_time_inc[0x1];
1299 u8 reserved_3[0x17];
1301 u8 reserved_4[0x20];
1303 u8 rpg_time_reset[0x20];
1305 u8 rpg_byte_reset[0x20];
1307 u8 rpg_threshold[0x20];
1309 u8 rpg_max_rate[0x20];
1311 u8 rpg_ai_rate[0x20];
1313 u8 rpg_hai_rate[0x20];
1317 u8 rpg_min_dec_fac[0x20];
1319 u8 rpg_min_rate[0x20];
1321 u8 reserved_5[0xe0];
1323 u8 rate_to_set_on_first_cnp[0x20];
1327 u8 dce_tcp_rtt[0x20];
1329 u8 rate_reduce_monitor_period[0x20];
1331 u8 reserved_6[0x20];
1333 u8 initial_alpha_value[0x20];
1335 u8 reserved_7[0x4a0];
1338 struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1339 u8 reserved_0[0x80];
1341 u8 rppp_max_rps[0x20];
1343 u8 rpg_time_reset[0x20];
1345 u8 rpg_byte_reset[0x20];
1347 u8 rpg_threshold[0x20];
1349 u8 rpg_max_rate[0x20];
1351 u8 rpg_ai_rate[0x20];
1353 u8 rpg_hai_rate[0x20];
1357 u8 rpg_min_dec_fac[0x20];
1359 u8 rpg_min_rate[0x20];
1361 u8 reserved_1[0x640];
1365 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE = 0x1,
1366 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET = 0x2,
1367 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE = 0x4,
1370 struct mlx5_ifc_resize_field_select_bits {
1371 u8 resize_field_select[0x20];
1375 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD = 0x1,
1376 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT = 0x2,
1377 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI = 0x4,
1378 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN = 0x8,
1379 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD_MODE = 0x10,
1380 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_STATUS = 0x20,
1383 struct mlx5_ifc_modify_field_select_bits {
1384 u8 modify_field_select[0x20];
1387 struct mlx5_ifc_field_select_r_roce_np_bits {
1388 u8 field_select_r_roce_np[0x20];
1392 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_CLAMP_TGT_RATE = 0x2,
1393 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_CLAMP_TGT_RATE_AFTER_TIME_INC = 0x4,
1394 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_RPG_TIME_RESET = 0x8,
1395 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_RPG_BYTE_RESET = 0x10,
1396 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_RPG_THRESHOLD = 0x20,
1397 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_RPG_MAX_RATE = 0x40,
1398 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_RPG_AI_RATE = 0x80,
1399 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_RPG_HAI_RATE = 0x100,
1400 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_RPG_MIN_DEC_FAC = 0x200,
1401 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_RPG_MIN_RATE = 0x400,
1402 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_RATE_TO_SET_ON_FIRST_CNP = 0x800,
1403 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_DCE_TCP_G = 0x1000,
1404 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_DCE_TCP_RTT = 0x2000,
1405 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_RATE_REDUCE_MONITOR_PERIOD = 0x4000,
1406 MLX5_FIELD_SELECT_R_ROCE_RP_FIELD_SELECT_R_ROCE_RP_INITIAL_ALPHA_VALUE = 0x8000,
1409 struct mlx5_ifc_field_select_r_roce_rp_bits {
1410 u8 field_select_r_roce_rp[0x20];
1414 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS = 0x4,
1415 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET = 0x8,
1416 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET = 0x10,
1417 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD = 0x20,
1418 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE = 0x40,
1419 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE = 0x80,
1420 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE = 0x100,
1421 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD = 0x200,
1422 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC = 0x400,
1423 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE = 0x800,
1426 struct mlx5_ifc_field_select_802_1qau_rp_bits {
1427 u8 field_select_8021qaurp[0x20];
1430 struct mlx5_ifc_pptb_reg_bits {
1450 u8 reserved_3[0x10];
1452 u8 untagged_buff[0x4];
1455 struct mlx5_ifc_dcbx_app_reg_bits {
1457 u8 port_number[0x8];
1458 u8 reserved_1[0x10];
1460 u8 reserved_2[0x1a];
1461 u8 num_app_prio[0x6];
1463 u8 reserved_3[0x40];
1465 struct mlx5_ifc_application_prio_entry_bits app_prio[0];
1468 struct mlx5_ifc_dcbx_param_reg_bits {
1469 u8 dcbx_cee_cap[0x1];
1470 u8 dcbx_ieee_cap[0x1];
1471 u8 dcbx_standby_cap[0x1];
1473 u8 port_number[0x8];
1475 u8 max_application_table_size[0x6];
1477 u8 reserved_2[0x15];
1478 u8 version_oper[0x3];
1480 u8 version_admin[0x3];
1482 u8 willing_admin[0x1];
1484 u8 pfc_cap_oper[0x4];
1486 u8 pfc_cap_admin[0x4];
1488 u8 num_of_tc_oper[0x4];
1490 u8 num_of_tc_admin[0x4];
1492 u8 remote_willing[0x1];
1494 u8 remote_pfc_cap[0x4];
1495 u8 reserved_9[0x14];
1496 u8 remote_num_of_tc[0x4];
1498 u8 reserved_10[0x18];
1501 u8 reserved_11[0x160];
1504 struct mlx5_ifc_qhll_bits {
1505 u8 reserved_at_0[0x8];
1507 u8 reserved_at_10[0x10];
1509 u8 reserved_at_20[0x1b];
1513 u8 reserved_at_41[0x1c];
1517 struct mlx5_ifc_qetcr_reg_bits {
1518 u8 operation_type[0x2];
1519 u8 cap_local_admin[0x1];
1520 u8 cap_remote_admin[0x1];
1522 u8 port_number[0x8];
1523 u8 reserved_1[0x10];
1525 u8 reserved_2[0x20];
1529 u8 global_configuration[0x40];
1532 struct mlx5_ifc_nodnic_ring_config_reg_bits {
1533 u8 queue_address_63_32[0x20];
1535 u8 queue_address_31_12[0x14];
1539 struct mlx5_ifc_nodnic_ring_doorbell_bits doorbell;
1542 u8 queue_number[0x18];
1546 u8 reserved_2[0x10];
1547 u8 pkey_index[0x10];
1549 u8 reserved_3[0x40];
1552 struct mlx5_ifc_nodnic_cq_arming_word_bits {
1559 MLX5_NODNIC_EVENT_WORD_LINK_TYPE_INFINIBAND = 0x0,
1560 MLX5_NODNIC_EVENT_WORD_LINK_TYPE_ETHERNET = 0x1,
1564 MLX5_NODNIC_EVENT_WORD_PORT_STATE_DOWN = 0x0,
1565 MLX5_NODNIC_EVENT_WORD_PORT_STATE_INITIALIZE = 0x1,
1566 MLX5_NODNIC_EVENT_WORD_PORT_STATE_ARMED = 0x2,
1567 MLX5_NODNIC_EVENT_WORD_PORT_STATE_ACTIVE = 0x3,
1570 struct mlx5_ifc_nodnic_event_word_bits {
1571 u8 driver_reset_needed[0x1];
1572 u8 port_management_change_event[0x1];
1573 u8 reserved_0[0x19];
1578 struct mlx5_ifc_nic_vport_change_event_bits {
1579 u8 reserved_0[0x10];
1582 u8 reserved_1[0xc0];
1585 struct mlx5_ifc_pages_req_event_bits {
1586 u8 reserved_0[0x10];
1587 u8 function_id[0x10];
1591 u8 reserved_1[0xa0];
1594 struct mlx5_ifc_cmd_inter_comp_event_bits {
1595 u8 command_completion_vector[0x20];
1597 u8 reserved_0[0xc0];
1600 struct mlx5_ifc_stall_vl_event_bits {
1601 u8 reserved_0[0x18];
1606 u8 reserved_2[0xa0];
1609 struct mlx5_ifc_db_bf_congestion_event_bits {
1610 u8 event_subtype[0x8];
1612 u8 congestion_level[0x8];
1615 u8 reserved_2[0xa0];
1618 struct mlx5_ifc_gpio_event_bits {
1619 u8 reserved_0[0x60];
1621 u8 gpio_event_hi[0x20];
1623 u8 gpio_event_lo[0x20];
1625 u8 reserved_1[0x40];
1628 struct mlx5_ifc_port_state_change_event_bits {
1629 u8 reserved_0[0x40];
1632 u8 reserved_1[0x1c];
1634 u8 reserved_2[0x80];
1637 struct mlx5_ifc_dropped_packet_logged_bits {
1638 u8 reserved_0[0xe0];
1642 MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN = 0x1,
1643 MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR = 0x2,
1646 struct mlx5_ifc_cq_error_bits {
1650 u8 reserved_1[0x20];
1652 u8 reserved_2[0x18];
1655 u8 reserved_3[0x80];
1658 struct mlx5_ifc_rdma_page_fault_event_bits {
1659 u8 bytes_commited[0x20];
1663 u8 reserved_0[0x10];
1664 u8 packet_len[0x10];
1666 u8 rdma_op_len[0x20];
1677 struct mlx5_ifc_wqe_associated_page_fault_event_bits {
1678 u8 bytes_committed[0x20];
1680 u8 reserved_0[0x10];
1683 u8 reserved_1[0x10];
1686 u8 reserved_2[0x60];
1696 MLX5_QP_EVENTS_TYPE_QP = 0x0,
1697 MLX5_QP_EVENTS_TYPE_RQ = 0x1,
1698 MLX5_QP_EVENTS_TYPE_SQ = 0x2,
1701 struct mlx5_ifc_qp_events_bits {
1702 u8 reserved_0[0xa0];
1705 u8 reserved_1[0x18];
1708 u8 qpn_rqn_sqn[0x18];
1711 struct mlx5_ifc_dct_events_bits {
1712 u8 reserved_0[0xc0];
1715 u8 dct_number[0x18];
1718 struct mlx5_ifc_comp_event_bits {
1719 u8 reserved_0[0xc0];
1725 struct mlx5_ifc_fw_version_bits {
1727 u8 reserved_0[0x10];
1743 MLX5_QPC_STATE_RST = 0x0,
1744 MLX5_QPC_STATE_INIT = 0x1,
1745 MLX5_QPC_STATE_RTR = 0x2,
1746 MLX5_QPC_STATE_RTS = 0x3,
1747 MLX5_QPC_STATE_SQER = 0x4,
1748 MLX5_QPC_STATE_SQD = 0x5,
1749 MLX5_QPC_STATE_ERR = 0x6,
1750 MLX5_QPC_STATE_SUSPENDED = 0x9,
1754 MLX5_QPC_ST_RC = 0x0,
1755 MLX5_QPC_ST_UC = 0x1,
1756 MLX5_QPC_ST_UD = 0x2,
1757 MLX5_QPC_ST_XRC = 0x3,
1758 MLX5_QPC_ST_DCI = 0x5,
1759 MLX5_QPC_ST_QP0 = 0x7,
1760 MLX5_QPC_ST_QP1 = 0x8,
1761 MLX5_QPC_ST_RAW_DATAGRAM = 0x9,
1762 MLX5_QPC_ST_REG_UMR = 0xc,
1766 MLX5_QP_PM_ARMED = 0x0,
1767 MLX5_QP_PM_REARM = 0x1,
1768 MLX5_QPC_PM_STATE_RESERVED = 0x2,
1769 MLX5_QP_PM_MIGRATED = 0x3,
1773 MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS = 0x0,
1774 MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT = 0x1,
1778 MLX5_QPC_MTU_256_BYTES = 0x1,
1779 MLX5_QPC_MTU_512_BYTES = 0x2,
1780 MLX5_QPC_MTU_1K_BYTES = 0x3,
1781 MLX5_QPC_MTU_2K_BYTES = 0x4,
1782 MLX5_QPC_MTU_4K_BYTES = 0x5,
1783 MLX5_QPC_MTU_RAW_ETHERNET_QP = 0x7,
1787 MLX5_QPC_ATOMIC_MODE_IB_SPEC = 0x1,
1788 MLX5_QPC_ATOMIC_MODE_ONLY_8B = 0x2,
1789 MLX5_QPC_ATOMIC_MODE_UP_TO_8B = 0x3,
1790 MLX5_QPC_ATOMIC_MODE_UP_TO_16B = 0x4,
1791 MLX5_QPC_ATOMIC_MODE_UP_TO_32B = 0x5,
1792 MLX5_QPC_ATOMIC_MODE_UP_TO_64B = 0x6,
1793 MLX5_QPC_ATOMIC_MODE_UP_TO_128B = 0x7,
1794 MLX5_QPC_ATOMIC_MODE_UP_TO_256B = 0x8,
1798 MLX5_QPC_CS_REQ_DISABLE = 0x0,
1799 MLX5_QPC_CS_REQ_UP_TO_32B = 0x11,
1800 MLX5_QPC_CS_REQ_UP_TO_64B = 0x22,
1804 MLX5_QPC_CS_RES_DISABLE = 0x0,
1805 MLX5_QPC_CS_RES_UP_TO_32B = 0x1,
1806 MLX5_QPC_CS_RES_UP_TO_64B = 0x2,
1809 struct mlx5_ifc_qpc_bits {
1811 u8 lag_tx_port_affinity[0x4];
1816 u8 end_padding_mode[0x2];
1819 u8 wq_signature[0x1];
1820 u8 block_lb_mc[0x1];
1821 u8 atomic_like_write_en[0x1];
1822 u8 latency_sensitive[0x1];
1824 u8 drain_sigerr[0x1];
1829 u8 log_msg_max[0x5];
1831 u8 log_rq_size[0x4];
1832 u8 log_rq_stride[0x3];
1834 u8 log_sq_size[0x4];
1837 u8 ulp_stateless_offload_mode[0x4];
1839 u8 counter_set_id[0x8];
1843 u8 user_index[0x18];
1846 u8 log_page_size[0x5];
1847 u8 remote_qpn[0x18];
1849 struct mlx5_ifc_ads_bits primary_address_path;
1851 struct mlx5_ifc_ads_bits secondary_address_path;
1853 u8 log_ack_req_freq[0x4];
1854 u8 reserved_10[0x4];
1855 u8 log_sra_max[0x3];
1856 u8 reserved_11[0x2];
1857 u8 retry_count[0x3];
1859 u8 reserved_12[0x1];
1861 u8 cur_rnr_retry[0x3];
1862 u8 cur_retry_count[0x3];
1863 u8 reserved_13[0x5];
1865 u8 reserved_14[0x20];
1867 u8 reserved_15[0x8];
1868 u8 next_send_psn[0x18];
1870 u8 reserved_16[0x8];
1873 u8 reserved_at_400[0x8];
1876 u8 reserved_17[0x20];
1878 u8 reserved_18[0x8];
1879 u8 last_acked_psn[0x18];
1881 u8 reserved_19[0x8];
1884 u8 reserved_20[0x8];
1885 u8 log_rra_max[0x3];
1886 u8 reserved_21[0x1];
1887 u8 atomic_mode[0x4];
1891 u8 reserved_22[0x1];
1892 u8 page_offset[0x6];
1893 u8 reserved_23[0x3];
1894 u8 cd_slave_receive[0x1];
1895 u8 cd_slave_send[0x1];
1898 u8 reserved_24[0x3];
1899 u8 min_rnr_nak[0x5];
1900 u8 next_rcv_psn[0x18];
1902 u8 reserved_25[0x8];
1905 u8 reserved_26[0x8];
1912 u8 reserved_27[0x5];
1916 u8 reserved_28[0x8];
1919 u8 hw_sq_wqebb_counter[0x10];
1920 u8 sw_sq_wqebb_counter[0x10];
1922 u8 hw_rq_counter[0x20];
1924 u8 sw_rq_counter[0x20];
1926 u8 reserved_29[0x20];
1928 u8 reserved_30[0xf];
1933 u8 dc_access_key[0x40];
1935 u8 rdma_active[0x1];
1938 u8 reserved_31[0x5];
1939 u8 send_msg_psn[0x18];
1941 u8 reserved_32[0x8];
1942 u8 rcv_msg_psn[0x18];
1948 u8 reserved_33[0x20];
1951 struct mlx5_ifc_roce_addr_layout_bits {
1952 u8 source_l3_address[16][0x8];
1957 u8 source_mac_47_32[0x10];
1959 u8 source_mac_31_0[0x20];
1961 u8 reserved_1[0x14];
1962 u8 roce_l3_type[0x4];
1963 u8 roce_version[0x8];
1965 u8 reserved_2[0x20];
1968 struct mlx5_ifc_rdbc_bits {
1969 u8 reserved_0[0x1c];
1972 u8 reserved_1[0x20];
1981 u8 byte_count[0x20];
1983 u8 reserved_3[0x20];
1985 u8 atomic_resp[32][0x8];
1989 MLX5_FLOW_CONTEXT_ACTION_ALLOW = 0x1,
1990 MLX5_FLOW_CONTEXT_ACTION_DROP = 0x2,
1991 MLX5_FLOW_CONTEXT_ACTION_FWD_DEST = 0x4,
1992 MLX5_FLOW_CONTEXT_ACTION_COUNT = 0x8,
1995 struct mlx5_ifc_flow_context_bits {
1996 u8 reserved_0[0x20];
2003 u8 reserved_2[0x10];
2007 u8 destination_list_size[0x18];
2010 u8 flow_counter_list_size[0x18];
2012 u8 reserved_5[0x140];
2014 struct mlx5_ifc_fte_match_param_bits match_value;
2016 u8 reserved_6[0x600];
2018 union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2022 MLX5_XRC_SRQC_STATE_GOOD = 0x0,
2023 MLX5_XRC_SRQC_STATE_ERROR = 0x1,
2026 struct mlx5_ifc_xrc_srqc_bits {
2028 u8 log_xrc_srq_size[0x4];
2029 u8 reserved_0[0x18];
2031 u8 wq_signature[0x1];
2035 u8 basic_cyclic_rcv_wqe[0x1];
2036 u8 log_rq_stride[0x3];
2039 u8 page_offset[0x6];
2043 u8 reserved_3[0x20];
2046 u8 log_page_size[0x6];
2047 u8 user_index[0x18];
2049 u8 reserved_5[0x20];
2057 u8 reserved_7[0x40];
2059 u8 db_record_addr_h[0x20];
2061 u8 db_record_addr_l[0x1e];
2064 u8 reserved_9[0x80];
2067 struct mlx5_ifc_traffic_counter_bits {
2073 struct mlx5_ifc_tisc_bits {
2074 u8 strict_lag_tx_port_affinity[0x1];
2075 u8 reserved_at_1[0x3];
2076 u8 lag_tx_port_affinity[0x04];
2078 u8 reserved_at_8[0x4];
2080 u8 reserved_1[0x10];
2082 u8 reserved_2[0x100];
2085 u8 transport_domain[0x18];
2088 u8 underlay_qpn[0x18];
2090 u8 reserved_5[0x3a0];
2094 MLX5_TIRC_DISP_TYPE_DIRECT = 0x0,
2095 MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1,
2099 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO = 0x1,
2100 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO = 0x2,
2104 MLX5_TIRC_RX_HASH_FN_HASH_NONE = 0x0,
2105 MLX5_TIRC_RX_HASH_FN_HASH_INVERTED_XOR8 = 0x1,
2106 MLX5_TIRC_RX_HASH_FN_HASH_TOEPLITZ = 0x2,
2110 MLX5_TIRC_SELF_LB_EN_ENABLE_UNICAST = 0x1,
2111 MLX5_TIRC_SELF_LB_EN_ENABLE_MULTICAST = 0x2,
2114 struct mlx5_ifc_tirc_bits {
2115 u8 reserved_0[0x20];
2118 u8 reserved_1[0x1c];
2120 u8 reserved_2[0x40];
2123 u8 lro_timeout_period_usecs[0x10];
2124 u8 lro_enable_mask[0x4];
2125 u8 lro_max_msg_sz[0x8];
2127 u8 reserved_4[0x40];
2130 u8 inline_rqn[0x18];
2132 u8 rx_hash_symmetric[0x1];
2134 u8 tunneled_offload_en[0x1];
2136 u8 indirect_table[0x18];
2141 u8 transport_domain[0x18];
2143 u8 rx_hash_toeplitz_key[10][0x20];
2145 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
2147 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
2149 u8 reserved_9[0x4c0];
2153 MLX5_SRQC_STATE_GOOD = 0x0,
2154 MLX5_SRQC_STATE_ERROR = 0x1,
2157 struct mlx5_ifc_srqc_bits {
2159 u8 log_srq_size[0x4];
2160 u8 reserved_0[0x18];
2162 u8 wq_signature[0x1];
2167 u8 log_rq_stride[0x3];
2170 u8 page_offset[0x6];
2174 u8 reserved_4[0x20];
2177 u8 log_page_size[0x6];
2178 u8 reserved_6[0x18];
2180 u8 reserved_7[0x20];
2188 u8 reserved_9[0x40];
2190 u8 db_record_addr_h[0x20];
2192 u8 db_record_addr_l[0x1e];
2193 u8 reserved_10[0x2];
2195 u8 reserved_11[0x80];
2199 MLX5_SQC_STATE_RST = 0x0,
2200 MLX5_SQC_STATE_RDY = 0x1,
2201 MLX5_SQC_STATE_ERR = 0x3,
2204 struct mlx5_ifc_sqc_bits {
2208 u8 flush_in_error_en[0x1];
2209 u8 allow_multi_pkt_send_wqe[0x1];
2210 u8 min_wqe_inline_mode[0x3];
2214 u8 reserved_0[0x12];
2217 u8 user_index[0x18];
2222 u8 reserved_3[0x80];
2224 u8 qos_para_vport_number[0x10];
2225 u8 packet_pacing_rate_limit_index[0x10];
2227 u8 tis_lst_sz[0x10];
2228 u8 reserved_4[0x10];
2230 u8 reserved_5[0x40];
2235 struct mlx5_ifc_wq_bits wq;
2239 MLX5_TSAR_TYPE_DWRR = 0,
2240 MLX5_TSAR_TYPE_ROUND_ROUBIN = 1,
2241 MLX5_TSAR_TYPE_ETS = 2
2244 struct mlx5_ifc_tsar_element_attributes_bits {
2247 u8 reserved_1[0x10];
2250 struct mlx5_ifc_vport_element_attributes_bits {
2251 u8 reserved_0[0x10];
2252 u8 vport_number[0x10];
2255 struct mlx5_ifc_vport_tc_element_attributes_bits {
2256 u8 traffic_class[0x10];
2257 u8 vport_number[0x10];
2260 struct mlx5_ifc_para_vport_tc_element_attributes_bits {
2261 u8 reserved_0[0x0C];
2262 u8 traffic_class[0x04];
2263 u8 qos_para_vport_number[0x10];
2267 MLX5_SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
2268 MLX5_SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
2269 MLX5_SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
2270 MLX5_SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
2273 struct mlx5_ifc_scheduling_context_bits {
2274 u8 element_type[0x8];
2275 u8 reserved_at_8[0x18];
2277 u8 element_attributes[0x20];
2279 u8 parent_element_id[0x20];
2281 u8 reserved_at_60[0x40];
2285 u8 max_average_bw[0x20];
2287 u8 reserved_at_e0[0x120];
2290 struct mlx5_ifc_rqtc_bits {
2291 u8 reserved_0[0xa0];
2293 u8 reserved_1[0x10];
2294 u8 rqt_max_size[0x10];
2296 u8 reserved_2[0x10];
2297 u8 rqt_actual_size[0x10];
2299 u8 reserved_3[0x6a0];
2301 struct mlx5_ifc_rq_num_bits rq_num[0];
2305 MLX5_RQC_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
2306 MLX5_RQC_RQ_TYPE_MEMORY_RQ_RMP = 0x1,
2310 MLX5_RQC_STATE_RST = 0x0,
2311 MLX5_RQC_STATE_RDY = 0x1,
2312 MLX5_RQC_STATE_ERR = 0x3,
2316 MLX5_RQC_DROPLESS_MODE_DISABLE = 0x0,
2317 MLX5_RQC_DROPLESS_MODE_ENABLE = 0x1,
2320 struct mlx5_ifc_rqc_bits {
2322 u8 delay_drop_en[0x1];
2323 u8 scatter_fcs[0x1];
2324 u8 vlan_strip_disable[0x1];
2325 u8 mem_rq_type[0x4];
2328 u8 flush_in_error_en[0x1];
2329 u8 reserved_2[0x12];
2332 u8 user_index[0x18];
2337 u8 counter_set_id[0x8];
2338 u8 reserved_5[0x18];
2343 u8 reserved_7[0xe0];
2345 struct mlx5_ifc_wq_bits wq;
2349 MLX5_RMPC_STATE_RDY = 0x1,
2350 MLX5_RMPC_STATE_ERR = 0x3,
2353 struct mlx5_ifc_rmpc_bits {
2356 u8 reserved_1[0x14];
2358 u8 basic_cyclic_rcv_wqe[0x1];
2359 u8 reserved_2[0x1f];
2361 u8 reserved_3[0x140];
2363 struct mlx5_ifc_wq_bits wq;
2367 MLX5_NIC_VPORT_CONTEXT_ALLOWED_LIST_TYPE_CURRENT_UC_MAC_ADDRESS = 0x0,
2368 MLX5_NIC_VPORT_CONTEXT_ALLOWED_LIST_TYPE_CURRENT_MC_MAC_ADDRESS = 0x1,
2369 MLX5_NIC_VPORT_CONTEXT_ALLOWED_LIST_TYPE_VLAN_LIST = 0x2,
2372 struct mlx5_ifc_nic_vport_context_bits {
2374 u8 min_wqe_inline_mode[0x3];
2375 u8 reserved_1[0x15];
2376 u8 disable_mc_local_lb[0x1];
2377 u8 disable_uc_local_lb[0x1];
2380 u8 arm_change_event[0x1];
2381 u8 reserved_2[0x1a];
2382 u8 event_on_mtu[0x1];
2383 u8 event_on_promisc_change[0x1];
2384 u8 event_on_vlan_change[0x1];
2385 u8 event_on_mc_address_change[0x1];
2386 u8 event_on_uc_address_change[0x1];
2388 u8 reserved_3[0xe0];
2390 u8 reserved_4[0x10];
2393 u8 system_image_guid[0x40];
2399 u8 reserved_5[0x140];
2401 u8 qkey_violation_counter[0x10];
2402 u8 reserved_6[0x10];
2404 u8 reserved_7[0x420];
2408 u8 promisc_all[0x1];
2410 u8 allowed_list_type[0x3];
2412 u8 allowed_list_size[0xc];
2414 struct mlx5_ifc_mac_address_layout_bits permanent_address;
2416 u8 reserved_10[0x20];
2418 u8 current_uc_mac_address[0][0x40];
2422 MLX5_ACCESS_MODE_PA = 0x0,
2423 MLX5_ACCESS_MODE_MTT = 0x1,
2424 MLX5_ACCESS_MODE_KLM = 0x2,
2427 struct mlx5_ifc_mkc_bits {
2431 u8 small_fence_on_rdma_read_response[0x1];
2438 u8 access_mode[0x2];
2444 u8 reserved_3[0x20];
2450 u8 expected_sigerr_count[0x1];
2455 u8 start_addr[0x40];
2459 u8 bsf_octword_size[0x20];
2461 u8 reserved_6[0x80];
2463 u8 translations_octword_size[0x20];
2465 u8 reserved_7[0x1b];
2466 u8 log_page_size[0x5];
2468 u8 reserved_8[0x20];
2471 struct mlx5_ifc_pkey_bits {
2472 u8 reserved_0[0x10];
2476 struct mlx5_ifc_array128_auto_bits {
2477 u8 array128_auto[16][0x8];
2481 MLX5_HCA_VPORT_CONTEXT_FIELD_SELECT_PORT_GUID = 0x0,
2482 MLX5_HCA_VPORT_CONTEXT_FIELD_SELECT_NODE_GUID = 0x1,
2483 MLX5_HCA_VPORT_CONTEXT_FIELD_SELECT_VPORT_STATE_POLICY = 0x2,
2487 MLX5_HCA_VPORT_CONTEXT_PORT_PHYSICAL_STATE_SLEEP = 0x1,
2488 MLX5_HCA_VPORT_CONTEXT_PORT_PHYSICAL_STATE_POLLING = 0x2,
2489 MLX5_HCA_VPORT_CONTEXT_PORT_PHYSICAL_STATE_DISABLED = 0x3,
2490 MLX5_HCA_VPORT_CONTEXT_PORT_PHYSICAL_STATE_PORTCONFIGURATIONTRAINING = 0x4,
2491 MLX5_HCA_VPORT_CONTEXT_PORT_PHYSICAL_STATE_LINKUP = 0x5,
2492 MLX5_HCA_VPORT_CONTEXT_PORT_PHYSICAL_STATE_LINKERRORRECOVERY = 0x6,
2493 MLX5_HCA_VPORT_CONTEXT_PORT_PHYSICAL_STATE_PHYTEST = 0x7,
2497 MLX5_HCA_VPORT_CONTEXT_VPORT_STATE_POLICY_DOWN = 0x0,
2498 MLX5_HCA_VPORT_CONTEXT_VPORT_STATE_POLICY_UP = 0x1,
2499 MLX5_HCA_VPORT_CONTEXT_VPORT_STATE_POLICY_FOLLOW = 0x2,
2503 MLX5_HCA_VPORT_CONTEXT_PORT_STATE_DOWN = 0x1,
2504 MLX5_HCA_VPORT_CONTEXT_PORT_STATE_INIT = 0x2,
2505 MLX5_HCA_VPORT_CONTEXT_PORT_STATE_ARM = 0x3,
2506 MLX5_HCA_VPORT_CONTEXT_PORT_STATE_ACTIVE = 0x4,
2510 MLX5_HCA_VPORT_CONTEXT_VPORT_STATE_DOWN = 0x1,
2511 MLX5_HCA_VPORT_CONTEXT_VPORT_STATE_INIT = 0x2,
2512 MLX5_HCA_VPORT_CONTEXT_VPORT_STATE_ARM = 0x3,
2513 MLX5_HCA_VPORT_CONTEXT_VPORT_STATE_ACTIVE = 0x4,
2516 struct mlx5_ifc_hca_vport_context_bits {
2517 u8 field_select[0x20];
2519 u8 reserved_0[0xe0];
2521 u8 sm_virt_aware[0x1];
2524 u8 grh_required[0x1];
2526 u8 min_wqe_inline_mode[0x3];
2528 u8 port_physical_state[0x4];
2529 u8 vport_state_policy[0x4];
2531 u8 vport_state[0x4];
2533 u8 reserved_3[0x20];
2535 u8 system_image_guid[0x40];
2543 u8 cap_mask1_field_select[0x20];
2547 u8 cap_mask2_field_select[0x20];
2549 u8 reserved_4[0x80];
2553 u8 init_type_reply[0x4];
2555 u8 subnet_timeout[0x5];
2561 u8 qkey_violation_counter[0x10];
2562 u8 pkey_violation_counter[0x10];
2564 u8 reserved_7[0xca0];
2567 union mlx5_ifc_hca_cap_union_bits {
2568 struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
2569 struct mlx5_ifc_odp_cap_bits odp_cap;
2570 struct mlx5_ifc_atomic_caps_bits atomic_caps;
2571 struct mlx5_ifc_roce_cap_bits roce_cap;
2572 struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
2573 struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2574 struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2575 struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2576 struct mlx5_ifc_snapshot_cap_bits snapshot_cap;
2577 struct mlx5_ifc_debug_cap_bits diagnostic_counters_cap;
2578 struct mlx5_ifc_qos_cap_bits qos_cap;
2579 u8 reserved_0[0x8000];
2583 MLX5_FLOW_TABLE_CONTEXT_TABLE_MISS_ACTION_DEFAULT = 0x0,
2584 MLX5_FLOW_TABLE_CONTEXT_TABLE_MISS_ACTION_IDENTIFIED = 0x1,
2587 struct mlx5_ifc_flow_table_context_bits {
2590 u8 reserved_at_2[0x2];
2591 u8 table_miss_action[0x4];
2593 u8 reserved_at_10[0x8];
2596 u8 reserved_at_20[0x8];
2597 u8 table_miss_id[0x18];
2599 u8 reserved_at_40[0x8];
2600 u8 lag_master_next_table_id[0x18];
2602 u8 reserved_at_60[0xe0];
2605 struct mlx5_ifc_esw_vport_context_bits {
2607 u8 vport_svlan_strip[0x1];
2608 u8 vport_cvlan_strip[0x1];
2609 u8 vport_svlan_insert[0x1];
2610 u8 vport_cvlan_insert[0x2];
2611 u8 reserved_1[0x18];
2613 u8 reserved_2[0x20];
2622 u8 reserved_3[0x7a0];
2626 MLX5_EQC_STATUS_OK = 0x0,
2627 MLX5_EQC_STATUS_EQ_WRITE_FAILURE = 0xa,
2631 MLX5_EQ_STATE_ARMED = 0x9,
2632 MLX5_EQ_STATE_FIRED = 0xa,
2635 struct mlx5_ifc_eqc_bits {
2644 u8 reserved_3[0x20];
2646 u8 reserved_4[0x14];
2647 u8 page_offset[0x6];
2651 u8 log_eq_size[0x5];
2654 u8 reserved_7[0x20];
2656 u8 reserved_8[0x18];
2660 u8 log_page_size[0x5];
2661 u8 reserved_10[0x18];
2663 u8 reserved_11[0x60];
2665 u8 reserved_12[0x8];
2666 u8 consumer_counter[0x18];
2668 u8 reserved_13[0x8];
2669 u8 producer_counter[0x18];
2671 u8 reserved_14[0x80];
2675 MLX5_DCTC_STATE_ACTIVE = 0x0,
2676 MLX5_DCTC_STATE_DRAINING = 0x1,
2677 MLX5_DCTC_STATE_DRAINED = 0x2,
2681 MLX5_DCTC_CS_RES_DISABLE = 0x0,
2682 MLX5_DCTC_CS_RES_NA = 0x1,
2683 MLX5_DCTC_CS_RES_UP_TO_64B = 0x2,
2687 MLX5_DCTC_MTU_256_BYTES = 0x1,
2688 MLX5_DCTC_MTU_512_BYTES = 0x2,
2689 MLX5_DCTC_MTU_1K_BYTES = 0x3,
2690 MLX5_DCTC_MTU_2K_BYTES = 0x4,
2691 MLX5_DCTC_MTU_4K_BYTES = 0x5,
2694 struct mlx5_ifc_dctc_bits {
2697 u8 reserved_1[0x18];
2700 u8 user_index[0x18];
2705 u8 counter_set_id[0x8];
2706 u8 atomic_mode[0x4];
2710 u8 atomic_like_write_en[0x1];
2711 u8 latency_sensitive[0x1];
2718 u8 min_rnr_nak[0x5];
2728 u8 reserved_10[0x4];
2729 u8 flow_label[0x14];
2731 u8 dc_access_key[0x40];
2733 u8 reserved_11[0x5];
2736 u8 pkey_index[0x10];
2738 u8 reserved_12[0x8];
2739 u8 my_addr_index[0x8];
2740 u8 reserved_13[0x8];
2743 u8 dc_access_key_violation_count[0x20];
2745 u8 reserved_14[0x14];
2751 u8 reserved_15[0x40];
2755 MLX5_CQC_STATUS_OK = 0x0,
2756 MLX5_CQC_STATUS_CQ_OVERFLOW = 0x9,
2757 MLX5_CQC_STATUS_CQ_WRITE_FAIL = 0xa,
2766 MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
2767 MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
2771 MLX5_CQ_STATE_SOLICITED_ARMED = 0x6,
2772 MLX5_CQ_STATE_ARMED = 0x9,
2773 MLX5_CQ_STATE_FIRED = 0xa,
2776 struct mlx5_ifc_cqc_bits {
2782 u8 scqe_break_moderation_en[0x1];
2784 u8 cq_period_mode[0x2];
2785 u8 cqe_compression_en[0x1];
2786 u8 mini_cqe_res_format[0x2];
2790 u8 reserved_3[0x20];
2792 u8 reserved_4[0x14];
2793 u8 page_offset[0x6];
2797 u8 log_cq_size[0x5];
2802 u8 cq_max_count[0x10];
2804 u8 reserved_8[0x18];
2808 u8 log_page_size[0x5];
2809 u8 reserved_10[0x18];
2811 u8 reserved_11[0x20];
2813 u8 reserved_12[0x8];
2814 u8 last_notified_index[0x18];
2816 u8 reserved_13[0x8];
2817 u8 last_solicit_index[0x18];
2819 u8 reserved_14[0x8];
2820 u8 consumer_counter[0x18];
2822 u8 reserved_15[0x8];
2823 u8 producer_counter[0x18];
2825 u8 reserved_16[0x40];
2830 union mlx5_ifc_cong_control_roce_ecn_auto_bits {
2831 struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
2832 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
2833 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2834 u8 reserved_0[0x800];
2837 struct mlx5_ifc_query_adapter_param_block_bits {
2838 u8 reserved_0[0xc0];
2841 u8 ieee_vendor_id[0x18];
2843 u8 reserved_2[0x10];
2844 u8 vsd_vendor_id[0x10];
2848 u8 vsd_contd_psid[16][0x8];
2851 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
2852 struct mlx5_ifc_modify_field_select_bits modify_field_select;
2853 struct mlx5_ifc_resize_field_select_bits resize_field_select;
2854 u8 reserved_0[0x20];
2857 union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
2858 struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
2859 struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
2860 struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2861 u8 reserved_0[0x20];
2864 struct mlx5_ifc_bufferx_reg_bits {
2871 u8 xoff_threshold[0x10];
2872 u8 xon_threshold[0x10];
2875 struct mlx5_ifc_config_item_bits {
2878 u8 header_type[0x2];
2880 u8 default_location[0x1];
2888 u8 reserved_4[0x10];
2892 struct mlx5_ifc_nodnic_port_config_reg_bits {
2893 struct mlx5_ifc_nodnic_event_word_bits event;
2898 u8 promisc_multicast_en[0x1];
2899 u8 reserved_0[0x17];
2900 u8 receive_filter_en[0x5];
2902 u8 reserved_1[0x10];
2907 u8 receive_filters_mgid_mac[64][0x8];
2911 u8 reserved_2[0x10];
2918 u8 completion_address_63_32[0x20];
2920 u8 completion_address_31_12[0x14];
2922 u8 log_cq_size[0x6];
2924 u8 working_buffer_address_63_32[0x20];
2926 u8 working_buffer_address_31_12[0x14];
2929 struct mlx5_ifc_nodnic_cq_arming_word_bits arm_cq;
2931 u8 pkey_index[0x10];
2934 struct mlx5_ifc_nodnic_ring_config_reg_bits send_ring0;
2936 struct mlx5_ifc_nodnic_ring_config_reg_bits send_ring1;
2938 struct mlx5_ifc_nodnic_ring_config_reg_bits receive_ring0;
2940 struct mlx5_ifc_nodnic_ring_config_reg_bits receive_ring1;
2942 u8 reserved_6[0x400];
2945 union mlx5_ifc_event_auto_bits {
2946 struct mlx5_ifc_comp_event_bits comp_event;
2947 struct mlx5_ifc_dct_events_bits dct_events;
2948 struct mlx5_ifc_qp_events_bits qp_events;
2949 struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
2950 struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
2951 struct mlx5_ifc_cq_error_bits cq_error;
2952 struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
2953 struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
2954 struct mlx5_ifc_gpio_event_bits gpio_event;
2955 struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
2956 struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
2957 struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
2958 struct mlx5_ifc_pages_req_event_bits pages_req_event;
2959 struct mlx5_ifc_nic_vport_change_event_bits nic_vport_change_event;
2960 u8 reserved_0[0xe0];
2963 struct mlx5_ifc_health_buffer_bits {
2964 u8 reserved_0[0x100];
2966 u8 assert_existptr[0x20];
2968 u8 assert_callra[0x20];
2970 u8 reserved_1[0x40];
2972 u8 fw_version[0x20];
2976 u8 reserved_2[0x20];
2978 u8 irisc_index[0x8];
2983 struct mlx5_ifc_register_loopback_control_bits {
2987 u8 reserved_1[0x10];
2989 u8 reserved_2[0x60];
2992 struct mlx5_ifc_lrh_bits {
3004 struct mlx5_ifc_icmd_set_wol_rol_out_bits {
3005 u8 reserved_0[0x40];
3007 u8 reserved_1[0x10];
3012 struct mlx5_ifc_icmd_set_wol_rol_in_bits {
3013 u8 reserved_0[0x40];
3015 u8 rol_mode_valid[0x1];
3016 u8 wol_mode_valid[0x1];
3021 u8 reserved_2[0x7a0];
3024 struct mlx5_ifc_icmd_set_virtual_mac_in_bits {
3025 u8 virtual_mac_en[0x1];
3027 u8 reserved_0[0x1e];
3029 u8 reserved_1[0x40];
3031 struct mlx5_ifc_mac_address_layout_bits virtual_mac;
3033 u8 reserved_2[0x760];
3036 struct mlx5_ifc_icmd_query_virtual_mac_out_bits {
3037 u8 virtual_mac_en[0x1];
3039 u8 reserved_0[0x1e];
3041 struct mlx5_ifc_mac_address_layout_bits permanent_mac;
3043 struct mlx5_ifc_mac_address_layout_bits virtual_mac;
3045 u8 reserved_1[0x760];
3048 struct mlx5_ifc_icmd_query_fw_info_out_bits {
3049 struct mlx5_ifc_fw_version_bits fw_version;
3051 u8 reserved_0[0x10];
3052 u8 hash_signature[0x10];
3056 u8 reserved_1[0x6e0];
3059 struct mlx5_ifc_icmd_query_cap_in_bits {
3060 u8 reserved_0[0x10];
3061 u8 capability_group[0x10];
3064 struct mlx5_ifc_icmd_query_cap_general_bits {
3066 u8 fw_info_psid[0x1];
3067 u8 reserved_0[0x1e];
3069 u8 reserved_1[0x16];
3082 struct mlx5_ifc_icmd_ocbb_query_header_stats_out_bits {
3084 u8 reserved_0[0x18];
3086 u8 reserved_1[0x7e0];
3089 struct mlx5_ifc_icmd_ocbb_query_etoc_stats_out_bits {
3091 u8 reserved_0[0x18];
3093 u8 reserved_1[0x7e0];
3096 struct mlx5_ifc_icmd_ocbb_init_in_bits {
3097 u8 address_hi[0x20];
3099 u8 address_lo[0x20];
3101 u8 reserved_0[0x7c0];
3104 struct mlx5_ifc_icmd_init_ocsd_in_bits {
3105 u8 reserved_0[0x20];
3107 u8 address_hi[0x20];
3109 u8 address_lo[0x20];
3111 u8 reserved_1[0x7a0];
3114 struct mlx5_ifc_icmd_access_reg_out_bits {
3115 u8 reserved_0[0x11];
3119 u8 register_id[0x10];
3120 u8 reserved_2[0x10];
3122 u8 reserved_3[0x40];
3126 u8 reserved_5[0x10];
3128 u8 register_data[0][0x20];
3132 MLX5_ICMD_ACCESS_REG_IN_METHOD_QUERY = 0x1,
3133 MLX5_ICMD_ACCESS_REG_IN_METHOD_WRITE = 0x2,
3136 struct mlx5_ifc_icmd_access_reg_in_bits {
3139 u8 reserved_0[0x10];
3141 u8 register_id[0x10];
3146 u8 reserved_2[0x40];
3150 u8 reserved_3[0x10];
3152 u8 register_data[0][0x20];
3155 struct mlx5_ifc_teardown_hca_out_bits {
3157 u8 reserved_0[0x18];
3161 u8 reserved_1[0x40];
3165 MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE = 0x0,
3166 MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE = 0x1,
3169 struct mlx5_ifc_teardown_hca_in_bits {
3171 u8 reserved_0[0x10];
3173 u8 reserved_1[0x10];
3176 u8 reserved_2[0x10];
3179 u8 reserved_3[0x20];
3182 struct mlx5_ifc_set_delay_drop_params_out_bits {
3184 u8 reserved_at_8[0x18];
3188 u8 reserved_at_40[0x40];
3191 struct mlx5_ifc_set_delay_drop_params_in_bits {
3193 u8 reserved_at_10[0x10];
3195 u8 reserved_at_20[0x10];
3198 u8 reserved_at_40[0x20];
3200 u8 reserved_at_60[0x10];
3201 u8 delay_drop_timeout[0x10];
3204 struct mlx5_ifc_query_delay_drop_params_out_bits {
3206 u8 reserved_at_8[0x18];
3210 u8 reserved_at_40[0x20];
3212 u8 reserved_at_60[0x10];
3213 u8 delay_drop_timeout[0x10];
3216 struct mlx5_ifc_query_delay_drop_params_in_bits {
3218 u8 reserved_at_10[0x10];
3220 u8 reserved_at_20[0x10];
3223 u8 reserved_at_40[0x40];
3226 struct mlx5_ifc_suspend_qp_out_bits {
3228 u8 reserved_0[0x18];
3232 u8 reserved_1[0x40];
3235 struct mlx5_ifc_suspend_qp_in_bits {
3237 u8 reserved_0[0x10];
3239 u8 reserved_1[0x10];
3245 u8 reserved_3[0x20];
3248 struct mlx5_ifc_sqerr2rts_qp_out_bits {
3250 u8 reserved_0[0x18];
3254 u8 reserved_1[0x40];
3257 struct mlx5_ifc_sqerr2rts_qp_in_bits {
3259 u8 reserved_0[0x10];
3261 u8 reserved_1[0x10];
3267 u8 reserved_3[0x20];
3269 u8 opt_param_mask[0x20];
3271 u8 reserved_4[0x20];
3273 struct mlx5_ifc_qpc_bits qpc;
3275 u8 reserved_5[0x80];
3278 struct mlx5_ifc_sqd2rts_qp_out_bits {
3280 u8 reserved_0[0x18];
3284 u8 reserved_1[0x40];
3287 struct mlx5_ifc_sqd2rts_qp_in_bits {
3289 u8 reserved_0[0x10];
3291 u8 reserved_1[0x10];
3297 u8 reserved_3[0x20];
3299 u8 opt_param_mask[0x20];
3301 u8 reserved_4[0x20];
3303 struct mlx5_ifc_qpc_bits qpc;
3305 u8 reserved_5[0x80];
3308 struct mlx5_ifc_set_wol_rol_out_bits {
3310 u8 reserved_0[0x18];
3314 u8 reserved_1[0x40];
3317 struct mlx5_ifc_set_wol_rol_in_bits {
3319 u8 reserved_0[0x10];
3321 u8 reserved_1[0x10];
3324 u8 rol_mode_valid[0x1];
3325 u8 wol_mode_valid[0x1];
3330 u8 reserved_3[0x20];
3333 struct mlx5_ifc_set_roce_address_out_bits {
3335 u8 reserved_0[0x18];
3339 u8 reserved_1[0x40];
3342 struct mlx5_ifc_set_roce_address_in_bits {
3344 u8 reserved_0[0x10];
3346 u8 reserved_1[0x10];
3349 u8 roce_address_index[0x10];
3350 u8 reserved_2[0x10];
3352 u8 reserved_3[0x20];
3354 struct mlx5_ifc_roce_addr_layout_bits roce_address;
3357 struct mlx5_ifc_set_rdb_out_bits {
3359 u8 reserved_0[0x18];
3363 u8 reserved_1[0x40];
3366 struct mlx5_ifc_set_rdb_in_bits {
3368 u8 reserved_0[0x10];
3370 u8 reserved_1[0x10];
3376 u8 reserved_3[0x18];
3377 u8 rdb_list_size[0x8];
3379 struct mlx5_ifc_rdbc_bits rdb_context[0];
3382 struct mlx5_ifc_set_mad_demux_out_bits {
3384 u8 reserved_0[0x18];
3388 u8 reserved_1[0x40];
3392 MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL = 0x0,
3393 MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE = 0x2,
3396 struct mlx5_ifc_set_mad_demux_in_bits {
3398 u8 reserved_0[0x10];
3400 u8 reserved_1[0x10];
3403 u8 reserved_2[0x20];
3407 u8 reserved_4[0x18];
3410 struct mlx5_ifc_set_l2_table_entry_out_bits {
3412 u8 reserved_0[0x18];
3416 u8 reserved_1[0x40];
3419 struct mlx5_ifc_set_l2_table_entry_in_bits {
3421 u8 reserved_0[0x10];
3423 u8 reserved_1[0x10];
3426 u8 reserved_2[0x60];
3429 u8 table_index[0x18];
3431 u8 reserved_4[0x20];
3433 u8 reserved_5[0x13];
3437 struct mlx5_ifc_mac_address_layout_bits mac_address;
3439 u8 reserved_6[0xc0];
3442 struct mlx5_ifc_set_issi_out_bits {
3444 u8 reserved_0[0x18];
3448 u8 reserved_1[0x40];
3451 struct mlx5_ifc_set_issi_in_bits {
3453 u8 reserved_0[0x10];
3455 u8 reserved_1[0x10];
3458 u8 reserved_2[0x10];
3459 u8 current_issi[0x10];
3461 u8 reserved_3[0x20];
3464 struct mlx5_ifc_set_hca_cap_out_bits {
3466 u8 reserved_0[0x18];
3470 u8 reserved_1[0x40];
3473 struct mlx5_ifc_set_hca_cap_in_bits {
3475 u8 reserved_0[0x10];
3477 u8 reserved_1[0x10];
3480 u8 reserved_2[0x40];
3482 union mlx5_ifc_hca_cap_union_bits capability;
3486 MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION = 0x0,
3487 MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG = 0x1,
3488 MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST = 0x2,
3489 MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS = 0x3
3492 struct mlx5_ifc_set_flow_table_root_out_bits {
3494 u8 reserved_0[0x18];
3498 u8 reserved_1[0x40];
3501 struct mlx5_ifc_set_flow_table_root_in_bits {
3503 u8 reserved_0[0x10];
3505 u8 reserved_1[0x10];
3508 u8 other_vport[0x1];
3510 u8 vport_number[0x10];
3512 u8 reserved_3[0x20];
3515 u8 reserved_4[0x18];
3521 u8 underlay_qpn[0x18];
3523 u8 reserved_7[0x120];
3526 struct mlx5_ifc_set_fte_out_bits {
3528 u8 reserved_0[0x18];
3532 u8 reserved_1[0x40];
3535 struct mlx5_ifc_set_fte_in_bits {
3537 u8 reserved_0[0x10];
3539 u8 reserved_1[0x10];
3542 u8 other_vport[0x1];
3544 u8 vport_number[0x10];
3546 u8 reserved_3[0x20];
3549 u8 reserved_4[0x18];
3554 u8 reserved_6[0x18];
3555 u8 modify_enable_mask[0x8];
3557 u8 reserved_7[0x20];
3559 u8 flow_index[0x20];
3561 u8 reserved_8[0xe0];
3563 struct mlx5_ifc_flow_context_bits flow_context;
3566 struct mlx5_ifc_set_driver_version_out_bits {
3568 u8 reserved_0[0x18];
3572 u8 reserved_1[0x40];
3575 struct mlx5_ifc_set_driver_version_in_bits {
3577 u8 reserved_0[0x10];
3579 u8 reserved_1[0x10];
3582 u8 reserved_2[0x40];
3584 u8 driver_version[64][0x8];
3587 struct mlx5_ifc_set_dc_cnak_trace_out_bits {
3589 u8 reserved_0[0x18];
3593 u8 reserved_1[0x40];
3596 struct mlx5_ifc_set_dc_cnak_trace_in_bits {
3598 u8 reserved_0[0x10];
3600 u8 reserved_1[0x10];
3604 u8 reserved_2[0x1f];
3606 u8 reserved_3[0x160];
3608 struct mlx5_ifc_cmd_pas_bits pas;
3611 struct mlx5_ifc_set_burst_size_out_bits {
3613 u8 reserved_0[0x18];
3617 u8 reserved_1[0x40];
3620 struct mlx5_ifc_set_burst_size_in_bits {
3622 u8 reserved_0[0x10];
3624 u8 reserved_1[0x10];
3627 u8 reserved_2[0x20];
3630 u8 device_burst_size[0x17];
3633 struct mlx5_ifc_rts2rts_qp_out_bits {
3635 u8 reserved_0[0x18];
3639 u8 reserved_1[0x40];
3642 struct mlx5_ifc_rts2rts_qp_in_bits {
3644 u8 reserved_0[0x10];
3646 u8 reserved_1[0x10];
3652 u8 reserved_3[0x20];
3654 u8 opt_param_mask[0x20];
3656 u8 reserved_4[0x20];
3658 struct mlx5_ifc_qpc_bits qpc;
3660 u8 reserved_5[0x80];
3663 struct mlx5_ifc_rtr2rts_qp_out_bits {
3665 u8 reserved_0[0x18];
3669 u8 reserved_1[0x40];
3672 struct mlx5_ifc_rtr2rts_qp_in_bits {
3674 u8 reserved_0[0x10];
3676 u8 reserved_1[0x10];
3682 u8 reserved_3[0x20];
3684 u8 opt_param_mask[0x20];
3686 u8 reserved_4[0x20];
3688 struct mlx5_ifc_qpc_bits qpc;
3690 u8 reserved_5[0x80];
3693 struct mlx5_ifc_rst2init_qp_out_bits {
3695 u8 reserved_0[0x18];
3699 u8 reserved_1[0x40];
3702 struct mlx5_ifc_rst2init_qp_in_bits {
3704 u8 reserved_0[0x10];
3706 u8 reserved_1[0x10];
3712 u8 reserved_3[0x20];
3714 u8 opt_param_mask[0x20];
3716 u8 reserved_4[0x20];
3718 struct mlx5_ifc_qpc_bits qpc;
3720 u8 reserved_5[0x80];
3723 struct mlx5_ifc_resume_qp_out_bits {
3725 u8 reserved_0[0x18];
3729 u8 reserved_1[0x40];
3732 struct mlx5_ifc_resume_qp_in_bits {
3734 u8 reserved_0[0x10];
3736 u8 reserved_1[0x10];
3742 u8 reserved_3[0x20];
3745 struct mlx5_ifc_query_xrc_srq_out_bits {
3747 u8 reserved_0[0x18];
3751 u8 reserved_1[0x40];
3753 struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
3755 u8 reserved_2[0x600];
3760 struct mlx5_ifc_query_xrc_srq_in_bits {
3762 u8 reserved_0[0x10];
3764 u8 reserved_1[0x10];
3770 u8 reserved_3[0x20];
3773 struct mlx5_ifc_query_wol_rol_out_bits {
3775 u8 reserved_0[0x18];
3779 u8 reserved_1[0x10];
3783 u8 reserved_2[0x20];
3786 struct mlx5_ifc_query_wol_rol_in_bits {
3788 u8 reserved_0[0x10];
3790 u8 reserved_1[0x10];
3793 u8 reserved_2[0x40];
3797 MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN = 0x0,
3798 MLX5_QUERY_VPORT_STATE_OUT_STATE_UP = 0x1,
3801 struct mlx5_ifc_query_vport_state_out_bits {
3803 u8 reserved_0[0x18];
3807 u8 reserved_1[0x20];
3809 u8 reserved_2[0x18];
3810 u8 admin_state[0x4];
3815 MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT = 0x0,
3816 MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT = 0x1,
3817 MLX5_QUERY_VPORT_STATE_IN_OP_MOD_UPLINK = 0x2,
3820 struct mlx5_ifc_query_vport_state_in_bits {
3822 u8 reserved_0[0x10];
3824 u8 reserved_1[0x10];
3827 u8 other_vport[0x1];
3829 u8 vport_number[0x10];
3831 u8 reserved_3[0x20];
3834 struct mlx5_ifc_query_vport_counter_out_bits {
3836 u8 reserved_0[0x18];
3840 u8 reserved_1[0x40];
3842 struct mlx5_ifc_traffic_counter_bits received_errors;
3844 struct mlx5_ifc_traffic_counter_bits transmit_errors;
3846 struct mlx5_ifc_traffic_counter_bits received_ib_unicast;
3848 struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;
3850 struct mlx5_ifc_traffic_counter_bits received_ib_multicast;
3852 struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;
3854 struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;
3856 struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;
3858 struct mlx5_ifc_traffic_counter_bits received_eth_unicast;
3860 struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;
3862 struct mlx5_ifc_traffic_counter_bits received_eth_multicast;
3864 struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;
3866 u8 reserved_2[0xa00];
3870 MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS = 0x0,
3873 struct mlx5_ifc_query_vport_counter_in_bits {
3875 u8 reserved_0[0x10];
3877 u8 reserved_1[0x10];
3880 u8 other_vport[0x1];
3883 u8 vport_number[0x10];
3885 u8 reserved_3[0x60];
3888 u8 reserved_4[0x1f];
3890 u8 reserved_5[0x20];
3893 struct mlx5_ifc_query_tis_out_bits {
3895 u8 reserved_0[0x18];
3899 u8 reserved_1[0x40];
3901 struct mlx5_ifc_tisc_bits tis_context;
3904 struct mlx5_ifc_query_tis_in_bits {
3906 u8 reserved_0[0x10];
3908 u8 reserved_1[0x10];
3914 u8 reserved_3[0x20];
3917 struct mlx5_ifc_query_tir_out_bits {
3919 u8 reserved_0[0x18];
3923 u8 reserved_1[0xc0];
3925 struct mlx5_ifc_tirc_bits tir_context;
3928 struct mlx5_ifc_query_tir_in_bits {
3930 u8 reserved_0[0x10];
3932 u8 reserved_1[0x10];
3938 u8 reserved_3[0x20];
3941 struct mlx5_ifc_query_srq_out_bits {
3943 u8 reserved_0[0x18];
3947 u8 reserved_1[0x40];
3949 struct mlx5_ifc_srqc_bits srq_context_entry;
3951 u8 reserved_2[0x600];
3956 struct mlx5_ifc_query_srq_in_bits {
3958 u8 reserved_0[0x10];
3960 u8 reserved_1[0x10];
3966 u8 reserved_3[0x20];
3969 struct mlx5_ifc_query_sq_out_bits {
3971 u8 reserved_0[0x18];
3975 u8 reserved_1[0xc0];
3977 struct mlx5_ifc_sqc_bits sq_context;
3980 struct mlx5_ifc_query_sq_in_bits {
3982 u8 reserved_0[0x10];
3984 u8 reserved_1[0x10];
3990 u8 reserved_3[0x20];
3993 struct mlx5_ifc_query_special_contexts_out_bits {
3995 u8 reserved_0[0x18];
3999 u8 reserved_1[0x20];
4004 struct mlx5_ifc_query_special_contexts_in_bits {
4006 u8 reserved_0[0x10];
4008 u8 reserved_1[0x10];
4011 u8 reserved_2[0x40];
4014 struct mlx5_ifc_query_scheduling_element_out_bits {
4016 u8 reserved_at_8[0x18];
4020 u8 reserved_at_40[0xc0];
4022 struct mlx5_ifc_scheduling_context_bits scheduling_context;
4024 u8 reserved_at_300[0x100];
4028 MLX5_SCHEDULING_ELEMENT_IN_HIERARCHY_E_SWITCH = 0x2,
4031 struct mlx5_ifc_query_scheduling_element_in_bits {
4033 u8 reserved_at_10[0x10];
4035 u8 reserved_at_20[0x10];
4038 u8 scheduling_hierarchy[0x8];
4039 u8 reserved_at_48[0x18];
4041 u8 scheduling_element_id[0x20];
4043 u8 reserved_at_80[0x180];
4046 struct mlx5_ifc_query_rqt_out_bits {
4048 u8 reserved_0[0x18];
4052 u8 reserved_1[0xc0];
4054 struct mlx5_ifc_rqtc_bits rqt_context;
4057 struct mlx5_ifc_query_rqt_in_bits {
4059 u8 reserved_0[0x10];
4061 u8 reserved_1[0x10];
4067 u8 reserved_3[0x20];
4070 struct mlx5_ifc_query_rq_out_bits {
4072 u8 reserved_0[0x18];
4076 u8 reserved_1[0xc0];
4078 struct mlx5_ifc_rqc_bits rq_context;
4081 struct mlx5_ifc_query_rq_in_bits {
4083 u8 reserved_0[0x10];
4085 u8 reserved_1[0x10];
4091 u8 reserved_3[0x20];
4094 struct mlx5_ifc_query_roce_address_out_bits {
4096 u8 reserved_0[0x18];
4100 u8 reserved_1[0x40];
4102 struct mlx5_ifc_roce_addr_layout_bits roce_address;
4105 struct mlx5_ifc_query_roce_address_in_bits {
4107 u8 reserved_0[0x10];
4109 u8 reserved_1[0x10];
4112 u8 roce_address_index[0x10];
4113 u8 reserved_2[0x10];
4115 u8 reserved_3[0x20];
4118 struct mlx5_ifc_query_rmp_out_bits {
4120 u8 reserved_0[0x18];
4124 u8 reserved_1[0xc0];
4126 struct mlx5_ifc_rmpc_bits rmp_context;
4129 struct mlx5_ifc_query_rmp_in_bits {
4131 u8 reserved_0[0x10];
4133 u8 reserved_1[0x10];
4139 u8 reserved_3[0x20];
4142 struct mlx5_ifc_query_rdb_out_bits {
4144 u8 reserved_0[0x18];
4148 u8 reserved_1[0x20];
4150 u8 reserved_2[0x18];
4151 u8 rdb_list_size[0x8];
4153 struct mlx5_ifc_rdbc_bits rdb_context[0];
4156 struct mlx5_ifc_query_rdb_in_bits {
4158 u8 reserved_0[0x10];
4160 u8 reserved_1[0x10];
4166 u8 reserved_3[0x20];
4169 struct mlx5_ifc_query_qp_out_bits {
4171 u8 reserved_0[0x18];
4175 u8 reserved_1[0x40];
4177 u8 opt_param_mask[0x20];
4179 u8 reserved_2[0x20];
4181 struct mlx5_ifc_qpc_bits qpc;
4183 u8 reserved_3[0x80];
4188 struct mlx5_ifc_query_qp_in_bits {
4190 u8 reserved_0[0x10];
4192 u8 reserved_1[0x10];
4198 u8 reserved_3[0x20];
4201 struct mlx5_ifc_query_q_counter_out_bits {
4203 u8 reserved_0[0x18];
4207 u8 reserved_1[0x40];
4209 u8 rx_write_requests[0x20];
4211 u8 reserved_2[0x20];
4213 u8 rx_read_requests[0x20];
4215 u8 reserved_3[0x20];
4217 u8 rx_atomic_requests[0x20];
4219 u8 reserved_4[0x20];
4221 u8 rx_dct_connect[0x20];
4223 u8 reserved_5[0x20];
4225 u8 out_of_buffer[0x20];
4227 u8 reserved_7[0x20];
4229 u8 out_of_sequence[0x20];
4231 u8 reserved_8[0x20];
4233 u8 duplicate_request[0x20];
4235 u8 reserved_9[0x20];
4237 u8 rnr_nak_retry_err[0x20];
4239 u8 reserved_10[0x20];
4241 u8 packet_seq_err[0x20];
4243 u8 reserved_11[0x20];
4245 u8 implied_nak_seq_err[0x20];
4247 u8 reserved_12[0x20];
4249 u8 local_ack_timeout_err[0x20];
4251 u8 reserved_13[0x20];
4253 u8 resp_rnr_nak[0x20];
4255 u8 reserved_14[0x20];
4257 u8 req_rnr_retries_exceeded[0x20];
4259 u8 reserved_15[0x460];
4262 struct mlx5_ifc_query_q_counter_in_bits {
4264 u8 reserved_0[0x10];
4266 u8 reserved_1[0x10];
4269 u8 reserved_2[0x80];
4272 u8 reserved_3[0x1f];
4274 u8 reserved_4[0x18];
4275 u8 counter_set_id[0x8];
4278 struct mlx5_ifc_query_pages_out_bits {
4280 u8 reserved_0[0x18];
4284 u8 reserved_1[0x10];
4285 u8 function_id[0x10];
4291 MLX5_BOOT_PAGES = 0x1,
4292 MLX5_INIT_PAGES = 0x2,
4293 MLX5_POST_INIT_PAGES = 0x3,
4296 struct mlx5_ifc_query_pages_in_bits {
4298 u8 reserved_0[0x10];
4300 u8 reserved_1[0x10];
4303 u8 reserved_2[0x10];
4304 u8 function_id[0x10];
4306 u8 reserved_3[0x20];
4309 struct mlx5_ifc_query_nic_vport_context_out_bits {
4311 u8 reserved_0[0x18];
4315 u8 reserved_1[0x40];
4317 struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
4320 struct mlx5_ifc_query_nic_vport_context_in_bits {
4322 u8 reserved_0[0x10];
4324 u8 reserved_1[0x10];
4327 u8 other_vport[0x1];
4329 u8 vport_number[0x10];
4332 u8 allowed_list_type[0x3];
4333 u8 reserved_4[0x18];
4336 struct mlx5_ifc_query_mkey_out_bits {
4338 u8 reserved_0[0x18];
4342 u8 reserved_1[0x40];
4344 struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
4346 u8 reserved_2[0x600];
4348 u8 bsf0_klm0_pas_mtt0_1[16][0x8];
4350 u8 bsf1_klm1_pas_mtt2_3[16][0x8];
4353 struct mlx5_ifc_query_mkey_in_bits {
4355 u8 reserved_0[0x10];
4357 u8 reserved_1[0x10];
4361 u8 mkey_index[0x18];
4364 u8 reserved_3[0x1f];
4367 struct mlx5_ifc_query_mad_demux_out_bits {
4369 u8 reserved_0[0x18];
4373 u8 reserved_1[0x40];
4375 u8 mad_dumux_parameters_block[0x20];
4378 struct mlx5_ifc_query_mad_demux_in_bits {
4380 u8 reserved_0[0x10];
4382 u8 reserved_1[0x10];
4385 u8 reserved_2[0x40];
4388 struct mlx5_ifc_query_l2_table_entry_out_bits {
4390 u8 reserved_0[0x18];
4394 u8 reserved_1[0xa0];
4396 u8 reserved_2[0x13];
4400 struct mlx5_ifc_mac_address_layout_bits mac_address;
4402 u8 reserved_3[0xc0];
4405 struct mlx5_ifc_query_l2_table_entry_in_bits {
4407 u8 reserved_0[0x10];
4409 u8 reserved_1[0x10];
4412 u8 reserved_2[0x60];
4415 u8 table_index[0x18];
4417 u8 reserved_4[0x140];
4420 struct mlx5_ifc_query_issi_out_bits {
4422 u8 reserved_0[0x18];
4426 u8 reserved_1[0x10];
4427 u8 current_issi[0x10];
4429 u8 reserved_2[0xa0];
4431 u8 supported_issi_reserved[76][0x8];
4432 u8 supported_issi_dw0[0x20];
4435 struct mlx5_ifc_query_issi_in_bits {
4437 u8 reserved_0[0x10];
4439 u8 reserved_1[0x10];
4442 u8 reserved_2[0x40];
4445 struct mlx5_ifc_query_hca_vport_pkey_out_bits {
4447 u8 reserved_0[0x18];
4451 u8 reserved_1[0x40];
4453 struct mlx5_ifc_pkey_bits pkey[0];
4456 struct mlx5_ifc_query_hca_vport_pkey_in_bits {
4458 u8 reserved_0[0x10];
4460 u8 reserved_1[0x10];
4463 u8 other_vport[0x1];
4466 u8 vport_number[0x10];
4468 u8 reserved_3[0x10];
4469 u8 pkey_index[0x10];
4472 struct mlx5_ifc_query_hca_vport_gid_out_bits {
4474 u8 reserved_0[0x18];
4478 u8 reserved_1[0x20];
4481 u8 reserved_2[0x10];
4483 struct mlx5_ifc_array128_auto_bits gid[0];
4486 struct mlx5_ifc_query_hca_vport_gid_in_bits {
4488 u8 reserved_0[0x10];
4490 u8 reserved_1[0x10];
4493 u8 other_vport[0x1];
4496 u8 vport_number[0x10];
4498 u8 reserved_3[0x10];
4502 struct mlx5_ifc_query_hca_vport_context_out_bits {
4504 u8 reserved_0[0x18];
4508 u8 reserved_1[0x40];
4510 struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
4513 struct mlx5_ifc_query_hca_vport_context_in_bits {
4515 u8 reserved_0[0x10];
4517 u8 reserved_1[0x10];
4520 u8 other_vport[0x1];
4523 u8 vport_number[0x10];
4525 u8 reserved_3[0x20];
4528 struct mlx5_ifc_query_hca_cap_out_bits {
4530 u8 reserved_0[0x18];
4534 u8 reserved_1[0x40];
4536 union mlx5_ifc_hca_cap_union_bits capability;
4539 struct mlx5_ifc_query_hca_cap_in_bits {
4541 u8 reserved_0[0x10];
4543 u8 reserved_1[0x10];
4546 u8 reserved_2[0x40];
4549 struct mlx5_ifc_query_flow_table_out_bits {
4551 u8 reserved_at_8[0x18];
4555 u8 reserved_at_40[0x80];
4557 struct mlx5_ifc_flow_table_context_bits flow_table_context;
4560 struct mlx5_ifc_query_flow_table_in_bits {
4562 u8 reserved_0[0x10];
4564 u8 reserved_1[0x10];
4567 u8 other_vport[0x1];
4569 u8 vport_number[0x10];
4571 u8 reserved_3[0x20];
4574 u8 reserved_4[0x18];
4579 u8 reserved_6[0x140];
4582 struct mlx5_ifc_query_fte_out_bits {
4584 u8 reserved_0[0x18];
4588 u8 reserved_1[0x1c0];
4590 struct mlx5_ifc_flow_context_bits flow_context;
4593 struct mlx5_ifc_query_fte_in_bits {
4595 u8 reserved_0[0x10];
4597 u8 reserved_1[0x10];
4600 u8 other_vport[0x1];
4602 u8 vport_number[0x10];
4604 u8 reserved_3[0x20];
4607 u8 reserved_4[0x18];
4612 u8 reserved_6[0x40];
4614 u8 flow_index[0x20];
4616 u8 reserved_7[0xe0];
4620 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
4621 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
4622 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
4625 struct mlx5_ifc_query_flow_group_out_bits {
4627 u8 reserved_0[0x18];
4631 u8 reserved_1[0xa0];
4633 u8 start_flow_index[0x20];
4635 u8 reserved_2[0x20];
4637 u8 end_flow_index[0x20];
4639 u8 reserved_3[0xa0];
4641 u8 reserved_4[0x18];
4642 u8 match_criteria_enable[0x8];
4644 struct mlx5_ifc_fte_match_param_bits match_criteria;
4646 u8 reserved_5[0xe00];
4649 struct mlx5_ifc_query_flow_group_in_bits {
4651 u8 reserved_0[0x10];
4653 u8 reserved_1[0x10];
4656 u8 other_vport[0x1];
4658 u8 vport_number[0x10];
4660 u8 reserved_3[0x20];
4663 u8 reserved_4[0x18];
4670 u8 reserved_6[0x120];
4673 struct mlx5_ifc_query_flow_counter_out_bits {
4675 u8 reserved_at_8[0x18];
4679 u8 reserved_at_40[0x40];
4681 struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
4684 struct mlx5_ifc_query_flow_counter_in_bits {
4686 u8 reserved_at_10[0x10];
4688 u8 reserved_at_20[0x10];
4691 u8 reserved_at_40[0x80];
4694 u8 reserved_at_c1[0xf];
4695 u8 num_of_counters[0x10];
4697 u8 reserved_at_e0[0x10];
4698 u8 flow_counter_id[0x10];
4701 struct mlx5_ifc_query_esw_vport_context_out_bits {
4703 u8 reserved_0[0x18];
4707 u8 reserved_1[0x40];
4709 struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
4712 struct mlx5_ifc_query_esw_vport_context_in_bits {
4714 u8 reserved_0[0x10];
4716 u8 reserved_1[0x10];
4719 u8 other_vport[0x1];
4721 u8 vport_number[0x10];
4723 u8 reserved_3[0x20];
4726 struct mlx5_ifc_query_eq_out_bits {
4728 u8 reserved_0[0x18];
4732 u8 reserved_1[0x40];
4734 struct mlx5_ifc_eqc_bits eq_context_entry;
4736 u8 reserved_2[0x40];
4738 u8 event_bitmask[0x40];
4740 u8 reserved_3[0x580];
4745 struct mlx5_ifc_query_eq_in_bits {
4747 u8 reserved_0[0x10];
4749 u8 reserved_1[0x10];
4752 u8 reserved_2[0x18];
4755 u8 reserved_3[0x20];
4758 struct mlx5_ifc_query_dct_out_bits {
4760 u8 reserved_0[0x18];
4764 u8 reserved_1[0x40];
4766 struct mlx5_ifc_dctc_bits dct_context_entry;
4768 u8 reserved_2[0x180];
4771 struct mlx5_ifc_query_dct_in_bits {
4773 u8 reserved_0[0x10];
4775 u8 reserved_1[0x10];
4781 u8 reserved_3[0x20];
4784 struct mlx5_ifc_query_dc_cnak_trace_out_bits {
4786 u8 reserved_0[0x18];
4791 u8 reserved_1[0x1f];
4793 u8 reserved_2[0x160];
4795 struct mlx5_ifc_cmd_pas_bits pas;
4798 struct mlx5_ifc_query_dc_cnak_trace_in_bits {
4800 u8 reserved_0[0x10];
4802 u8 reserved_1[0x10];
4805 u8 reserved_2[0x40];
4808 struct mlx5_ifc_query_cq_out_bits {
4810 u8 reserved_0[0x18];
4814 u8 reserved_1[0x40];
4816 struct mlx5_ifc_cqc_bits cq_context;
4818 u8 reserved_2[0x600];
4823 struct mlx5_ifc_query_cq_in_bits {
4825 u8 reserved_0[0x10];
4827 u8 reserved_1[0x10];
4833 u8 reserved_3[0x20];
4836 struct mlx5_ifc_query_cong_status_out_bits {
4838 u8 reserved_0[0x18];
4842 u8 reserved_1[0x20];
4846 u8 reserved_2[0x1e];
4849 struct mlx5_ifc_query_cong_status_in_bits {
4851 u8 reserved_0[0x10];
4853 u8 reserved_1[0x10];
4856 u8 reserved_2[0x18];
4858 u8 cong_protocol[0x4];
4860 u8 reserved_3[0x20];
4863 struct mlx5_ifc_query_cong_statistics_out_bits {
4865 u8 reserved_0[0x18];
4869 u8 reserved_1[0x40];
4875 u8 cnp_ignored_high[0x20];
4877 u8 cnp_ignored_low[0x20];
4879 u8 cnp_handled_high[0x20];
4881 u8 cnp_handled_low[0x20];
4883 u8 reserved_2[0x100];
4885 u8 time_stamp_high[0x20];
4887 u8 time_stamp_low[0x20];
4889 u8 accumulators_period[0x20];
4891 u8 ecn_marked_roce_packets_high[0x20];
4893 u8 ecn_marked_roce_packets_low[0x20];
4895 u8 cnps_sent_high[0x20];
4897 u8 cnps_sent_low[0x20];
4899 u8 reserved_3[0x560];
4902 struct mlx5_ifc_query_cong_statistics_in_bits {
4904 u8 reserved_0[0x10];
4906 u8 reserved_1[0x10];
4910 u8 reserved_2[0x1f];
4912 u8 reserved_3[0x20];
4915 struct mlx5_ifc_query_cong_params_out_bits {
4917 u8 reserved_0[0x18];
4921 u8 reserved_1[0x40];
4923 union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
4926 struct mlx5_ifc_query_cong_params_in_bits {
4928 u8 reserved_0[0x10];
4930 u8 reserved_1[0x10];
4933 u8 reserved_2[0x1c];
4934 u8 cong_protocol[0x4];
4936 u8 reserved_3[0x20];
4939 struct mlx5_ifc_query_burst_size_out_bits {
4941 u8 reserved_0[0x18];
4945 u8 reserved_1[0x20];
4948 u8 device_burst_size[0x17];
4951 struct mlx5_ifc_query_burst_size_in_bits {
4953 u8 reserved_0[0x10];
4955 u8 reserved_1[0x10];
4958 u8 reserved_2[0x40];
4961 struct mlx5_ifc_query_adapter_out_bits {
4963 u8 reserved_0[0x18];
4967 u8 reserved_1[0x40];
4969 struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
4972 struct mlx5_ifc_query_adapter_in_bits {
4974 u8 reserved_0[0x10];
4976 u8 reserved_1[0x10];
4979 u8 reserved_2[0x40];
4982 struct mlx5_ifc_qp_2rst_out_bits {
4984 u8 reserved_0[0x18];
4988 u8 reserved_1[0x40];
4991 struct mlx5_ifc_qp_2rst_in_bits {
4993 u8 reserved_0[0x10];
4995 u8 reserved_1[0x10];
5001 u8 reserved_3[0x20];
5004 struct mlx5_ifc_qp_2err_out_bits {
5006 u8 reserved_0[0x18];
5010 u8 reserved_1[0x40];
5013 struct mlx5_ifc_qp_2err_in_bits {
5015 u8 reserved_0[0x10];
5017 u8 reserved_1[0x10];
5023 u8 reserved_3[0x20];
5026 struct mlx5_ifc_para_vport_element_bits {
5027 u8 reserved_at_0[0xc];
5028 u8 traffic_class[0x4];
5029 u8 qos_para_vport_number[0x10];
5032 struct mlx5_ifc_page_fault_resume_out_bits {
5034 u8 reserved_0[0x18];
5038 u8 reserved_1[0x40];
5041 struct mlx5_ifc_page_fault_resume_in_bits {
5043 u8 reserved_0[0x10];
5045 u8 reserved_1[0x10];
5055 u8 reserved_3[0x20];
5058 struct mlx5_ifc_nop_out_bits {
5060 u8 reserved_0[0x18];
5064 u8 reserved_1[0x40];
5067 struct mlx5_ifc_nop_in_bits {
5069 u8 reserved_0[0x10];
5071 u8 reserved_1[0x10];
5074 u8 reserved_2[0x40];
5077 struct mlx5_ifc_modify_vport_state_out_bits {
5079 u8 reserved_0[0x18];
5083 u8 reserved_1[0x40];
5087 MLX5_MODIFY_VPORT_STATE_IN_OP_MOD_NIC_VPORT = 0x0,
5088 MLX5_MODIFY_VPORT_STATE_IN_OP_MOD_ESW_VPORT = 0x1,
5089 MLX5_MODIFY_VPORT_STATE_IN_OP_MOD_UPLINK = 0x2,
5093 MLX5_MODIFY_VPORT_STATE_IN_ADMIN_STATE_DOWN = 0x0,
5094 MLX5_MODIFY_VPORT_STATE_IN_ADMIN_STATE_UP = 0x1,
5095 MLX5_MODIFY_VPORT_STATE_IN_ADMIN_STATE_FOLLOW = 0x2,
5098 struct mlx5_ifc_modify_vport_state_in_bits {
5100 u8 reserved_0[0x10];
5102 u8 reserved_1[0x10];
5105 u8 other_vport[0x1];
5107 u8 vport_number[0x10];
5109 u8 reserved_3[0x18];
5110 u8 admin_state[0x4];
5114 struct mlx5_ifc_modify_tis_out_bits {
5116 u8 reserved_0[0x18];
5120 u8 reserved_1[0x40];
5123 struct mlx5_ifc_modify_tis_bitmask_bits {
5124 u8 reserved_at_0[0x20];
5126 u8 reserved_at_20[0x1d];
5127 u8 lag_tx_port_affinity[0x1];
5128 u8 strict_lag_tx_port_affinity[0x1];
5132 struct mlx5_ifc_modify_tis_in_bits {
5134 u8 reserved_0[0x10];
5136 u8 reserved_1[0x10];
5142 u8 reserved_3[0x20];
5144 struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
5146 u8 reserved_4[0x40];
5148 struct mlx5_ifc_tisc_bits ctx;
5151 struct mlx5_ifc_modify_tir_out_bits {
5153 u8 reserved_0[0x18];
5157 u8 reserved_1[0x40];
5162 MLX5_MODIFY_SQ_BITMASK_PACKET_PACING_RATE_LIMIT_INDEX = 0x1 << 0,
5163 MLX5_MODIFY_SQ_BITMASK_QOS_PARA_VPORT_NUMBER = 0x1 << 1
5166 struct mlx5_ifc_modify_tir_in_bits {
5168 u8 reserved_0[0x10];
5170 u8 reserved_1[0x10];
5176 u8 reserved_3[0x20];
5178 u8 modify_bitmask[0x40];
5180 u8 reserved_4[0x40];
5182 struct mlx5_ifc_tirc_bits tir_context;
5185 struct mlx5_ifc_modify_sq_out_bits {
5187 u8 reserved_0[0x18];
5191 u8 reserved_1[0x40];
5194 struct mlx5_ifc_modify_sq_in_bits {
5196 u8 reserved_0[0x10];
5198 u8 reserved_1[0x10];
5205 u8 reserved_3[0x20];
5207 u8 modify_bitmask[0x40];
5209 u8 reserved_4[0x40];
5211 struct mlx5_ifc_sqc_bits ctx;
5214 struct mlx5_ifc_modify_scheduling_element_out_bits {
5216 u8 reserved_at_8[0x18];
5220 u8 reserved_at_40[0x1c0];
5224 MLX5_MODIFY_SCHEDULING_ELEMENT_IN_SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
5228 MLX5_MODIFY_SCHEDULING_ELEMENT_BITMASK_BW_SHARE = 0x1,
5229 MLX5_MODIFY_SCHEDULING_ELEMENT_BITMASK_MAX_AVERAGE_BW = 0x2,
5232 struct mlx5_ifc_modify_scheduling_element_in_bits {
5234 u8 reserved_at_10[0x10];
5236 u8 reserved_at_20[0x10];
5239 u8 scheduling_hierarchy[0x8];
5240 u8 reserved_at_48[0x18];
5242 u8 scheduling_element_id[0x20];
5244 u8 reserved_at_80[0x20];
5246 u8 modify_bitmask[0x20];
5248 u8 reserved_at_c0[0x40];
5250 struct mlx5_ifc_scheduling_context_bits scheduling_context;
5252 u8 reserved_at_300[0x100];
5255 struct mlx5_ifc_modify_rqt_out_bits {
5257 u8 reserved_0[0x18];
5261 u8 reserved_1[0x40];
5264 struct mlx5_ifc_modify_rqt_in_bits {
5266 u8 reserved_0[0x10];
5268 u8 reserved_1[0x10];
5274 u8 reserved_3[0x20];
5276 u8 modify_bitmask[0x40];
5278 u8 reserved_4[0x40];
5280 struct mlx5_ifc_rqtc_bits ctx;
5283 struct mlx5_ifc_modify_rq_out_bits {
5285 u8 reserved_0[0x18];
5289 u8 reserved_1[0x40];
5293 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
5294 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_MODIFY_RQ_COUNTER_SET_ID = 1ULL << 3,
5297 struct mlx5_ifc_modify_rq_in_bits {
5299 u8 reserved_0[0x10];
5301 u8 reserved_1[0x10];
5308 u8 reserved_3[0x20];
5310 u8 modify_bitmask[0x40];
5312 u8 reserved_4[0x40];
5314 struct mlx5_ifc_rqc_bits ctx;
5317 struct mlx5_ifc_modify_rmp_out_bits {
5319 u8 reserved_0[0x18];
5323 u8 reserved_1[0x40];
5326 struct mlx5_ifc_rmp_bitmask_bits {
5333 struct mlx5_ifc_modify_rmp_in_bits {
5335 u8 reserved_0[0x10];
5337 u8 reserved_1[0x10];
5344 u8 reserved_3[0x20];
5346 struct mlx5_ifc_rmp_bitmask_bits bitmask;
5348 u8 reserved_4[0x40];
5350 struct mlx5_ifc_rmpc_bits ctx;
5353 struct mlx5_ifc_modify_nic_vport_context_out_bits {
5355 u8 reserved_0[0x18];
5359 u8 reserved_1[0x40];
5362 struct mlx5_ifc_modify_nic_vport_field_select_bits {
5363 u8 reserved_0[0x14];
5364 u8 disable_uc_local_lb[0x1];
5365 u8 disable_mc_local_lb[0x1];
5368 u8 min_wqe_inline_mode[0x1];
5370 u8 change_event[0x1];
5372 u8 permanent_address[0x1];
5373 u8 addresses_list[0x1];
5378 struct mlx5_ifc_modify_nic_vport_context_in_bits {
5380 u8 reserved_0[0x10];
5382 u8 reserved_1[0x10];
5385 u8 other_vport[0x1];
5387 u8 vport_number[0x10];
5389 struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;
5391 u8 reserved_3[0x780];
5393 struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
5396 struct mlx5_ifc_modify_hca_vport_context_out_bits {
5398 u8 reserved_0[0x18];
5402 u8 reserved_1[0x40];
5405 struct mlx5_ifc_grh_bits {
5407 u8 traffic_class[8];
5409 u8 payload_length[16];
5416 struct mlx5_ifc_bth_bits {
5430 struct mlx5_ifc_aeth_bits {
5435 struct mlx5_ifc_dceth_bits {
5442 struct mlx5_ifc_modify_hca_vport_context_in_bits {
5444 u8 reserved_0[0x10];
5446 u8 reserved_1[0x10];
5449 u8 other_vport[0x1];
5452 u8 vport_number[0x10];
5454 u8 reserved_3[0x20];
5456 struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
5459 struct mlx5_ifc_modify_flow_table_out_bits {
5461 u8 reserved_at_8[0x18];
5465 u8 reserved_at_40[0x40];
5469 MLX5_MODIFY_FLOW_TABLE_SELECT_MISS_ACTION_AND_ID = 0x1,
5470 MLX5_MODIFY_FLOW_TABLE_SELECT_LAG_MASTER_NEXT_TABLE_ID = 0x8000,
5473 struct mlx5_ifc_modify_flow_table_in_bits {
5475 u8 reserved_at_10[0x10];
5477 u8 reserved_at_20[0x10];
5480 u8 other_vport[0x1];
5481 u8 reserved_at_41[0xf];
5482 u8 vport_number[0x10];
5484 u8 reserved_at_60[0x10];
5485 u8 modify_field_select[0x10];
5488 u8 reserved_at_88[0x18];
5490 u8 reserved_at_a0[0x8];
5493 struct mlx5_ifc_flow_table_context_bits flow_table_context;
5496 struct mlx5_ifc_modify_esw_vport_context_out_bits {
5498 u8 reserved_0[0x18];
5502 u8 reserved_1[0x40];
5505 struct mlx5_ifc_esw_vport_context_fields_select_bits {
5507 u8 vport_cvlan_insert[0x1];
5508 u8 vport_svlan_insert[0x1];
5509 u8 vport_cvlan_strip[0x1];
5510 u8 vport_svlan_strip[0x1];
5513 struct mlx5_ifc_modify_esw_vport_context_in_bits {
5515 u8 reserved_0[0x10];
5517 u8 reserved_1[0x10];
5520 u8 other_vport[0x1];
5522 u8 vport_number[0x10];
5524 struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;
5526 struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
5529 struct mlx5_ifc_modify_cq_out_bits {
5531 u8 reserved_0[0x18];
5535 u8 reserved_1[0x40];
5539 MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ = 0x0,
5540 MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ = 0x1,
5543 struct mlx5_ifc_modify_cq_in_bits {
5545 u8 reserved_0[0x10];
5547 u8 reserved_1[0x10];
5553 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;
5555 struct mlx5_ifc_cqc_bits cq_context;
5557 u8 reserved_3[0x600];
5562 struct mlx5_ifc_modify_cong_status_out_bits {
5564 u8 reserved_0[0x18];
5568 u8 reserved_1[0x40];
5571 struct mlx5_ifc_modify_cong_status_in_bits {
5573 u8 reserved_0[0x10];
5575 u8 reserved_1[0x10];
5578 u8 reserved_2[0x18];
5580 u8 cong_protocol[0x4];
5584 u8 reserved_3[0x1e];
5587 struct mlx5_ifc_modify_cong_params_out_bits {
5589 u8 reserved_0[0x18];
5593 u8 reserved_1[0x40];
5596 struct mlx5_ifc_modify_cong_params_in_bits {
5598 u8 reserved_0[0x10];
5600 u8 reserved_1[0x10];
5603 u8 reserved_2[0x1c];
5604 u8 cong_protocol[0x4];
5606 union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;
5608 u8 reserved_3[0x80];
5610 union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
5613 struct mlx5_ifc_manage_pages_out_bits {
5615 u8 reserved_0[0x18];
5619 u8 output_num_entries[0x20];
5621 u8 reserved_1[0x20];
5627 MLX5_PAGES_CANT_GIVE = 0x0,
5628 MLX5_PAGES_GIVE = 0x1,
5629 MLX5_PAGES_TAKE = 0x2,
5632 struct mlx5_ifc_manage_pages_in_bits {
5634 u8 reserved_0[0x10];
5636 u8 reserved_1[0x10];
5639 u8 reserved_2[0x10];
5640 u8 function_id[0x10];
5642 u8 input_num_entries[0x20];
5647 struct mlx5_ifc_mad_ifc_out_bits {
5649 u8 reserved_0[0x18];
5653 u8 reserved_1[0x40];
5655 u8 response_mad_packet[256][0x8];
5658 struct mlx5_ifc_mad_ifc_in_bits {
5660 u8 reserved_0[0x10];
5662 u8 reserved_1[0x10];
5665 u8 remote_lid[0x10];
5669 u8 reserved_3[0x20];
5674 struct mlx5_ifc_init_hca_out_bits {
5676 u8 reserved_0[0x18];
5680 u8 reserved_1[0x40];
5684 MLX5_INIT_HCA_IN_OP_MOD_INIT = 0x0,
5685 MLX5_INIT_HCA_IN_OP_MOD_PRE_INIT = 0x1,
5688 struct mlx5_ifc_init_hca_in_bits {
5690 u8 reserved_0[0x10];
5692 u8 reserved_1[0x10];
5695 u8 reserved_2[0x40];
5698 struct mlx5_ifc_init2rtr_qp_out_bits {
5700 u8 reserved_0[0x18];
5704 u8 reserved_1[0x40];
5707 struct mlx5_ifc_init2rtr_qp_in_bits {
5709 u8 reserved_0[0x10];
5711 u8 reserved_1[0x10];
5717 u8 reserved_3[0x20];
5719 u8 opt_param_mask[0x20];
5721 u8 reserved_4[0x20];
5723 struct mlx5_ifc_qpc_bits qpc;
5725 u8 reserved_5[0x80];
5728 struct mlx5_ifc_init2init_qp_out_bits {
5730 u8 reserved_0[0x18];
5734 u8 reserved_1[0x40];
5737 struct mlx5_ifc_init2init_qp_in_bits {
5739 u8 reserved_0[0x10];
5741 u8 reserved_1[0x10];
5747 u8 reserved_3[0x20];
5749 u8 opt_param_mask[0x20];
5751 u8 reserved_4[0x20];
5753 struct mlx5_ifc_qpc_bits qpc;
5755 u8 reserved_5[0x80];
5758 struct mlx5_ifc_get_dropped_packet_log_out_bits {
5760 u8 reserved_0[0x18];
5764 u8 reserved_1[0x40];
5766 u8 packet_headers_log[128][0x8];
5768 u8 packet_syndrome[64][0x8];
5771 struct mlx5_ifc_get_dropped_packet_log_in_bits {
5773 u8 reserved_0[0x10];
5775 u8 reserved_1[0x10];
5778 u8 reserved_2[0x40];
5781 struct mlx5_ifc_gen_eqe_in_bits {
5783 u8 reserved_0[0x10];
5785 u8 reserved_1[0x10];
5788 u8 reserved_2[0x18];
5791 u8 reserved_3[0x20];
5796 struct mlx5_ifc_gen_eq_out_bits {
5798 u8 reserved_0[0x18];
5802 u8 reserved_1[0x40];
5805 struct mlx5_ifc_enable_hca_out_bits {
5807 u8 reserved_0[0x18];
5811 u8 reserved_1[0x20];
5814 struct mlx5_ifc_enable_hca_in_bits {
5816 u8 reserved_0[0x10];
5818 u8 reserved_1[0x10];
5821 u8 reserved_2[0x10];
5822 u8 function_id[0x10];
5824 u8 reserved_3[0x20];
5827 struct mlx5_ifc_drain_dct_out_bits {
5829 u8 reserved_0[0x18];
5833 u8 reserved_1[0x40];
5836 struct mlx5_ifc_drain_dct_in_bits {
5838 u8 reserved_0[0x10];
5840 u8 reserved_1[0x10];
5846 u8 reserved_3[0x20];
5849 struct mlx5_ifc_disable_hca_out_bits {
5851 u8 reserved_0[0x18];
5855 u8 reserved_1[0x20];
5858 struct mlx5_ifc_disable_hca_in_bits {
5860 u8 reserved_0[0x10];
5862 u8 reserved_1[0x10];
5865 u8 reserved_2[0x10];
5866 u8 function_id[0x10];
5868 u8 reserved_3[0x20];
5871 struct mlx5_ifc_detach_from_mcg_out_bits {
5873 u8 reserved_0[0x18];
5877 u8 reserved_1[0x40];
5880 struct mlx5_ifc_detach_from_mcg_in_bits {
5882 u8 reserved_0[0x10];
5884 u8 reserved_1[0x10];
5890 u8 reserved_3[0x20];
5892 u8 multicast_gid[16][0x8];
5895 struct mlx5_ifc_destroy_xrc_srq_out_bits {
5897 u8 reserved_0[0x18];
5901 u8 reserved_1[0x40];
5904 struct mlx5_ifc_destroy_xrc_srq_in_bits {
5906 u8 reserved_0[0x10];
5908 u8 reserved_1[0x10];
5914 u8 reserved_3[0x20];
5917 struct mlx5_ifc_destroy_tis_out_bits {
5919 u8 reserved_0[0x18];
5923 u8 reserved_1[0x40];
5926 struct mlx5_ifc_destroy_tis_in_bits {
5928 u8 reserved_0[0x10];
5930 u8 reserved_1[0x10];
5936 u8 reserved_3[0x20];
5939 struct mlx5_ifc_destroy_tir_out_bits {
5941 u8 reserved_0[0x18];
5945 u8 reserved_1[0x40];
5948 struct mlx5_ifc_destroy_tir_in_bits {
5950 u8 reserved_0[0x10];
5952 u8 reserved_1[0x10];
5958 u8 reserved_3[0x20];
5961 struct mlx5_ifc_destroy_srq_out_bits {
5963 u8 reserved_0[0x18];
5967 u8 reserved_1[0x40];
5970 struct mlx5_ifc_destroy_srq_in_bits {
5972 u8 reserved_0[0x10];
5974 u8 reserved_1[0x10];
5980 u8 reserved_3[0x20];
5983 struct mlx5_ifc_destroy_sq_out_bits {
5985 u8 reserved_0[0x18];
5989 u8 reserved_1[0x40];
5992 struct mlx5_ifc_destroy_sq_in_bits {
5994 u8 reserved_0[0x10];
5996 u8 reserved_1[0x10];
6002 u8 reserved_3[0x20];
6005 struct mlx5_ifc_destroy_scheduling_element_out_bits {
6007 u8 reserved_at_8[0x18];
6011 u8 reserved_at_40[0x1c0];
6015 MLX5_DESTROY_SCHEDULING_ELEMENT_IN_SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
6018 struct mlx5_ifc_destroy_scheduling_element_in_bits {
6020 u8 reserved_at_10[0x10];
6022 u8 reserved_at_20[0x10];
6025 u8 scheduling_hierarchy[0x8];
6026 u8 reserved_at_48[0x18];
6028 u8 scheduling_element_id[0x20];
6030 u8 reserved_at_80[0x180];
6033 struct mlx5_ifc_destroy_rqt_out_bits {
6035 u8 reserved_0[0x18];
6039 u8 reserved_1[0x40];
6042 struct mlx5_ifc_destroy_rqt_in_bits {
6044 u8 reserved_0[0x10];
6046 u8 reserved_1[0x10];
6052 u8 reserved_3[0x20];
6055 struct mlx5_ifc_destroy_rq_out_bits {
6057 u8 reserved_0[0x18];
6061 u8 reserved_1[0x40];
6064 struct mlx5_ifc_destroy_rq_in_bits {
6066 u8 reserved_0[0x10];
6068 u8 reserved_1[0x10];
6074 u8 reserved_3[0x20];
6077 struct mlx5_ifc_destroy_rmp_out_bits {
6079 u8 reserved_0[0x18];
6083 u8 reserved_1[0x40];
6086 struct mlx5_ifc_destroy_rmp_in_bits {
6088 u8 reserved_0[0x10];
6090 u8 reserved_1[0x10];
6096 u8 reserved_3[0x20];
6099 struct mlx5_ifc_destroy_qp_out_bits {
6101 u8 reserved_0[0x18];
6105 u8 reserved_1[0x40];
6108 struct mlx5_ifc_destroy_qp_in_bits {
6110 u8 reserved_0[0x10];
6112 u8 reserved_1[0x10];
6118 u8 reserved_3[0x20];
6121 struct mlx5_ifc_destroy_qos_para_vport_out_bits {
6123 u8 reserved_at_8[0x18];
6127 u8 reserved_at_40[0x1c0];
6130 struct mlx5_ifc_destroy_qos_para_vport_in_bits {
6132 u8 reserved_at_10[0x10];
6134 u8 reserved_at_20[0x10];
6137 u8 reserved_at_40[0x20];
6139 u8 reserved_at_60[0x10];
6140 u8 qos_para_vport_number[0x10];
6142 u8 reserved_at_80[0x180];
6145 struct mlx5_ifc_destroy_psv_out_bits {
6147 u8 reserved_0[0x18];
6151 u8 reserved_1[0x40];
6154 struct mlx5_ifc_destroy_psv_in_bits {
6156 u8 reserved_0[0x10];
6158 u8 reserved_1[0x10];
6164 u8 reserved_3[0x20];
6167 struct mlx5_ifc_destroy_mkey_out_bits {
6169 u8 reserved_0[0x18];
6173 u8 reserved_1[0x40];
6176 struct mlx5_ifc_destroy_mkey_in_bits {
6178 u8 reserved_0[0x10];
6180 u8 reserved_1[0x10];
6184 u8 mkey_index[0x18];
6186 u8 reserved_3[0x20];
6189 struct mlx5_ifc_destroy_flow_table_out_bits {
6191 u8 reserved_0[0x18];
6195 u8 reserved_1[0x40];
6198 struct mlx5_ifc_destroy_flow_table_in_bits {
6200 u8 reserved_0[0x10];
6202 u8 reserved_1[0x10];
6205 u8 other_vport[0x1];
6207 u8 vport_number[0x10];
6209 u8 reserved_3[0x20];
6212 u8 reserved_4[0x18];
6217 u8 reserved_6[0x140];
6220 struct mlx5_ifc_destroy_flow_group_out_bits {
6222 u8 reserved_0[0x18];
6226 u8 reserved_1[0x40];
6229 struct mlx5_ifc_destroy_flow_group_in_bits {
6231 u8 reserved_0[0x10];
6233 u8 reserved_1[0x10];
6236 u8 other_vport[0x1];
6238 u8 vport_number[0x10];
6240 u8 reserved_3[0x20];
6243 u8 reserved_4[0x18];
6250 u8 reserved_6[0x120];
6253 struct mlx5_ifc_destroy_eq_out_bits {
6255 u8 reserved_0[0x18];
6259 u8 reserved_1[0x40];
6262 struct mlx5_ifc_destroy_eq_in_bits {
6264 u8 reserved_0[0x10];
6266 u8 reserved_1[0x10];
6269 u8 reserved_2[0x18];
6272 u8 reserved_3[0x20];
6275 struct mlx5_ifc_destroy_dct_out_bits {
6277 u8 reserved_0[0x18];
6281 u8 reserved_1[0x40];
6284 struct mlx5_ifc_destroy_dct_in_bits {
6286 u8 reserved_0[0x10];
6288 u8 reserved_1[0x10];
6294 u8 reserved_3[0x20];
6297 struct mlx5_ifc_destroy_cq_out_bits {
6299 u8 reserved_0[0x18];
6303 u8 reserved_1[0x40];
6306 struct mlx5_ifc_destroy_cq_in_bits {
6308 u8 reserved_0[0x10];
6310 u8 reserved_1[0x10];
6316 u8 reserved_3[0x20];
6319 struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
6321 u8 reserved_0[0x18];
6325 u8 reserved_1[0x40];
6328 struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
6330 u8 reserved_0[0x10];
6332 u8 reserved_1[0x10];
6335 u8 reserved_2[0x20];
6337 u8 reserved_3[0x10];
6338 u8 vxlan_udp_port[0x10];
6341 struct mlx5_ifc_delete_l2_table_entry_out_bits {
6343 u8 reserved_0[0x18];
6347 u8 reserved_1[0x40];
6350 struct mlx5_ifc_delete_l2_table_entry_in_bits {
6352 u8 reserved_0[0x10];
6354 u8 reserved_1[0x10];
6357 u8 reserved_2[0x60];
6360 u8 table_index[0x18];
6362 u8 reserved_4[0x140];
6365 struct mlx5_ifc_delete_fte_out_bits {
6367 u8 reserved_0[0x18];
6371 u8 reserved_1[0x40];
6374 struct mlx5_ifc_delete_fte_in_bits {
6376 u8 reserved_0[0x10];
6378 u8 reserved_1[0x10];
6381 u8 other_vport[0x1];
6383 u8 vport_number[0x10];
6385 u8 reserved_3[0x20];
6388 u8 reserved_4[0x18];
6393 u8 reserved_6[0x40];
6395 u8 flow_index[0x20];
6397 u8 reserved_7[0xe0];
6400 struct mlx5_ifc_dealloc_xrcd_out_bits {
6402 u8 reserved_0[0x18];
6406 u8 reserved_1[0x40];
6409 struct mlx5_ifc_dealloc_xrcd_in_bits {
6411 u8 reserved_0[0x10];
6413 u8 reserved_1[0x10];
6419 u8 reserved_3[0x20];
6422 struct mlx5_ifc_dealloc_uar_out_bits {
6424 u8 reserved_0[0x18];
6428 u8 reserved_1[0x40];
6431 struct mlx5_ifc_dealloc_uar_in_bits {
6433 u8 reserved_0[0x10];
6435 u8 reserved_1[0x10];
6441 u8 reserved_3[0x20];
6444 struct mlx5_ifc_dealloc_transport_domain_out_bits {
6446 u8 reserved_0[0x18];
6450 u8 reserved_1[0x40];
6453 struct mlx5_ifc_dealloc_transport_domain_in_bits {
6455 u8 reserved_0[0x10];
6457 u8 reserved_1[0x10];
6461 u8 transport_domain[0x18];
6463 u8 reserved_3[0x20];
6466 struct mlx5_ifc_dealloc_q_counter_out_bits {
6468 u8 reserved_0[0x18];
6472 u8 reserved_1[0x40];
6475 struct mlx5_ifc_counter_id_bits {
6477 u8 counter_id[0x10];
6480 struct mlx5_ifc_diagnostic_params_context_bits {
6481 u8 num_of_counters[0x10];
6483 u8 log_num_of_samples[0x8];
6491 u8 reserved_3[0x12];
6492 u8 log_sample_period[0x8];
6494 u8 reserved_4[0x80];
6496 struct mlx5_ifc_counter_id_bits counter_id[0];
6499 struct mlx5_ifc_set_diagnostic_params_in_bits {
6501 u8 reserved_0[0x10];
6503 u8 reserved_1[0x10];
6506 struct mlx5_ifc_diagnostic_params_context_bits diagnostic_params_ctx;
6509 struct mlx5_ifc_set_diagnostic_params_out_bits {
6511 u8 reserved_0[0x18];
6515 u8 reserved_1[0x40];
6518 struct mlx5_ifc_query_diagnostic_counters_in_bits {
6520 u8 reserved_0[0x10];
6522 u8 reserved_1[0x10];
6525 u8 num_of_samples[0x10];
6526 u8 sample_index[0x10];
6528 u8 reserved_2[0x20];
6531 struct mlx5_ifc_diagnostic_counter_bits {
6532 u8 counter_id[0x10];
6535 u8 time_stamp_31_0[0x20];
6537 u8 counter_value_h[0x20];
6539 u8 counter_value_l[0x20];
6542 struct mlx5_ifc_query_diagnostic_counters_out_bits {
6544 u8 reserved_0[0x18];
6548 u8 reserved_1[0x40];
6550 struct mlx5_ifc_diagnostic_counter_bits diag_counter[0];
6553 struct mlx5_ifc_dealloc_q_counter_in_bits {
6555 u8 reserved_0[0x10];
6557 u8 reserved_1[0x10];
6560 u8 reserved_2[0x18];
6561 u8 counter_set_id[0x8];
6563 u8 reserved_3[0x20];
6566 struct mlx5_ifc_dealloc_pd_out_bits {
6568 u8 reserved_0[0x18];
6572 u8 reserved_1[0x40];
6575 struct mlx5_ifc_dealloc_pd_in_bits {
6577 u8 reserved_0[0x10];
6579 u8 reserved_1[0x10];
6585 u8 reserved_3[0x20];
6588 struct mlx5_ifc_dealloc_flow_counter_out_bits {
6590 u8 reserved_0[0x18];
6594 u8 reserved_1[0x40];
6597 struct mlx5_ifc_dealloc_flow_counter_in_bits {
6599 u8 reserved_0[0x10];
6601 u8 reserved_1[0x10];
6604 u8 reserved_2[0x10];
6605 u8 flow_counter_id[0x10];
6607 u8 reserved_3[0x20];
6610 struct mlx5_ifc_deactivate_tracer_out_bits {
6612 u8 reserved_0[0x18];
6616 u8 reserved_1[0x40];
6619 struct mlx5_ifc_deactivate_tracer_in_bits {
6621 u8 reserved_0[0x10];
6623 u8 reserved_1[0x10];
6628 u8 reserved_2[0x20];
6631 struct mlx5_ifc_create_xrc_srq_out_bits {
6633 u8 reserved_0[0x18];
6640 u8 reserved_2[0x20];
6643 struct mlx5_ifc_create_xrc_srq_in_bits {
6645 u8 reserved_0[0x10];
6647 u8 reserved_1[0x10];
6650 u8 reserved_2[0x40];
6652 struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
6654 u8 reserved_3[0x600];
6659 struct mlx5_ifc_create_tis_out_bits {
6661 u8 reserved_0[0x18];
6668 u8 reserved_2[0x20];
6671 struct mlx5_ifc_create_tis_in_bits {
6673 u8 reserved_0[0x10];
6675 u8 reserved_1[0x10];
6678 u8 reserved_2[0xc0];
6680 struct mlx5_ifc_tisc_bits ctx;
6683 struct mlx5_ifc_create_tir_out_bits {
6685 u8 reserved_0[0x18];
6692 u8 reserved_2[0x20];
6695 struct mlx5_ifc_create_tir_in_bits {
6697 u8 reserved_0[0x10];
6699 u8 reserved_1[0x10];
6702 u8 reserved_2[0xc0];
6704 struct mlx5_ifc_tirc_bits tir_context;
6707 struct mlx5_ifc_create_srq_out_bits {
6709 u8 reserved_0[0x18];
6716 u8 reserved_2[0x20];
6719 struct mlx5_ifc_create_srq_in_bits {
6721 u8 reserved_0[0x10];
6723 u8 reserved_1[0x10];
6726 u8 reserved_2[0x40];
6728 struct mlx5_ifc_srqc_bits srq_context_entry;
6730 u8 reserved_3[0x600];
6735 struct mlx5_ifc_create_sq_out_bits {
6737 u8 reserved_0[0x18];
6744 u8 reserved_2[0x20];
6747 struct mlx5_ifc_create_sq_in_bits {
6749 u8 reserved_0[0x10];
6751 u8 reserved_1[0x10];
6754 u8 reserved_2[0xc0];
6756 struct mlx5_ifc_sqc_bits ctx;
6759 struct mlx5_ifc_create_scheduling_element_out_bits {
6761 u8 reserved_at_8[0x18];
6765 u8 reserved_at_40[0x40];
6767 u8 scheduling_element_id[0x20];
6769 u8 reserved_at_a0[0x160];
6773 MLX5_CREATE_SCHEDULING_ELEMENT_IN_SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
6776 struct mlx5_ifc_create_scheduling_element_in_bits {
6778 u8 reserved_at_10[0x10];
6780 u8 reserved_at_20[0x10];
6783 u8 scheduling_hierarchy[0x8];
6784 u8 reserved_at_48[0x18];
6786 u8 reserved_at_60[0xa0];
6788 struct mlx5_ifc_scheduling_context_bits scheduling_context;
6790 u8 reserved_at_300[0x100];
6793 struct mlx5_ifc_create_rqt_out_bits {
6795 u8 reserved_0[0x18];
6802 u8 reserved_2[0x20];
6805 struct mlx5_ifc_create_rqt_in_bits {
6807 u8 reserved_0[0x10];
6809 u8 reserved_1[0x10];
6812 u8 reserved_2[0xc0];
6814 struct mlx5_ifc_rqtc_bits rqt_context;
6817 struct mlx5_ifc_create_rq_out_bits {
6819 u8 reserved_0[0x18];
6826 u8 reserved_2[0x20];
6829 struct mlx5_ifc_create_rq_in_bits {
6831 u8 reserved_0[0x10];
6833 u8 reserved_1[0x10];
6836 u8 reserved_2[0xc0];
6838 struct mlx5_ifc_rqc_bits ctx;
6841 struct mlx5_ifc_create_rmp_out_bits {
6843 u8 reserved_0[0x18];
6850 u8 reserved_2[0x20];
6853 struct mlx5_ifc_create_rmp_in_bits {
6855 u8 reserved_0[0x10];
6857 u8 reserved_1[0x10];
6860 u8 reserved_2[0xc0];
6862 struct mlx5_ifc_rmpc_bits ctx;
6865 struct mlx5_ifc_create_qp_out_bits {
6867 u8 reserved_0[0x18];
6874 u8 reserved_2[0x20];
6877 struct mlx5_ifc_create_qp_in_bits {
6879 u8 reserved_0[0x10];
6881 u8 reserved_1[0x10];
6887 u8 reserved_3[0x20];
6889 u8 opt_param_mask[0x20];
6891 u8 reserved_4[0x20];
6893 struct mlx5_ifc_qpc_bits qpc;
6895 u8 reserved_5[0x80];
6900 struct mlx5_ifc_create_qos_para_vport_out_bits {
6902 u8 reserved_at_8[0x18];
6906 u8 reserved_at_40[0x20];
6908 u8 reserved_at_60[0x10];
6909 u8 qos_para_vport_number[0x10];
6911 u8 reserved_at_80[0x180];
6914 struct mlx5_ifc_create_qos_para_vport_in_bits {
6916 u8 reserved_at_10[0x10];
6918 u8 reserved_at_20[0x10];
6921 u8 reserved_at_40[0x1c0];
6924 struct mlx5_ifc_create_psv_out_bits {
6926 u8 reserved_0[0x18];
6930 u8 reserved_1[0x40];
6933 u8 psv0_index[0x18];
6936 u8 psv1_index[0x18];
6939 u8 psv2_index[0x18];
6942 u8 psv3_index[0x18];
6945 struct mlx5_ifc_create_psv_in_bits {
6947 u8 reserved_0[0x10];
6949 u8 reserved_1[0x10];
6956 u8 reserved_3[0x20];
6959 struct mlx5_ifc_create_mkey_out_bits {
6961 u8 reserved_0[0x18];
6966 u8 mkey_index[0x18];
6968 u8 reserved_2[0x20];
6971 struct mlx5_ifc_create_mkey_in_bits {
6973 u8 reserved_0[0x10];
6975 u8 reserved_1[0x10];
6978 u8 reserved_2[0x20];
6981 u8 reserved_3[0x1f];
6983 struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
6985 u8 reserved_4[0x80];
6987 u8 translations_octword_actual_size[0x20];
6989 u8 reserved_5[0x560];
6991 u8 klm_pas_mtt[0][0x20];
6994 struct mlx5_ifc_create_flow_table_out_bits {
6996 u8 reserved_0[0x18];
7003 u8 reserved_2[0x20];
7006 struct mlx5_ifc_create_flow_table_in_bits {
7008 u8 reserved_at_10[0x10];
7010 u8 reserved_at_20[0x10];
7013 u8 other_vport[0x1];
7014 u8 reserved_at_41[0xf];
7015 u8 vport_number[0x10];
7017 u8 reserved_at_60[0x20];
7020 u8 reserved_at_88[0x18];
7022 u8 reserved_at_a0[0x20];
7024 struct mlx5_ifc_flow_table_context_bits flow_table_context;
7027 struct mlx5_ifc_create_flow_group_out_bits {
7029 u8 reserved_0[0x18];
7036 u8 reserved_2[0x20];
7040 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
7041 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
7042 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
7045 struct mlx5_ifc_create_flow_group_in_bits {
7047 u8 reserved_0[0x10];
7049 u8 reserved_1[0x10];
7052 u8 other_vport[0x1];
7054 u8 vport_number[0x10];
7056 u8 reserved_3[0x20];
7059 u8 reserved_4[0x18];
7064 u8 reserved_6[0x20];
7066 u8 start_flow_index[0x20];
7068 u8 reserved_7[0x20];
7070 u8 end_flow_index[0x20];
7072 u8 reserved_8[0xa0];
7074 u8 reserved_9[0x18];
7075 u8 match_criteria_enable[0x8];
7077 struct mlx5_ifc_fte_match_param_bits match_criteria;
7079 u8 reserved_10[0xe00];
7082 struct mlx5_ifc_create_eq_out_bits {
7084 u8 reserved_0[0x18];
7088 u8 reserved_1[0x18];
7091 u8 reserved_2[0x20];
7094 struct mlx5_ifc_create_eq_in_bits {
7096 u8 reserved_0[0x10];
7098 u8 reserved_1[0x10];
7101 u8 reserved_2[0x40];
7103 struct mlx5_ifc_eqc_bits eq_context_entry;
7105 u8 reserved_3[0x40];
7107 u8 event_bitmask[0x40];
7109 u8 reserved_4[0x580];
7114 struct mlx5_ifc_create_dct_out_bits {
7116 u8 reserved_0[0x18];
7123 u8 reserved_2[0x20];
7126 struct mlx5_ifc_create_dct_in_bits {
7128 u8 reserved_0[0x10];
7130 u8 reserved_1[0x10];
7133 u8 reserved_2[0x40];
7135 struct mlx5_ifc_dctc_bits dct_context_entry;
7137 u8 reserved_3[0x180];
7140 struct mlx5_ifc_create_cq_out_bits {
7142 u8 reserved_0[0x18];
7149 u8 reserved_2[0x20];
7152 struct mlx5_ifc_create_cq_in_bits {
7154 u8 reserved_0[0x10];
7156 u8 reserved_1[0x10];
7159 u8 reserved_2[0x40];
7161 struct mlx5_ifc_cqc_bits cq_context;
7163 u8 reserved_3[0x600];
7168 struct mlx5_ifc_config_int_moderation_out_bits {
7170 u8 reserved_0[0x18];
7176 u8 int_vector[0x10];
7178 u8 reserved_2[0x20];
7182 MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE = 0x0,
7183 MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ = 0x1,
7186 struct mlx5_ifc_config_int_moderation_in_bits {
7188 u8 reserved_0[0x10];
7190 u8 reserved_1[0x10];
7195 u8 int_vector[0x10];
7197 u8 reserved_3[0x20];
7200 struct mlx5_ifc_attach_to_mcg_out_bits {
7202 u8 reserved_0[0x18];
7206 u8 reserved_1[0x40];
7209 struct mlx5_ifc_attach_to_mcg_in_bits {
7211 u8 reserved_0[0x10];
7213 u8 reserved_1[0x10];
7219 u8 reserved_3[0x20];
7221 u8 multicast_gid[16][0x8];
7224 struct mlx5_ifc_arm_xrc_srq_out_bits {
7226 u8 reserved_0[0x18];
7230 u8 reserved_1[0x40];
7234 MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ = 0x1,
7237 struct mlx5_ifc_arm_xrc_srq_in_bits {
7239 u8 reserved_0[0x10];
7241 u8 reserved_1[0x10];
7247 u8 reserved_3[0x10];
7251 struct mlx5_ifc_arm_rq_out_bits {
7253 u8 reserved_0[0x18];
7257 u8 reserved_1[0x40];
7261 MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
7264 struct mlx5_ifc_arm_rq_in_bits {
7266 u8 reserved_0[0x10];
7268 u8 reserved_1[0x10];
7272 u8 srq_number[0x18];
7274 u8 reserved_3[0x10];
7278 struct mlx5_ifc_arm_dct_out_bits {
7280 u8 reserved_0[0x18];
7284 u8 reserved_1[0x40];
7287 struct mlx5_ifc_arm_dct_in_bits {
7289 u8 reserved_0[0x10];
7291 u8 reserved_1[0x10];
7297 u8 reserved_3[0x20];
7300 struct mlx5_ifc_alloc_xrcd_out_bits {
7302 u8 reserved_0[0x18];
7309 u8 reserved_2[0x20];
7312 struct mlx5_ifc_alloc_xrcd_in_bits {
7314 u8 reserved_0[0x10];
7316 u8 reserved_1[0x10];
7319 u8 reserved_2[0x40];
7322 struct mlx5_ifc_alloc_uar_out_bits {
7324 u8 reserved_0[0x18];
7331 u8 reserved_2[0x20];
7334 struct mlx5_ifc_alloc_uar_in_bits {
7336 u8 reserved_0[0x10];
7338 u8 reserved_1[0x10];
7341 u8 reserved_2[0x40];
7344 struct mlx5_ifc_alloc_transport_domain_out_bits {
7346 u8 reserved_0[0x18];
7351 u8 transport_domain[0x18];
7353 u8 reserved_2[0x20];
7356 struct mlx5_ifc_alloc_transport_domain_in_bits {
7358 u8 reserved_0[0x10];
7360 u8 reserved_1[0x10];
7363 u8 reserved_2[0x40];
7366 struct mlx5_ifc_alloc_q_counter_out_bits {
7368 u8 reserved_0[0x18];
7372 u8 reserved_1[0x18];
7373 u8 counter_set_id[0x8];
7375 u8 reserved_2[0x20];
7378 struct mlx5_ifc_alloc_q_counter_in_bits {
7380 u8 reserved_0[0x10];
7382 u8 reserved_1[0x10];
7385 u8 reserved_2[0x40];
7388 struct mlx5_ifc_alloc_pd_out_bits {
7390 u8 reserved_0[0x18];
7397 u8 reserved_2[0x20];
7400 struct mlx5_ifc_alloc_pd_in_bits {
7402 u8 reserved_0[0x10];
7404 u8 reserved_1[0x10];
7407 u8 reserved_2[0x40];
7410 struct mlx5_ifc_alloc_flow_counter_out_bits {
7412 u8 reserved_0[0x18];
7416 u8 reserved_1[0x10];
7417 u8 flow_counter_id[0x10];
7419 u8 reserved_2[0x20];
7422 struct mlx5_ifc_alloc_flow_counter_in_bits {
7424 u8 reserved_0[0x10];
7426 u8 reserved_1[0x10];
7429 u8 reserved_2[0x40];
7432 struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
7434 u8 reserved_0[0x18];
7438 u8 reserved_1[0x40];
7441 struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
7443 u8 reserved_0[0x10];
7445 u8 reserved_1[0x10];
7448 u8 reserved_2[0x20];
7450 u8 reserved_3[0x10];
7451 u8 vxlan_udp_port[0x10];
7454 struct mlx5_ifc_activate_tracer_out_bits {
7456 u8 reserved_0[0x18];
7460 u8 reserved_1[0x40];
7463 struct mlx5_ifc_activate_tracer_in_bits {
7465 u8 reserved_0[0x10];
7467 u8 reserved_1[0x10];
7472 u8 reserved_2[0x20];
7475 struct mlx5_ifc_set_rate_limit_out_bits {
7477 u8 reserved_at_8[0x18];
7481 u8 reserved_at_40[0x40];
7484 struct mlx5_ifc_set_rate_limit_in_bits {
7486 u8 reserved_at_10[0x10];
7488 u8 reserved_at_20[0x10];
7491 u8 reserved_at_40[0x10];
7492 u8 rate_limit_index[0x10];
7494 u8 reserved_at_60[0x20];
7496 u8 rate_limit[0x20];
7497 u8 burst_upper_bound[0x20];
7500 struct mlx5_ifc_access_register_out_bits {
7502 u8 reserved_0[0x18];
7506 u8 reserved_1[0x40];
7508 u8 register_data[0][0x20];
7512 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE = 0x0,
7513 MLX5_ACCESS_REGISTER_IN_OP_MOD_READ = 0x1,
7516 struct mlx5_ifc_access_register_in_bits {
7518 u8 reserved_0[0x10];
7520 u8 reserved_1[0x10];
7523 u8 reserved_2[0x10];
7524 u8 register_id[0x10];
7528 u8 register_data[0][0x20];
7531 struct mlx5_ifc_sltp_reg_bits {
7540 u8 reserved_2[0x20];
7549 u8 ob_preemp_mode[0x4];
7553 u8 reserved_5[0x20];
7556 struct mlx5_ifc_slrp_reg_bits {
7566 u8 reserved_2[0x11];
7582 u8 mixerbias_tap_amp[0x8];
7586 u8 ffe_tap_offset0[0x8];
7587 u8 ffe_tap_offset1[0x8];
7588 u8 slicer_offset0[0x10];
7590 u8 mixer_offset0[0x10];
7591 u8 mixer_offset1[0x10];
7593 u8 mixerbgn_inp[0x8];
7594 u8 mixerbgn_inn[0x8];
7595 u8 mixerbgn_refp[0x8];
7596 u8 mixerbgn_refn[0x8];
7598 u8 sel_slicer_lctrl_h[0x1];
7599 u8 sel_slicer_lctrl_l[0x1];
7601 u8 ref_mixer_vreg[0x5];
7602 u8 slicer_gctrl[0x8];
7603 u8 lctrl_input[0x8];
7604 u8 mixer_offset_cm1[0x8];
7606 u8 common_mode[0x6];
7608 u8 mixer_offset_cm0[0x9];
7610 u8 slicer_offset_cm[0x9];
7613 struct mlx5_ifc_slrg_reg_bits {
7622 u8 time_to_link_up[0x10];
7624 u8 grade_lane_speed[0x4];
7626 u8 grade_version[0x8];
7630 u8 height_grade_type[0x4];
7631 u8 height_grade[0x18];
7636 u8 reserved_4[0x10];
7637 u8 height_sigma[0x10];
7639 u8 reserved_5[0x20];
7642 u8 phase_grade_type[0x4];
7643 u8 phase_grade[0x18];
7646 u8 phase_eo_pos[0x8];
7648 u8 phase_eo_neg[0x8];
7650 u8 ffe_set_tested[0x10];
7651 u8 test_errors_per_lane[0x10];
7654 struct mlx5_ifc_pvlc_reg_bits {
7657 u8 reserved_1[0x10];
7659 u8 reserved_2[0x1c];
7662 u8 reserved_3[0x1c];
7665 u8 reserved_4[0x1c];
7666 u8 vl_operational[0x4];
7669 struct mlx5_ifc_pude_reg_bits {
7673 u8 admin_status[0x4];
7675 u8 oper_status[0x4];
7677 u8 reserved_2[0x60];
7681 MLX5_PTYS_REG_PROTO_MASK_INFINIBAND = 0x1,
7682 MLX5_PTYS_REG_PROTO_MASK_ETHERNET = 0x4,
7685 struct mlx5_ifc_ptys_reg_bits {
7687 u8 an_disable_admin[0x1];
7688 u8 an_disable_cap[0x1];
7690 u8 force_tx_aba_param[0x1];
7697 u8 data_rate_oper[0x10];
7699 u8 fc_proto_capability[0x20];
7701 u8 eth_proto_capability[0x20];
7703 u8 ib_link_width_capability[0x10];
7704 u8 ib_proto_capability[0x10];
7706 u8 fc_proto_admin[0x20];
7708 u8 eth_proto_admin[0x20];
7710 u8 ib_link_width_admin[0x10];
7711 u8 ib_proto_admin[0x10];
7713 u8 fc_proto_oper[0x20];
7715 u8 eth_proto_oper[0x20];
7717 u8 ib_link_width_oper[0x10];
7718 u8 ib_proto_oper[0x10];
7720 u8 reserved_4[0x20];
7722 u8 eth_proto_lp_advertise[0x20];
7724 u8 reserved_5[0x60];
7727 struct mlx5_ifc_ptas_reg_bits {
7728 u8 reserved_0[0x20];
7730 u8 algorithm_options[0x10];
7732 u8 repetitions_mode[0x4];
7733 u8 num_of_repetitions[0x8];
7735 u8 grade_version[0x8];
7736 u8 height_grade_type[0x4];
7737 u8 phase_grade_type[0x4];
7738 u8 height_grade_weight[0x8];
7739 u8 phase_grade_weight[0x8];
7741 u8 gisim_measure_bits[0x10];
7742 u8 adaptive_tap_measure_bits[0x10];
7744 u8 ber_bath_high_error_threshold[0x10];
7745 u8 ber_bath_mid_error_threshold[0x10];
7747 u8 ber_bath_low_error_threshold[0x10];
7748 u8 one_ratio_high_threshold[0x10];
7750 u8 one_ratio_high_mid_threshold[0x10];
7751 u8 one_ratio_low_mid_threshold[0x10];
7753 u8 one_ratio_low_threshold[0x10];
7754 u8 ndeo_error_threshold[0x10];
7756 u8 mixer_offset_step_size[0x10];
7758 u8 mix90_phase_for_voltage_bath[0x8];
7760 u8 mixer_offset_start[0x10];
7761 u8 mixer_offset_end[0x10];
7763 u8 reserved_3[0x15];
7764 u8 ber_test_time[0xb];
7767 struct mlx5_ifc_pspa_reg_bits {
7773 u8 reserved_1[0x20];
7776 struct mlx5_ifc_ppsc_reg_bits {
7779 u8 reserved_1[0x10];
7781 u8 reserved_2[0x60];
7783 u8 reserved_3[0x1c];
7786 u8 reserved_4[0x1c];
7787 u8 wrps_status[0x4];
7790 u8 down_th_vld[0x1];
7792 u8 up_threshold[0x8];
7794 u8 down_threshold[0x8];
7796 u8 reserved_7[0x20];
7798 u8 reserved_8[0x1c];
7801 u8 reserved_9[0x60];
7804 struct mlx5_ifc_pplr_reg_bits {
7807 u8 reserved_1[0x10];
7815 struct mlx5_ifc_pplm_reg_bits {
7818 u8 reserved_1[0x10];
7820 u8 reserved_2[0x20];
7822 u8 port_profile_mode[0x8];
7823 u8 static_port_profile[0x8];
7824 u8 active_port_profile[0x8];
7827 u8 retransmission_active[0x8];
7828 u8 fec_mode_active[0x18];
7830 u8 reserved_4[0x10];
7831 u8 v_100g_fec_override_cap[0x4];
7832 u8 v_50g_fec_override_cap[0x4];
7833 u8 v_25g_fec_override_cap[0x4];
7834 u8 v_10g_40g_fec_override_cap[0x4];
7836 u8 reserved_5[0x10];
7837 u8 v_100g_fec_override_admin[0x4];
7838 u8 v_50g_fec_override_admin[0x4];
7839 u8 v_25g_fec_override_admin[0x4];
7840 u8 v_10g_40g_fec_override_admin[0x4];
7843 struct mlx5_ifc_ppll_reg_bits {
7844 u8 num_pll_groups[0x8];
7850 u8 reserved_2[0x1f];
7853 u8 pll_status[4][0x40];
7856 struct mlx5_ifc_ppad_reg_bits {
7865 u8 reserved_2[0x40];
7868 struct mlx5_ifc_pmtu_reg_bits {
7871 u8 reserved_1[0x10];
7874 u8 reserved_2[0x10];
7877 u8 reserved_3[0x10];
7880 u8 reserved_4[0x10];
7883 struct mlx5_ifc_pmpr_reg_bits {
7886 u8 reserved_1[0x10];
7888 u8 reserved_2[0x18];
7889 u8 attenuation_5g[0x8];
7891 u8 reserved_3[0x18];
7892 u8 attenuation_7g[0x8];
7894 u8 reserved_4[0x18];
7895 u8 attenuation_12g[0x8];
7898 struct mlx5_ifc_pmpe_reg_bits {
7902 u8 module_status[0x4];
7904 u8 reserved_2[0x14];
7908 u8 reserved_4[0x40];
7911 struct mlx5_ifc_pmpc_reg_bits {
7912 u8 module_state_updated[32][0x8];
7915 struct mlx5_ifc_pmlpn_reg_bits {
7917 u8 mlpn_status[0x4];
7919 u8 reserved_1[0x10];
7922 u8 reserved_2[0x1f];
7925 struct mlx5_ifc_pmlp_reg_bits {
7932 u8 lane0_module_mapping[0x20];
7934 u8 lane1_module_mapping[0x20];
7936 u8 lane2_module_mapping[0x20];
7938 u8 lane3_module_mapping[0x20];
7940 u8 reserved_2[0x160];
7943 struct mlx5_ifc_pmaos_reg_bits {
7947 u8 admin_status[0x4];
7949 u8 oper_status[0x4];
7953 u8 reserved_3[0x12];
7958 u8 reserved_5[0x40];
7961 struct mlx5_ifc_plpc_reg_bits {
7968 u8 reserved_3[0x10];
7969 u8 lane_speed[0x10];
7971 u8 reserved_4[0x17];
7973 u8 fec_mode_policy[0x8];
7975 u8 retransmission_capability[0x8];
7976 u8 fec_mode_capability[0x18];
7978 u8 retransmission_support_admin[0x8];
7979 u8 fec_mode_support_admin[0x18];
7981 u8 retransmission_request_admin[0x8];
7982 u8 fec_mode_request_admin[0x18];
7984 u8 reserved_5[0x80];
7987 struct mlx5_ifc_pll_status_data_bits {
7990 u8 lock_status[0x2];
7992 u8 algo_f_ctrl[0xa];
7993 u8 analog_algo_num_var[0x6];
7994 u8 f_ctrl_measure[0xa];
8006 struct mlx5_ifc_plib_reg_bits {
8012 u8 reserved_2[0x60];
8015 struct mlx5_ifc_plbf_reg_bits {
8021 u8 reserved_2[0x20];
8024 struct mlx5_ifc_pipg_reg_bits {
8027 u8 reserved_1[0x10];
8030 u8 reserved_2[0x19];
8035 struct mlx5_ifc_pifr_reg_bits {
8038 u8 reserved_1[0x10];
8040 u8 reserved_2[0xe0];
8042 u8 port_filter[8][0x20];
8044 u8 port_filter_update_en[8][0x20];
8047 struct mlx5_ifc_phys_layer_cntrs_bits {
8048 u8 time_since_last_clear_high[0x20];
8050 u8 time_since_last_clear_low[0x20];
8052 u8 symbol_errors_high[0x20];
8054 u8 symbol_errors_low[0x20];
8056 u8 sync_headers_errors_high[0x20];
8058 u8 sync_headers_errors_low[0x20];
8060 u8 edpl_bip_errors_lane0_high[0x20];
8062 u8 edpl_bip_errors_lane0_low[0x20];
8064 u8 edpl_bip_errors_lane1_high[0x20];
8066 u8 edpl_bip_errors_lane1_low[0x20];
8068 u8 edpl_bip_errors_lane2_high[0x20];
8070 u8 edpl_bip_errors_lane2_low[0x20];
8072 u8 edpl_bip_errors_lane3_high[0x20];
8074 u8 edpl_bip_errors_lane3_low[0x20];
8076 u8 fc_fec_corrected_blocks_lane0_high[0x20];
8078 u8 fc_fec_corrected_blocks_lane0_low[0x20];
8080 u8 fc_fec_corrected_blocks_lane1_high[0x20];
8082 u8 fc_fec_corrected_blocks_lane1_low[0x20];
8084 u8 fc_fec_corrected_blocks_lane2_high[0x20];
8086 u8 fc_fec_corrected_blocks_lane2_low[0x20];
8088 u8 fc_fec_corrected_blocks_lane3_high[0x20];
8090 u8 fc_fec_corrected_blocks_lane3_low[0x20];
8092 u8 fc_fec_uncorrectable_blocks_lane0_high[0x20];
8094 u8 fc_fec_uncorrectable_blocks_lane0_low[0x20];
8096 u8 fc_fec_uncorrectable_blocks_lane1_high[0x20];
8098 u8 fc_fec_uncorrectable_blocks_lane1_low[0x20];
8100 u8 fc_fec_uncorrectable_blocks_lane2_high[0x20];
8102 u8 fc_fec_uncorrectable_blocks_lane2_low[0x20];
8104 u8 fc_fec_uncorrectable_blocks_lane3_high[0x20];
8106 u8 fc_fec_uncorrectable_blocks_lane3_low[0x20];
8108 u8 rs_fec_corrected_blocks_high[0x20];
8110 u8 rs_fec_corrected_blocks_low[0x20];
8112 u8 rs_fec_uncorrectable_blocks_high[0x20];
8114 u8 rs_fec_uncorrectable_blocks_low[0x20];
8116 u8 rs_fec_no_errors_blocks_high[0x20];
8118 u8 rs_fec_no_errors_blocks_low[0x20];
8120 u8 rs_fec_single_error_blocks_high[0x20];
8122 u8 rs_fec_single_error_blocks_low[0x20];
8124 u8 rs_fec_corrected_symbols_total_high[0x20];
8126 u8 rs_fec_corrected_symbols_total_low[0x20];
8128 u8 rs_fec_corrected_symbols_lane0_high[0x20];
8130 u8 rs_fec_corrected_symbols_lane0_low[0x20];
8132 u8 rs_fec_corrected_symbols_lane1_high[0x20];
8134 u8 rs_fec_corrected_symbols_lane1_low[0x20];
8136 u8 rs_fec_corrected_symbols_lane2_high[0x20];
8138 u8 rs_fec_corrected_symbols_lane2_low[0x20];
8140 u8 rs_fec_corrected_symbols_lane3_high[0x20];
8142 u8 rs_fec_corrected_symbols_lane3_low[0x20];
8144 u8 link_down_events[0x20];
8146 u8 successful_recovery_events[0x20];
8148 u8 reserved_0[0x180];
8151 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
8152 u8 symbol_error_counter[0x10];
8154 u8 link_error_recovery_counter[0x8];
8156 u8 link_downed_counter[0x8];
8158 u8 port_rcv_errors[0x10];
8160 u8 port_rcv_remote_physical_errors[0x10];
8162 u8 port_rcv_switch_relay_errors[0x10];
8164 u8 port_xmit_discards[0x10];
8166 u8 port_xmit_constraint_errors[0x8];
8168 u8 port_rcv_constraint_errors[0x8];
8170 u8 reserved_at_70[0x8];
8172 u8 link_overrun_errors[0x8];
8174 u8 reserved_at_80[0x10];
8176 u8 vl_15_dropped[0x10];
8178 u8 reserved_at_a0[0xa0];
8181 struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
8182 u8 time_since_last_clear_high[0x20];
8184 u8 time_since_last_clear_low[0x20];
8186 u8 phy_received_bits_high[0x20];
8188 u8 phy_received_bits_low[0x20];
8190 u8 phy_symbol_errors_high[0x20];
8192 u8 phy_symbol_errors_low[0x20];
8194 u8 phy_corrected_bits_high[0x20];
8196 u8 phy_corrected_bits_low[0x20];
8198 u8 phy_corrected_bits_lane0_high[0x20];
8200 u8 phy_corrected_bits_lane0_low[0x20];
8202 u8 phy_corrected_bits_lane1_high[0x20];
8204 u8 phy_corrected_bits_lane1_low[0x20];
8206 u8 phy_corrected_bits_lane2_high[0x20];
8208 u8 phy_corrected_bits_lane2_low[0x20];
8210 u8 phy_corrected_bits_lane3_high[0x20];
8212 u8 phy_corrected_bits_lane3_low[0x20];
8214 u8 reserved_at_200[0x5c0];
8217 struct mlx5_ifc_infiniband_port_cntrs_bits {
8218 u8 symbol_error_counter[0x10];
8219 u8 link_error_recovery_counter[0x8];
8220 u8 link_downed_counter[0x8];
8222 u8 port_rcv_errors[0x10];
8223 u8 port_rcv_remote_physical_errors[0x10];
8225 u8 port_rcv_switch_relay_errors[0x10];
8226 u8 port_xmit_discards[0x10];
8228 u8 port_xmit_constraint_errors[0x8];
8229 u8 port_rcv_constraint_errors[0x8];
8231 u8 local_link_integrity_errors[0x4];
8232 u8 excessive_buffer_overrun_errors[0x4];
8234 u8 reserved_1[0x10];
8235 u8 vl_15_dropped[0x10];
8237 u8 port_xmit_data[0x20];
8239 u8 port_rcv_data[0x20];
8241 u8 port_xmit_pkts[0x20];
8243 u8 port_rcv_pkts[0x20];
8245 u8 port_xmit_wait[0x20];
8247 u8 reserved_2[0x680];
8250 struct mlx5_ifc_phrr_reg_bits {
8254 u8 reserved_1[0x10];
8257 u8 reserved_2[0x10];
8260 u8 reserved_3[0x40];
8262 u8 time_since_last_clear_high[0x20];
8264 u8 time_since_last_clear_low[0x20];
8269 struct mlx5_ifc_phbr_for_prio_reg_bits {
8270 u8 reserved_0[0x18];
8274 struct mlx5_ifc_phbr_for_port_tclass_reg_bits {
8275 u8 reserved_0[0x18];
8279 struct mlx5_ifc_phbr_binding_reg_bits {
8287 u8 reserved_2[0x10];
8290 u8 reserved_3[0x10];
8293 u8 hist_parameters[0x20];
8295 u8 hist_min_value[0x20];
8297 u8 hist_max_value[0x20];
8299 u8 sample_time[0x20];
8303 MLX5_PFCC_REG_PPAN_DISABLED = 0x0,
8304 MLX5_PFCC_REG_PPAN_ENABLED = 0x1,
8307 struct mlx5_ifc_pfcc_reg_bits {
8308 u8 dcbx_operation_type[0x2];
8309 u8 cap_local_admin[0x1];
8310 u8 cap_remote_admin[0x1];
8320 u8 prio_mask_tx[0x8];
8322 u8 prio_mask_rx[0x8];
8338 u8 device_stall_minor_watermark[0x10];
8339 u8 device_stall_critical_watermark[0x10];
8341 u8 reserved_8[0x60];
8344 struct mlx5_ifc_pelc_reg_bits {
8348 u8 reserved_1[0x10];
8351 u8 op_capability[0x8];
8357 u8 capability[0x40];
8363 u8 reserved_2[0x80];
8366 struct mlx5_ifc_peir_reg_bits {
8369 u8 reserved_1[0x10];
8372 u8 error_count[0x4];
8373 u8 reserved_3[0x10];
8381 struct mlx5_ifc_pcap_reg_bits {
8384 u8 reserved_1[0x10];
8386 u8 port_capability_mask[4][0x20];
8389 struct mlx5_ifc_pbmc_reg_bits {
8392 u8 reserved_1[0x10];
8394 u8 xoff_timer_value[0x10];
8395 u8 xoff_refresh[0x10];
8397 u8 reserved_2[0x10];
8398 u8 port_buffer_size[0x10];
8400 struct mlx5_ifc_bufferx_reg_bits buffer[10];
8402 u8 reserved_3[0x40];
8404 u8 port_shared_buffer[0x40];
8407 struct mlx5_ifc_paos_reg_bits {
8411 u8 admin_status[0x4];
8413 u8 oper_status[0x4];
8417 u8 reserved_2[0x1c];
8420 u8 reserved_3[0x40];
8423 struct mlx5_ifc_pamp_reg_bits {
8425 u8 opamp_group[0x8];
8427 u8 opamp_group_type[0x4];
8429 u8 start_index[0x10];
8431 u8 num_of_indices[0xc];
8433 u8 index_data[18][0x10];
8436 struct mlx5_ifc_link_level_retrans_cntr_grp_date_bits {
8437 u8 llr_rx_cells_high[0x20];
8439 u8 llr_rx_cells_low[0x20];
8441 u8 llr_rx_error_high[0x20];
8443 u8 llr_rx_error_low[0x20];
8445 u8 llr_rx_crc_error_high[0x20];
8447 u8 llr_rx_crc_error_low[0x20];
8449 u8 llr_tx_cells_high[0x20];
8451 u8 llr_tx_cells_low[0x20];
8453 u8 llr_tx_ret_cells_high[0x20];
8455 u8 llr_tx_ret_cells_low[0x20];
8457 u8 llr_tx_ret_events_high[0x20];
8459 u8 llr_tx_ret_events_low[0x20];
8461 u8 reserved_0[0x640];
8464 struct mlx5_ifc_lane_2_module_mapping_bits {
8473 struct mlx5_ifc_eth_per_traffic_class_layout_bits {
8474 u8 transmit_queue_high[0x20];
8476 u8 transmit_queue_low[0x20];
8478 u8 reserved_0[0x780];
8481 struct mlx5_ifc_eth_per_traffic_class_cong_layout_bits {
8482 u8 no_buffer_discard_uc_high[0x20];
8484 u8 no_buffer_discard_uc_low[0x20];
8486 u8 wred_discard_high[0x20];
8488 u8 wred_discard_low[0x20];
8490 u8 reserved_0[0x740];
8493 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
8494 u8 rx_octets_high[0x20];
8496 u8 rx_octets_low[0x20];
8498 u8 reserved_0[0xc0];
8500 u8 rx_frames_high[0x20];
8502 u8 rx_frames_low[0x20];
8504 u8 tx_octets_high[0x20];
8506 u8 tx_octets_low[0x20];
8508 u8 reserved_1[0xc0];
8510 u8 tx_frames_high[0x20];
8512 u8 tx_frames_low[0x20];
8514 u8 rx_pause_high[0x20];
8516 u8 rx_pause_low[0x20];
8518 u8 rx_pause_duration_high[0x20];
8520 u8 rx_pause_duration_low[0x20];
8522 u8 tx_pause_high[0x20];
8524 u8 tx_pause_low[0x20];
8526 u8 tx_pause_duration_high[0x20];
8528 u8 tx_pause_duration_low[0x20];
8530 u8 rx_pause_transition_high[0x20];
8532 u8 rx_pause_transition_low[0x20];
8534 u8 rx_discards_high[0x20];
8536 u8 rx_discards_low[0x20];
8538 u8 device_stall_minor_watermark_cnt_high[0x20];
8540 u8 device_stall_minor_watermark_cnt_low[0x20];
8542 u8 device_stall_critical_watermark_cnt_high[0x20];
8544 u8 device_stall_critical_watermark_cnt_low[0x20];
8546 u8 reserved_2[0x340];
8549 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
8550 u8 port_transmit_wait_high[0x20];
8552 u8 port_transmit_wait_low[0x20];
8554 u8 ecn_marked_high[0x20];
8556 u8 ecn_marked_low[0x20];
8558 u8 no_buffer_discard_mc_high[0x20];
8560 u8 no_buffer_discard_mc_low[0x20];
8562 u8 reserved_0[0x700];
8565 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
8566 u8 a_frames_transmitted_ok_high[0x20];
8568 u8 a_frames_transmitted_ok_low[0x20];
8570 u8 a_frames_received_ok_high[0x20];
8572 u8 a_frames_received_ok_low[0x20];
8574 u8 a_frame_check_sequence_errors_high[0x20];
8576 u8 a_frame_check_sequence_errors_low[0x20];
8578 u8 a_alignment_errors_high[0x20];
8580 u8 a_alignment_errors_low[0x20];
8582 u8 a_octets_transmitted_ok_high[0x20];
8584 u8 a_octets_transmitted_ok_low[0x20];
8586 u8 a_octets_received_ok_high[0x20];
8588 u8 a_octets_received_ok_low[0x20];
8590 u8 a_multicast_frames_xmitted_ok_high[0x20];
8592 u8 a_multicast_frames_xmitted_ok_low[0x20];
8594 u8 a_broadcast_frames_xmitted_ok_high[0x20];
8596 u8 a_broadcast_frames_xmitted_ok_low[0x20];
8598 u8 a_multicast_frames_received_ok_high[0x20];
8600 u8 a_multicast_frames_received_ok_low[0x20];
8602 u8 a_broadcast_frames_recieved_ok_high[0x20];
8604 u8 a_broadcast_frames_recieved_ok_low[0x20];
8606 u8 a_in_range_length_errors_high[0x20];
8608 u8 a_in_range_length_errors_low[0x20];
8610 u8 a_out_of_range_length_field_high[0x20];
8612 u8 a_out_of_range_length_field_low[0x20];
8614 u8 a_frame_too_long_errors_high[0x20];
8616 u8 a_frame_too_long_errors_low[0x20];
8618 u8 a_symbol_error_during_carrier_high[0x20];
8620 u8 a_symbol_error_during_carrier_low[0x20];
8622 u8 a_mac_control_frames_transmitted_high[0x20];
8624 u8 a_mac_control_frames_transmitted_low[0x20];
8626 u8 a_mac_control_frames_received_high[0x20];
8628 u8 a_mac_control_frames_received_low[0x20];
8630 u8 a_unsupported_opcodes_received_high[0x20];
8632 u8 a_unsupported_opcodes_received_low[0x20];
8634 u8 a_pause_mac_ctrl_frames_received_high[0x20];
8636 u8 a_pause_mac_ctrl_frames_received_low[0x20];
8638 u8 a_pause_mac_ctrl_frames_transmitted_high[0x20];
8640 u8 a_pause_mac_ctrl_frames_transmitted_low[0x20];
8642 u8 reserved_0[0x300];
8645 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
8646 u8 dot3stats_alignment_errors_high[0x20];
8648 u8 dot3stats_alignment_errors_low[0x20];
8650 u8 dot3stats_fcs_errors_high[0x20];
8652 u8 dot3stats_fcs_errors_low[0x20];
8654 u8 dot3stats_single_collision_frames_high[0x20];
8656 u8 dot3stats_single_collision_frames_low[0x20];
8658 u8 dot3stats_multiple_collision_frames_high[0x20];
8660 u8 dot3stats_multiple_collision_frames_low[0x20];
8662 u8 dot3stats_sqe_test_errors_high[0x20];
8664 u8 dot3stats_sqe_test_errors_low[0x20];
8666 u8 dot3stats_deferred_transmissions_high[0x20];
8668 u8 dot3stats_deferred_transmissions_low[0x20];
8670 u8 dot3stats_late_collisions_high[0x20];
8672 u8 dot3stats_late_collisions_low[0x20];
8674 u8 dot3stats_excessive_collisions_high[0x20];
8676 u8 dot3stats_excessive_collisions_low[0x20];
8678 u8 dot3stats_internal_mac_transmit_errors_high[0x20];
8680 u8 dot3stats_internal_mac_transmit_errors_low[0x20];
8682 u8 dot3stats_carrier_sense_errors_high[0x20];
8684 u8 dot3stats_carrier_sense_errors_low[0x20];
8686 u8 dot3stats_frame_too_longs_high[0x20];
8688 u8 dot3stats_frame_too_longs_low[0x20];
8690 u8 dot3stats_internal_mac_receive_errors_high[0x20];
8692 u8 dot3stats_internal_mac_receive_errors_low[0x20];
8694 u8 dot3stats_symbol_errors_high[0x20];
8696 u8 dot3stats_symbol_errors_low[0x20];
8698 u8 dot3control_in_unknown_opcodes_high[0x20];
8700 u8 dot3control_in_unknown_opcodes_low[0x20];
8702 u8 dot3in_pause_frames_high[0x20];
8704 u8 dot3in_pause_frames_low[0x20];
8706 u8 dot3out_pause_frames_high[0x20];
8708 u8 dot3out_pause_frames_low[0x20];
8710 u8 reserved_0[0x3c0];
8713 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
8714 u8 if_in_octets_high[0x20];
8716 u8 if_in_octets_low[0x20];
8718 u8 if_in_ucast_pkts_high[0x20];
8720 u8 if_in_ucast_pkts_low[0x20];
8722 u8 if_in_discards_high[0x20];
8724 u8 if_in_discards_low[0x20];
8726 u8 if_in_errors_high[0x20];
8728 u8 if_in_errors_low[0x20];
8730 u8 if_in_unknown_protos_high[0x20];
8732 u8 if_in_unknown_protos_low[0x20];
8734 u8 if_out_octets_high[0x20];
8736 u8 if_out_octets_low[0x20];
8738 u8 if_out_ucast_pkts_high[0x20];
8740 u8 if_out_ucast_pkts_low[0x20];
8742 u8 if_out_discards_high[0x20];
8744 u8 if_out_discards_low[0x20];
8746 u8 if_out_errors_high[0x20];
8748 u8 if_out_errors_low[0x20];
8750 u8 if_in_multicast_pkts_high[0x20];
8752 u8 if_in_multicast_pkts_low[0x20];
8754 u8 if_in_broadcast_pkts_high[0x20];
8756 u8 if_in_broadcast_pkts_low[0x20];
8758 u8 if_out_multicast_pkts_high[0x20];
8760 u8 if_out_multicast_pkts_low[0x20];
8762 u8 if_out_broadcast_pkts_high[0x20];
8764 u8 if_out_broadcast_pkts_low[0x20];
8766 u8 reserved_0[0x480];
8769 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
8770 u8 ether_stats_drop_events_high[0x20];
8772 u8 ether_stats_drop_events_low[0x20];
8774 u8 ether_stats_octets_high[0x20];
8776 u8 ether_stats_octets_low[0x20];
8778 u8 ether_stats_pkts_high[0x20];
8780 u8 ether_stats_pkts_low[0x20];
8782 u8 ether_stats_broadcast_pkts_high[0x20];
8784 u8 ether_stats_broadcast_pkts_low[0x20];
8786 u8 ether_stats_multicast_pkts_high[0x20];
8788 u8 ether_stats_multicast_pkts_low[0x20];
8790 u8 ether_stats_crc_align_errors_high[0x20];
8792 u8 ether_stats_crc_align_errors_low[0x20];
8794 u8 ether_stats_undersize_pkts_high[0x20];
8796 u8 ether_stats_undersize_pkts_low[0x20];
8798 u8 ether_stats_oversize_pkts_high[0x20];
8800 u8 ether_stats_oversize_pkts_low[0x20];
8802 u8 ether_stats_fragments_high[0x20];
8804 u8 ether_stats_fragments_low[0x20];
8806 u8 ether_stats_jabbers_high[0x20];
8808 u8 ether_stats_jabbers_low[0x20];
8810 u8 ether_stats_collisions_high[0x20];
8812 u8 ether_stats_collisions_low[0x20];
8814 u8 ether_stats_pkts64octets_high[0x20];
8816 u8 ether_stats_pkts64octets_low[0x20];
8818 u8 ether_stats_pkts65to127octets_high[0x20];
8820 u8 ether_stats_pkts65to127octets_low[0x20];
8822 u8 ether_stats_pkts128to255octets_high[0x20];
8824 u8 ether_stats_pkts128to255octets_low[0x20];
8826 u8 ether_stats_pkts256to511octets_high[0x20];
8828 u8 ether_stats_pkts256to511octets_low[0x20];
8830 u8 ether_stats_pkts512to1023octets_high[0x20];
8832 u8 ether_stats_pkts512to1023octets_low[0x20];
8834 u8 ether_stats_pkts1024to1518octets_high[0x20];
8836 u8 ether_stats_pkts1024to1518octets_low[0x20];
8838 u8 ether_stats_pkts1519to2047octets_high[0x20];
8840 u8 ether_stats_pkts1519to2047octets_low[0x20];
8842 u8 ether_stats_pkts2048to4095octets_high[0x20];
8844 u8 ether_stats_pkts2048to4095octets_low[0x20];
8846 u8 ether_stats_pkts4096to8191octets_high[0x20];
8848 u8 ether_stats_pkts4096to8191octets_low[0x20];
8850 u8 ether_stats_pkts8192to10239octets_high[0x20];
8852 u8 ether_stats_pkts8192to10239octets_low[0x20];
8854 u8 reserved_0[0x280];
8857 struct mlx5_ifc_ib_portcntrs_attribute_grp_data_bits {
8858 u8 symbol_error_counter[0x10];
8859 u8 link_error_recovery_counter[0x8];
8860 u8 link_downed_counter[0x8];
8862 u8 port_rcv_errors[0x10];
8863 u8 port_rcv_remote_physical_errors[0x10];
8865 u8 port_rcv_switch_relay_errors[0x10];
8866 u8 port_xmit_discards[0x10];
8868 u8 port_xmit_constraint_errors[0x8];
8869 u8 port_rcv_constraint_errors[0x8];
8871 u8 local_link_integrity_errors[0x4];
8872 u8 excessive_buffer_overrun_errors[0x4];
8874 u8 reserved_1[0x10];
8875 u8 vl_15_dropped[0x10];
8877 u8 port_xmit_data[0x20];
8879 u8 port_rcv_data[0x20];
8881 u8 port_xmit_pkts[0x20];
8883 u8 port_rcv_pkts[0x20];
8885 u8 port_xmit_wait[0x20];
8887 u8 reserved_2[0x680];
8890 struct mlx5_ifc_trc_tlb_reg_bits {
8891 u8 reserved_0[0x80];
8893 u8 tlb_addr[0][0x40];
8896 struct mlx5_ifc_trc_read_fifo_reg_bits {
8897 u8 reserved_0[0x10];
8898 u8 requested_event_num[0x10];
8900 u8 reserved_1[0x20];
8902 u8 reserved_2[0x10];
8903 u8 acual_event_num[0x10];
8905 u8 reserved_3[0x20];
8910 struct mlx5_ifc_trc_lock_reg_bits {
8911 u8 reserved_0[0x1f];
8914 u8 reserved_1[0x60];
8917 struct mlx5_ifc_trc_filter_reg_bits {
8920 u8 filter_index[0x10];
8922 u8 reserved_1[0x20];
8924 u8 filter_val[0x20];
8926 u8 reserved_2[0x1a0];
8929 struct mlx5_ifc_trc_event_reg_bits {
8932 u8 event_index[0x10];
8934 u8 reserved_1[0x20];
8938 u8 event_selector_val[0x10];
8939 u8 event_selector_size[0x10];
8941 u8 reserved_2[0x180];
8944 struct mlx5_ifc_trc_conf_reg_bits {
8948 u8 reserved_1[0x15];
8951 u8 reserved_2[0x20];
8953 u8 limit_event_index[0x20];
8957 u8 fifo_ready_ev_num[0x20];
8959 u8 reserved_3[0x160];
8962 struct mlx5_ifc_trc_cap_reg_bits {
8963 u8 reserved_0[0x18];
8966 u8 reserved_1[0x20];
8968 u8 num_of_events[0x10];
8969 u8 num_of_filters[0x10];
8974 u8 event_size[0x10];
8976 u8 reserved_2[0x160];
8979 struct mlx5_ifc_set_node_in_bits {
8980 u8 node_description[64][0x8];
8983 struct mlx5_ifc_register_power_settings_bits {
8984 u8 reserved_0[0x18];
8985 u8 power_settings_level[0x8];
8987 u8 reserved_1[0x60];
8990 struct mlx5_ifc_register_host_endianess_bits {
8992 u8 reserved_0[0x1f];
8994 u8 reserved_1[0x60];
8997 struct mlx5_ifc_register_diag_buffer_ctrl_bits {
8998 u8 physical_address[0x40];
9001 struct mlx5_ifc_qtct_reg_bits {
9002 u8 operation_type[0x2];
9003 u8 cap_local_admin[0x1];
9004 u8 cap_remote_admin[0x1];
9006 u8 port_number[0x8];
9010 u8 reserved_2[0x1d];
9014 struct mlx5_ifc_qpdp_reg_bits {
9016 u8 port_number[0x8];
9017 u8 reserved_1[0x10];
9019 u8 reserved_2[0x1d];
9023 struct mlx5_ifc_port_info_ro_fields_param_bits {
9028 u8 reserved_1[0x20];
9033 struct mlx5_ifc_nvqc_reg_bits {
9036 u8 reserved_0[0x18];
9043 struct mlx5_ifc_nvia_reg_bits {
9044 u8 reserved_0[0x1d];
9047 u8 reserved_1[0x20];
9050 struct mlx5_ifc_nvdi_reg_bits {
9051 struct mlx5_ifc_config_item_bits configuration_item_header;
9054 struct mlx5_ifc_nvda_reg_bits {
9055 struct mlx5_ifc_config_item_bits configuration_item_header;
9057 u8 configuration_item_data[0x20];
9060 struct mlx5_ifc_node_info_ro_fields_param_bits {
9061 u8 system_image_guid[0x40];
9063 u8 reserved_0[0x40];
9067 u8 reserved_1[0x10];
9070 u8 reserved_2[0x20];
9073 struct mlx5_ifc_ets_tcn_config_reg_bits {
9080 u8 bw_allocation[0x7];
9083 u8 max_bw_units[0x4];
9085 u8 max_bw_value[0x8];
9088 struct mlx5_ifc_ets_global_config_reg_bits {
9091 u8 reserved_1[0x1d];
9094 u8 max_bw_units[0x4];
9096 u8 max_bw_value[0x8];
9099 struct mlx5_ifc_nodnic_mac_filters_bits {
9100 struct mlx5_ifc_mac_address_layout_bits mac_filter0;
9102 struct mlx5_ifc_mac_address_layout_bits mac_filter1;
9104 struct mlx5_ifc_mac_address_layout_bits mac_filter2;
9106 struct mlx5_ifc_mac_address_layout_bits mac_filter3;
9108 struct mlx5_ifc_mac_address_layout_bits mac_filter4;
9110 u8 reserved_0[0xc0];
9113 struct mlx5_ifc_nodnic_gid_filters_bits {
9114 u8 mgid_filter0[16][0x8];
9116 u8 mgid_filter1[16][0x8];
9118 u8 mgid_filter2[16][0x8];
9120 u8 mgid_filter3[16][0x8];
9124 MLX5_NODNIC_CONFIG_REG_NUM_PORTS_SINGLE_PORT = 0x0,
9125 MLX5_NODNIC_CONFIG_REG_NUM_PORTS_DUAL_PORT = 0x1,
9129 MLX5_NODNIC_CONFIG_REG_CQE_FORMAT_LEGACY_CQE = 0x0,
9130 MLX5_NODNIC_CONFIG_REG_CQE_FORMAT_NEW_CQE = 0x1,
9133 struct mlx5_ifc_nodnic_config_reg_bits {
9134 u8 no_dram_nic_revision[0x8];
9135 u8 hardware_format[0x8];
9136 u8 support_receive_filter[0x1];
9137 u8 support_promisc_filter[0x1];
9138 u8 support_promisc_multicast_filter[0x1];
9140 u8 log_working_buffer_size[0x3];
9141 u8 log_pkey_table_size[0x4];
9146 u8 log_max_ring_size[0x6];
9147 u8 reserved_3[0x18];
9152 u8 reserved_4[0x1c];
9156 u8 reserved_5[0x740];
9158 struct mlx5_ifc_nodnic_port_config_reg_bits port1_settings;
9160 struct mlx5_ifc_nodnic_port_config_reg_bits port2_settings;
9163 struct mlx5_ifc_vlan_layout_bits {
9164 u8 reserved_0[0x14];
9167 u8 reserved_1[0x20];
9170 struct mlx5_ifc_umr_pointer_desc_argument_bits {
9171 u8 reserved_0[0x20];
9175 u8 addressh_63_32[0x20];
9177 u8 addressl_31_0[0x20];
9180 struct mlx5_ifc_ud_adrs_vector_bits {
9185 u8 destination_qp_dct[0x18];
9187 u8 static_rate[0x4];
9188 u8 sl_eth_prio[0x4];
9191 u8 rlid_udp_sport[0x10];
9193 u8 reserved_1[0x20];
9195 u8 rmac_47_16[0x20];
9204 u8 src_addr_index[0x8];
9205 u8 flow_label[0x14];
9207 u8 rgid_rip[16][0x8];
9210 struct mlx5_ifc_port_module_event_bits {
9214 u8 module_status[0x4];
9216 u8 reserved_2[0x14];
9220 u8 reserved_4[0xa0];
9223 struct mlx5_ifc_icmd_control_bits {
9230 struct mlx5_ifc_eqe_bits {
9234 u8 event_sub_type[0x8];
9236 u8 reserved_2[0xe0];
9238 union mlx5_ifc_event_auto_bits event_data;
9240 u8 reserved_3[0x10];
9247 MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT = 0x7,
9250 struct mlx5_ifc_cmd_queue_entry_bits {
9252 u8 reserved_0[0x18];
9254 u8 input_length[0x20];
9256 u8 input_mailbox_pointer_63_32[0x20];
9258 u8 input_mailbox_pointer_31_9[0x17];
9261 u8 command_input_inline_data[16][0x8];
9263 u8 command_output_inline_data[16][0x8];
9265 u8 output_mailbox_pointer_63_32[0x20];
9267 u8 output_mailbox_pointer_31_9[0x17];
9270 u8 output_length[0x20];
9279 struct mlx5_ifc_cmd_out_bits {
9281 u8 reserved_0[0x18];
9285 u8 command_output[0x20];
9288 struct mlx5_ifc_cmd_in_bits {
9290 u8 reserved_0[0x10];
9292 u8 reserved_1[0x10];
9295 u8 command[0][0x20];
9298 struct mlx5_ifc_cmd_if_box_bits {
9299 u8 mailbox_data[512][0x8];
9301 u8 reserved_0[0x180];
9303 u8 next_pointer_63_32[0x20];
9305 u8 next_pointer_31_10[0x16];
9308 u8 block_number[0x20];
9312 u8 ctrl_signature[0x8];
9316 struct mlx5_ifc_mtt_bits {
9317 u8 ptag_63_32[0x20];
9325 struct mlx5_ifc_vendor_specific_cap_bits {
9328 u8 next_pointer[0x8];
9329 u8 capability_id[0x8];
9347 MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER = 0x0,
9348 MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED = 0x1,
9349 MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC = 0x2,
9353 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER = 0x0,
9354 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED = 0x1,
9355 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC = 0x2,
9359 MLX5_HEALTH_SYNDR_FW_ERR = 0x1,
9360 MLX5_HEALTH_SYNDR_IRISC_ERR = 0x7,
9361 MLX5_HEALTH_SYNDR_HW_UNRECOVERABLE_ERR = 0x8,
9362 MLX5_HEALTH_SYNDR_CRC_ERR = 0x9,
9363 MLX5_HEALTH_SYNDR_FETCH_PCI_ERR = 0xa,
9364 MLX5_HEALTH_SYNDR_HW_FTL_ERR = 0xb,
9365 MLX5_HEALTH_SYNDR_ASYNC_EQ_OVERRUN_ERR = 0xc,
9366 MLX5_HEALTH_SYNDR_EQ_ERR = 0xd,
9367 MLX5_HEALTH_SYNDR_EQ_INV = 0xe,
9368 MLX5_HEALTH_SYNDR_FFSER_ERR = 0xf,
9369 MLX5_HEALTH_SYNDR_HIGH_TEMP = 0x10,
9372 struct mlx5_ifc_initial_seg_bits {
9373 u8 fw_rev_minor[0x10];
9374 u8 fw_rev_major[0x10];
9376 u8 cmd_interface_rev[0x10];
9377 u8 fw_rev_subminor[0x10];
9379 u8 reserved_0[0x40];
9381 u8 cmdq_phy_addr_63_32[0x20];
9383 u8 cmdq_phy_addr_31_12[0x14];
9385 u8 nic_interface[0x2];
9386 u8 log_cmdq_size[0x4];
9387 u8 log_cmdq_stride[0x4];
9389 u8 command_doorbell_vector[0x20];
9391 u8 reserved_2[0xf00];
9393 u8 initializing[0x1];
9395 u8 nic_interface_supported[0x3];
9396 u8 reserved_4[0x18];
9398 struct mlx5_ifc_health_buffer_bits health_buffer;
9400 u8 no_dram_nic_offset[0x20];
9402 u8 reserved_5[0x6de0];
9404 u8 internal_timer_h[0x20];
9406 u8 internal_timer_l[0x20];
9408 u8 reserved_6[0x20];
9410 u8 reserved_7[0x1f];
9413 u8 health_syndrome[0x8];
9414 u8 health_counter[0x18];
9416 u8 reserved_8[0x17fc0];
9419 union mlx5_ifc_icmd_interface_document_bits {
9420 struct mlx5_ifc_fw_version_bits fw_version;
9421 struct mlx5_ifc_icmd_access_reg_in_bits icmd_access_reg_in;
9422 struct mlx5_ifc_icmd_access_reg_out_bits icmd_access_reg_out;
9423 struct mlx5_ifc_icmd_init_ocsd_in_bits icmd_init_ocsd_in;
9424 struct mlx5_ifc_icmd_ocbb_init_in_bits icmd_ocbb_init_in;
9425 struct mlx5_ifc_icmd_ocbb_query_etoc_stats_out_bits icmd_ocbb_query_etoc_stats_out;
9426 struct mlx5_ifc_icmd_ocbb_query_header_stats_out_bits icmd_ocbb_query_header_stats_out;
9427 struct mlx5_ifc_icmd_query_cap_general_bits icmd_query_cap_general;
9428 struct mlx5_ifc_icmd_query_cap_in_bits icmd_query_cap_in;
9429 struct mlx5_ifc_icmd_query_fw_info_out_bits icmd_query_fw_info_out;
9430 struct mlx5_ifc_icmd_query_virtual_mac_out_bits icmd_query_virtual_mac_out;
9431 struct mlx5_ifc_icmd_set_virtual_mac_in_bits icmd_set_virtual_mac_in;
9432 struct mlx5_ifc_icmd_set_wol_rol_in_bits icmd_set_wol_rol_in;
9433 struct mlx5_ifc_icmd_set_wol_rol_out_bits icmd_set_wol_rol_out;
9434 u8 reserved_0[0x42c0];
9437 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
9438 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
9439 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
9440 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
9441 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
9442 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
9443 struct mlx5_ifc_eth_discard_cntrs_grp_bits eth_discard_cntrs_grp;
9444 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
9445 struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
9446 struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
9447 struct mlx5_ifc_infiniband_port_cntrs_bits infiniband_port_cntrs;
9448 u8 reserved_0[0x7c0];
9451 struct mlx5_ifc_ppcnt_reg_bits {
9459 u8 reserved_1[0x1c];
9462 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
9465 struct mlx5_ifc_pcie_performance_counters_data_layout_bits {
9466 u8 life_time_counter_high[0x20];
9468 u8 life_time_counter_low[0x20];
9474 u8 l0_to_recovery_eieos[0x20];
9476 u8 l0_to_recovery_ts[0x20];
9478 u8 l0_to_recovery_framing[0x20];
9480 u8 l0_to_recovery_retrain[0x20];
9482 u8 crc_error_dllp[0x20];
9484 u8 crc_error_tlp[0x20];
9486 u8 reserved_0[0x680];
9489 struct mlx5_ifc_pcie_timers_and_states_data_layout_bits {
9490 u8 life_time_counter_high[0x20];
9492 u8 life_time_counter_low[0x20];
9494 u8 time_to_boot_image_start[0x20];
9496 u8 time_to_link_image[0x20];
9498 u8 calibration_time[0x20];
9500 u8 time_to_first_perst[0x20];
9502 u8 time_to_detect_state[0x20];
9504 u8 time_to_l0[0x20];
9506 u8 time_to_crs_en[0x20];
9508 u8 time_to_plastic_image_start[0x20];
9510 u8 time_to_iron_image_start[0x20];
9512 u8 perst_handler[0x20];
9514 u8 times_in_l1[0x20];
9516 u8 times_in_l23[0x20];
9520 u8 config_cycle1usec[0x20];
9522 u8 config_cycle2to7usec[0x20];
9524 u8 config_cycle8to15usec[0x20];
9526 u8 config_cycle16to63usec[0x20];
9528 u8 config_cycle64usec[0x20];
9530 u8 correctable_err_msg_sent[0x20];
9532 u8 non_fatal_err_msg_sent[0x20];
9534 u8 fatal_err_msg_sent[0x20];
9536 u8 reserved_0[0x4e0];
9539 struct mlx5_ifc_pcie_lanes_counters_data_layout_bits {
9540 u8 life_time_counter_high[0x20];
9542 u8 life_time_counter_low[0x20];
9544 u8 error_counter_lane0[0x20];
9546 u8 error_counter_lane1[0x20];
9548 u8 error_counter_lane2[0x20];
9550 u8 error_counter_lane3[0x20];
9552 u8 error_counter_lane4[0x20];
9554 u8 error_counter_lane5[0x20];
9556 u8 error_counter_lane6[0x20];
9558 u8 error_counter_lane7[0x20];
9560 u8 error_counter_lane8[0x20];
9562 u8 error_counter_lane9[0x20];
9564 u8 error_counter_lane10[0x20];
9566 u8 error_counter_lane11[0x20];
9568 u8 error_counter_lane12[0x20];
9570 u8 error_counter_lane13[0x20];
9572 u8 error_counter_lane14[0x20];
9574 u8 error_counter_lane15[0x20];
9576 u8 reserved_0[0x580];
9579 union mlx5_ifc_mpcnt_cntrs_grp_data_layout_bits {
9580 struct mlx5_ifc_pcie_performance_counters_data_layout_bits pcie_performance_counters_data_layout;
9581 struct mlx5_ifc_pcie_timers_and_states_data_layout_bits pcie_timers_and_states_data_layout;
9582 struct mlx5_ifc_pcie_lanes_counters_data_layout_bits pcie_lanes_counters_data_layout;
9583 u8 reserved_0[0xf8];
9586 struct mlx5_ifc_mpcnt_reg_bits {
9593 u8 reserved_2[0x1f];
9595 union mlx5_ifc_mpcnt_cntrs_grp_data_layout_bits counter_set;
9598 union mlx5_ifc_ports_control_registers_document_bits {
9599 struct mlx5_ifc_ib_portcntrs_attribute_grp_data_bits ib_portcntrs_attribute_grp_data;
9600 struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
9601 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
9602 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
9603 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
9604 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
9605 struct mlx5_ifc_eth_discard_cntrs_grp_bits eth_discard_cntrs_grp;
9606 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
9607 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
9608 struct mlx5_ifc_eth_per_traffic_class_cong_layout_bits eth_per_traffic_class_cong_layout;
9609 struct mlx5_ifc_eth_per_traffic_class_layout_bits eth_per_traffic_class_layout;
9610 struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
9611 struct mlx5_ifc_link_level_retrans_cntr_grp_date_bits link_level_retrans_cntr_grp_date;
9612 struct mlx5_ifc_pamp_reg_bits pamp_reg;
9613 struct mlx5_ifc_paos_reg_bits paos_reg;
9614 struct mlx5_ifc_pbmc_reg_bits pbmc_reg;
9615 struct mlx5_ifc_pcap_reg_bits pcap_reg;
9616 struct mlx5_ifc_peir_reg_bits peir_reg;
9617 struct mlx5_ifc_pelc_reg_bits pelc_reg;
9618 struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
9619 struct mlx5_ifc_phbr_binding_reg_bits phbr_binding_reg;
9620 struct mlx5_ifc_phbr_for_port_tclass_reg_bits phbr_for_port_tclass_reg;
9621 struct mlx5_ifc_phbr_for_prio_reg_bits phbr_for_prio_reg;
9622 struct mlx5_ifc_phrr_reg_bits phrr_reg;
9623 struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
9624 struct mlx5_ifc_pifr_reg_bits pifr_reg;
9625 struct mlx5_ifc_pipg_reg_bits pipg_reg;
9626 struct mlx5_ifc_plbf_reg_bits plbf_reg;
9627 struct mlx5_ifc_plib_reg_bits plib_reg;
9628 struct mlx5_ifc_pll_status_data_bits pll_status_data;
9629 struct mlx5_ifc_plpc_reg_bits plpc_reg;
9630 struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
9631 struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
9632 struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
9633 struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
9634 struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
9635 struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
9636 struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
9637 struct mlx5_ifc_ppad_reg_bits ppad_reg;
9638 struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
9639 struct mlx5_ifc_ppll_reg_bits ppll_reg;
9640 struct mlx5_ifc_pplm_reg_bits pplm_reg;
9641 struct mlx5_ifc_pplr_reg_bits pplr_reg;
9642 struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
9643 struct mlx5_ifc_pspa_reg_bits pspa_reg;
9644 struct mlx5_ifc_ptas_reg_bits ptas_reg;
9645 struct mlx5_ifc_ptys_reg_bits ptys_reg;
9646 struct mlx5_ifc_pude_reg_bits pude_reg;
9647 struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
9648 struct mlx5_ifc_slrg_reg_bits slrg_reg;
9649 struct mlx5_ifc_slrp_reg_bits slrp_reg;
9650 struct mlx5_ifc_sltp_reg_bits sltp_reg;
9651 u8 reserved_0[0x7880];
9654 union mlx5_ifc_debug_enhancements_document_bits {
9655 struct mlx5_ifc_health_buffer_bits health_buffer;
9656 u8 reserved_0[0x200];
9659 union mlx5_ifc_no_dram_nic_document_bits {
9660 struct mlx5_ifc_nodnic_config_reg_bits nodnic_config_reg;
9661 struct mlx5_ifc_nodnic_cq_arming_word_bits nodnic_cq_arming_word;
9662 struct mlx5_ifc_nodnic_event_word_bits nodnic_event_word;
9663 struct mlx5_ifc_nodnic_gid_filters_bits nodnic_gid_filters;
9664 struct mlx5_ifc_nodnic_mac_filters_bits nodnic_mac_filters;
9665 struct mlx5_ifc_nodnic_port_config_reg_bits nodnic_port_config_reg;
9666 struct mlx5_ifc_nodnic_ring_config_reg_bits nodnic_ring_config_reg;
9667 struct mlx5_ifc_nodnic_ring_doorbell_bits nodnic_ring_doorbell;
9668 u8 reserved_0[0x3160];
9671 union mlx5_ifc_uplink_pci_interface_document_bits {
9672 struct mlx5_ifc_initial_seg_bits initial_seg;
9673 struct mlx5_ifc_vendor_specific_cap_bits vendor_specific_cap;
9674 u8 reserved_0[0x20120];
9678 #endif /* MLX5_IFC_H */