2 * Copyright (c) 1997, Stefan Esser <se@freebsd.org>
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice unmodified, this list of conditions, and the following
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 #include <sys/queue.h>
35 /* some PCI bus constants */
36 #define PCI_MAXMAPS_0 6 /* max. no. of memory/port maps */
37 #define PCI_MAXMAPS_1 2 /* max. no. of maps for PCI to PCI bridge */
38 #define PCI_MAXMAPS_2 1 /* max. no. of maps for CardBus bridge */
40 typedef uint64_t pci_addr_t;
42 /* Interesting values for PCI power management */
44 uint16_t pp_cap; /* PCI power management capabilities */
45 uint8_t pp_status; /* config space address of PCI power status reg */
46 uint8_t pp_pmcsr; /* config space address of PMCSR reg */
47 uint8_t pp_data; /* config space address of PCI power data reg */
63 uint8_t vpd_reg; /* base register, + 2 for addr, + 4 data */
65 char *vpd_ident; /* string identifier */
67 struct vpd_readonly *vpd_ros;
69 struct vpd_write *vpd_w;
72 /* Interesting values for PCI MSI */
74 uint16_t msi_ctrl; /* Message Control */
75 uint8_t msi_location; /* Offset of MSI capability registers. */
76 uint8_t msi_msgnum; /* Number of messages */
77 int msi_alloc; /* Number of allocated messages. */
78 uint64_t msi_addr; /* Contents of address register. */
79 uint16_t msi_data; /* Contents of data register. */
83 /* Interesting values for PCI MSI-X */
85 uint64_t mv_address; /* Contents of address register. */
86 uint32_t mv_data; /* Contents of data register. */
90 struct msix_table_entry {
91 u_int mte_vector; /* 1-based index into msix_vectors array. */
96 uint16_t msix_ctrl; /* Message Control */
97 uint16_t msix_msgnum; /* Number of messages */
98 uint8_t msix_location; /* Offset of MSI-X capability registers. */
99 uint8_t msix_table_bar; /* BAR containing vector table. */
100 uint8_t msix_pba_bar; /* BAR containing PBA. */
101 uint32_t msix_table_offset;
102 uint32_t msix_pba_offset;
103 int msix_alloc; /* Number of allocated vectors. */
104 int msix_table_len; /* Length of virtual table. */
105 struct msix_table_entry *msix_table; /* Virtual table. */
106 struct msix_vector *msix_vectors; /* Array of allocated vectors. */
107 struct resource *msix_table_res; /* Resource containing vector table. */
108 struct resource *msix_pba_res; /* Resource containing PBA. */
111 /* Interesting values for HyperTransport */
113 uint8_t ht_msimap; /* Offset of MSI mapping cap registers. */
114 uint16_t ht_msictrl; /* MSI mapping control */
115 uint64_t ht_msiaddr; /* MSI mapping base address */
118 /* config header information common to all header types */
119 typedef struct pcicfg {
120 struct device *dev; /* device which owns this */
122 uint32_t bar[PCI_MAXMAPS_0]; /* BARs */
123 uint32_t bios; /* BIOS mapping */
125 uint16_t subvendor; /* card vendor ID */
126 uint16_t subdevice; /* card device ID, assigned by card vendor */
127 uint16_t vendor; /* chip vendor ID */
128 uint16_t device; /* chip device ID, assigned by chip vendor */
130 uint16_t cmdreg; /* disable/enable chip and PCI options */
131 uint16_t statreg; /* supported PCI features and error state */
133 uint8_t baseclass; /* chip PCI class */
134 uint8_t subclass; /* chip PCI subclass */
135 uint8_t progif; /* chip PCI programming interface */
136 uint8_t revid; /* chip revision ID */
138 uint8_t hdrtype; /* chip config header type */
139 uint8_t cachelnsz; /* cache line size in 4byte units */
140 uint8_t intpin; /* PCI interrupt pin */
141 uint8_t intline; /* interrupt line (IRQ for PC arch) */
143 uint8_t mingnt; /* min. useful bus grant time in 250ns units */
144 uint8_t maxlat; /* max. tolerated bus grant latency in 250ns */
145 uint8_t lattimer; /* latency timer in units of 30ns bus cycles */
147 uint8_t mfdev; /* multi-function device (from hdrtype reg) */
148 uint8_t nummaps; /* actual number of PCI maps used */
150 uint32_t domain; /* PCI domain */
151 uint8_t bus; /* config space bus address */
152 uint8_t slot; /* config space slot address */
153 uint8_t func; /* config space function number */
155 struct pcicfg_pp pp; /* Power management */
156 struct pcicfg_vpd vpd; /* Vital product data */
157 struct pcicfg_msi msi; /* PCI MSI */
158 struct pcicfg_msix msix; /* PCI MSI-X */
159 struct pcicfg_ht ht; /* HyperTransport */
162 /* additional type 1 device config header information (PCI to PCI bridge) */
164 #define PCI_PPBMEMBASE(h,l) ((((pci_addr_t)(h) << 32) + ((l)<<16)) & ~0xfffff)
165 #define PCI_PPBMEMLIMIT(h,l) ((((pci_addr_t)(h) << 32) + ((l)<<16)) | 0xfffff)
166 #define PCI_PPBIOBASE(h,l) ((((h)<<16) + ((l)<<8)) & ~0xfff)
167 #define PCI_PPBIOLIMIT(h,l) ((((h)<<16) + ((l)<<8)) | 0xfff)
170 pci_addr_t pmembase; /* base address of prefetchable memory */
171 pci_addr_t pmemlimit; /* topmost address of prefetchable memory */
172 uint32_t membase; /* base address of memory window */
173 uint32_t memlimit; /* topmost address of memory window */
174 uint32_t iobase; /* base address of port window */
175 uint32_t iolimit; /* topmost address of port window */
176 uint16_t secstat; /* secondary bus status register */
177 uint16_t bridgectl; /* bridge control register */
178 uint8_t seclat; /* CardBus latency timer */
181 /* additional type 2 device config header information (CardBus bridge) */
184 uint32_t membase0; /* base address of memory window */
185 uint32_t memlimit0; /* topmost address of memory window */
186 uint32_t membase1; /* base address of memory window */
187 uint32_t memlimit1; /* topmost address of memory window */
188 uint32_t iobase0; /* base address of port window */
189 uint32_t iolimit0; /* topmost address of port window */
190 uint32_t iobase1; /* base address of port window */
191 uint32_t iolimit1; /* topmost address of port window */
192 uint32_t pccardif; /* PC Card 16bit IF legacy more base addr. */
193 uint16_t secstat; /* secondary bus status register */
194 uint16_t bridgectl; /* bridge control register */
195 uint8_t seclat; /* CardBus latency timer */
198 extern uint32_t pci_numdevs;
200 /* Only if the prerequisites are present */
201 #if defined(_SYS_BUS_H_) && defined(_SYS_PCIIO_H_)
203 STAILQ_ENTRY(pci_devinfo) pci_links;
204 struct resource_list resources;
206 struct pci_conf conf;
214 enum pci_device_ivars {
239 * Simplified accessors for pci devices
241 #define PCI_ACCESSOR(var, ivar, type) \
242 __BUS_ACCESSOR(pci, var, PCI, ivar, type)
244 PCI_ACCESSOR(subvendor, SUBVENDOR, uint16_t)
245 PCI_ACCESSOR(subdevice, SUBDEVICE, uint16_t)
246 PCI_ACCESSOR(vendor, VENDOR, uint16_t)
247 PCI_ACCESSOR(device, DEVICE, uint16_t)
248 PCI_ACCESSOR(devid, DEVID, uint32_t)
249 PCI_ACCESSOR(class, CLASS, uint8_t)
250 PCI_ACCESSOR(subclass, SUBCLASS, uint8_t)
251 PCI_ACCESSOR(progif, PROGIF, uint8_t)
252 PCI_ACCESSOR(revid, REVID, uint8_t)
253 PCI_ACCESSOR(intpin, INTPIN, uint8_t)
254 PCI_ACCESSOR(irq, IRQ, uint8_t)
255 PCI_ACCESSOR(domain, DOMAIN, uint32_t)
256 PCI_ACCESSOR(bus, BUS, uint8_t)
257 PCI_ACCESSOR(slot, SLOT, uint8_t)
258 PCI_ACCESSOR(function, FUNCTION, uint8_t)
259 PCI_ACCESSOR(ether, ETHADDR, uint8_t *)
260 PCI_ACCESSOR(cmdreg, CMDREG, uint8_t)
261 PCI_ACCESSOR(cachelnsz, CACHELNSZ, uint8_t)
262 PCI_ACCESSOR(mingnt, MINGNT, uint8_t)
263 PCI_ACCESSOR(maxlat, MAXLAT, uint8_t)
264 PCI_ACCESSOR(lattimer, LATTIMER, uint8_t)
269 * Operations on configuration space.
271 static __inline uint32_t
272 pci_read_config(device_t dev, int reg, int width)
274 return PCI_READ_CONFIG(device_get_parent(dev), dev, reg, width);
278 pci_write_config(device_t dev, int reg, uint32_t val, int width)
280 PCI_WRITE_CONFIG(device_get_parent(dev), dev, reg, val, width);
284 * Ivars for pci bridges.
287 /*typedef enum pci_device_ivars pcib_device_ivars;*/
288 enum pcib_device_ivars {
293 #define PCIB_ACCESSOR(var, ivar, type) \
294 __BUS_ACCESSOR(pcib, var, PCIB, ivar, type)
296 PCIB_ACCESSOR(domain, DOMAIN, uint32_t)
297 PCIB_ACCESSOR(bus, BUS, uint32_t)
302 * PCI interrupt validation. Invalid interrupt values such as 0 or 128
303 * on i386 or other platforms should be mapped out in the MD pcireadconf
304 * code and not here, since the only MI invalid IRQ is 255.
306 #define PCI_INVALID_IRQ 255
307 #define PCI_INTERRUPT_VALID(x) ((x) != PCI_INVALID_IRQ)
310 * Convenience functions.
312 * These should be used in preference to manually manipulating
313 * configuration space.
316 pci_enable_busmaster(device_t dev)
318 return(PCI_ENABLE_BUSMASTER(device_get_parent(dev), dev));
322 pci_disable_busmaster(device_t dev)
324 return(PCI_DISABLE_BUSMASTER(device_get_parent(dev), dev));
328 pci_enable_io(device_t dev, int space)
330 return(PCI_ENABLE_IO(device_get_parent(dev), dev, space));
334 pci_disable_io(device_t dev, int space)
336 return(PCI_DISABLE_IO(device_get_parent(dev), dev, space));
340 pci_get_vpd_ident(device_t dev, const char **identptr)
342 return(PCI_GET_VPD_IDENT(device_get_parent(dev), dev, identptr));
346 pci_get_vpd_readonly(device_t dev, const char *kw, const char **identptr)
348 return(PCI_GET_VPD_READONLY(device_get_parent(dev), dev, kw, identptr));
352 * Check if the address range falls within the VGA defined address range(s)
355 pci_is_vga_ioport_range(u_long start, u_long end)
358 return (((start >= 0x3b0 && end <= 0x3bb) ||
359 (start >= 0x3c0 && end <= 0x3df)) ? 1 : 0);
363 pci_is_vga_memory_range(u_long start, u_long end)
366 return ((start >= 0xa0000 && end <= 0xbffff) ? 1 : 0);
370 * PCI power states are as defined by ACPI:
372 * D0 State in which device is on and running. It is receiving full
373 * power from the system and delivering full functionality to the user.
374 * D1 Class-specific low-power state in which device context may or may not
375 * be lost. Buses in D1 cannot do anything to the bus that would force
376 * devices on that bus to lose context.
377 * D2 Class-specific low-power state in which device context may or may
378 * not be lost. Attains greater power savings than D1. Buses in D2
379 * can cause devices on that bus to lose some context. Devices in D2
380 * must be prepared for the bus to be in D2 or higher.
381 * D3 State in which the device is off and not running. Device context is
382 * lost. Power can be removed from the device.
384 #define PCI_POWERSTATE_D0 0
385 #define PCI_POWERSTATE_D1 1
386 #define PCI_POWERSTATE_D2 2
387 #define PCI_POWERSTATE_D3 3
388 #define PCI_POWERSTATE_UNKNOWN -1
391 pci_set_powerstate(device_t dev, int state)
393 return PCI_SET_POWERSTATE(device_get_parent(dev), dev, state);
397 pci_get_powerstate(device_t dev)
399 return PCI_GET_POWERSTATE(device_get_parent(dev), dev);
403 pci_find_extcap(device_t dev, int capability, int *capreg)
405 return PCI_FIND_EXTCAP(device_get_parent(dev), dev, capability, capreg);
409 pci_alloc_msi(device_t dev, int *count)
411 return (PCI_ALLOC_MSI(device_get_parent(dev), dev, count));
415 pci_alloc_msix(device_t dev, int *count)
417 return (PCI_ALLOC_MSIX(device_get_parent(dev), dev, count));
421 pci_remap_msix(device_t dev, int count, const u_int *vectors)
423 return (PCI_REMAP_MSIX(device_get_parent(dev), dev, count, vectors));
427 pci_release_msi(device_t dev)
429 return (PCI_RELEASE_MSI(device_get_parent(dev), dev));
433 pci_msi_count(device_t dev)
435 return (PCI_MSI_COUNT(device_get_parent(dev), dev));
439 pci_msix_count(device_t dev)
441 return (PCI_MSIX_COUNT(device_get_parent(dev), dev));
444 device_t pci_find_bsf(uint8_t, uint8_t, uint8_t);
445 device_t pci_find_dbsf(uint32_t, uint8_t, uint8_t, uint8_t);
446 device_t pci_find_device(uint16_t, uint16_t);
448 /* Can be used by drivers to manage the MSI-X table. */
449 int pci_pending_msix(device_t dev, u_int index);
451 int pci_msi_device_blacklisted(device_t dev);
453 void pci_ht_map_msi(device_t dev, uint64_t addr);
455 int pci_get_max_read_req(device_t dev);
456 int pci_set_max_read_req(device_t dev, int size);
458 #endif /* _SYS_BUS_H_ */
461 * cdev switch for control device, initialised in generic PCI code
463 extern struct cdevsw pcicdev;
466 * List of all PCI devices, generation count for the list.
468 STAILQ_HEAD(devlist, pci_devinfo);
470 extern struct devlist pci_devq;
471 extern uint32_t pci_generation;
473 #endif /* _PCIVAR_H_ */