1 /* $OpenBSD: if_urtwn.c,v 1.16 2011/02/10 17:26:40 jakemsr Exp $ */
4 * Copyright (c) 2010 Damien Bergamini <damien.bergamini@free.fr>
5 * Copyright (c) 2014 Kevin Lo <kevlo@FreeBSD.org>
6 * Copyright (c) 2015-2016 Andriy Voskoboinyk <avos@FreeBSD.org>
8 * Permission to use, copy, modify, and distribute this software for any
9 * purpose with or without fee is hereby granted, provided that the above
10 * copyright notice and this permission notice appear in all copies.
12 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
21 #include <sys/cdefs.h>
22 __FBSDID("$FreeBSD$");
26 #include <sys/param.h>
28 #include <sys/mutex.h>
30 #include <sys/kernel.h>
31 #include <sys/socket.h>
32 #include <sys/systm.h>
33 #include <sys/malloc.h>
34 #include <sys/queue.h>
35 #include <sys/taskqueue.h>
37 #include <sys/endian.h>
38 #include <sys/linker.h>
41 #include <net/ethernet.h>
42 #include <net/if_media.h>
44 #include <net80211/ieee80211_var.h>
45 #include <net80211/ieee80211_radiotap.h>
47 #include <dev/rtwn/if_rtwnreg.h>
48 #include <dev/rtwn/if_rtwnvar.h>
49 #include <dev/rtwn/if_rtwn_debug.h>
51 #include <dev/rtwn/rtl8192c/r92c.h>
52 #include <dev/rtwn/rtl8192c/r92c_priv.h>
53 #include <dev/rtwn/rtl8192c/r92c_reg.h>
54 #include <dev/rtwn/rtl8192c/r92c_var.h>
58 r92c_check_condition(struct rtwn_softc *sc, const uint8_t cond[])
60 struct r92c_softc *rs = sc->sc_priv;
67 RTWN_DPRINTF(sc, RTWN_DEBUG_RESET,
68 "%s: condition byte 0: %02X; chip %02X, board %02X\n",
69 __func__, cond[0], rs->chip, rs->board_type);
71 if (!(rs->chip & R92C_CHIP_92C)) {
72 if (rs->board_type == R92C_BOARD_TYPE_HIGHPA)
73 mask = R92C_COND_RTL8188RU;
74 else if (rs->board_type == R92C_BOARD_TYPE_MINICARD)
75 mask = R92C_COND_RTL8188CE;
77 mask = R92C_COND_RTL8188CU;
79 if (rs->board_type == R92C_BOARD_TYPE_MINICARD)
80 mask = R92C_COND_RTL8192CE;
82 mask = R92C_COND_RTL8192CU;
85 for (i = 0; i < RTWN_MAX_CONDITIONS && cond[i] != 0; i++)
86 if ((cond[i] & mask) == mask)
93 r92c_llt_init(struct rtwn_softc *sc)
97 /* Reserve pages [0; page_count]. */
98 for (i = 0; i < sc->page_count; i++) {
99 if ((error = r92c_llt_write(sc, i, i + 1)) != 0)
102 /* NB: 0xff indicates end-of-list. */
103 if ((error = r92c_llt_write(sc, i, 0xff)) != 0)
106 * Use pages [page_count + 1; pktbuf_count - 1]
109 for (++i; i < sc->pktbuf_count - 1; i++) {
110 if ((error = r92c_llt_write(sc, i, i + 1)) != 0)
113 /* Make the last page point to the beginning of the ring buffer. */
114 error = r92c_llt_write(sc, i, sc->page_count + 1);
119 r92c_set_page_size(struct rtwn_softc *sc)
121 return (rtwn_write_1(sc, R92C_PBP, SM(R92C_PBP_PSRX, R92C_PBP_128) |
122 SM(R92C_PBP_PSTX, R92C_PBP_128)) == 0);
126 r92c_init_bb_common(struct rtwn_softc *sc)
128 struct r92c_softc *rs = sc->sc_priv;
131 /* Write BB initialization values. */
132 for (i = 0; i < sc->bb_size; i++) {
133 const struct rtwn_bb_prog *bb_prog = &sc->bb_prog[i];
135 while (!rtwn_check_condition(sc, bb_prog->cond)) {
136 KASSERT(bb_prog->next != NULL,
137 ("%s: wrong condition value (i %d)\n",
139 bb_prog = bb_prog->next;
142 for (j = 0; j < bb_prog->count; j++) {
143 RTWN_DPRINTF(sc, RTWN_DEBUG_RESET,
144 "BB: reg 0x%03x, val 0x%08x\n",
145 bb_prog->reg[j], bb_prog->val[j]);
147 rtwn_bb_write(sc, bb_prog->reg[j], bb_prog->val[j]);
152 if (rs->chip & R92C_CHIP_92C_1T2R) {
153 /* 8192C 1T only configuration. */
154 rtwn_bb_setbits(sc, R92C_FPGA0_TXINFO, 0x03, 0x02);
155 rtwn_bb_setbits(sc, R92C_FPGA1_TXINFO, 0x300033, 0x200022);
156 rtwn_bb_setbits(sc, R92C_CCK0_AFESETTING, 0xff000000,
158 rtwn_bb_setbits(sc, R92C_OFDM0_TRXPATHENA, 0xff, 0x23);
159 rtwn_bb_setbits(sc, R92C_OFDM0_AGCPARAM1, 0x30, 0x10);
161 rtwn_bb_setbits(sc, 0xe74, 0x0c000000, 0x08000000);
162 rtwn_bb_setbits(sc, 0xe78, 0x0c000000, 0x08000000);
163 rtwn_bb_setbits(sc, 0xe7c, 0x0c000000, 0x08000000);
164 rtwn_bb_setbits(sc, 0xe80, 0x0c000000, 0x08000000);
165 rtwn_bb_setbits(sc, 0xe88, 0x0c000000, 0x08000000);
168 /* Write AGC values. */
169 for (i = 0; i < sc->agc_size; i++) {
170 const struct rtwn_agc_prog *agc_prog = &sc->agc_prog[i];
172 while (!rtwn_check_condition(sc, agc_prog->cond)) {
173 KASSERT(agc_prog->next != NULL,
174 ("%s: wrong condition value (2) (i %d)\n",
176 agc_prog = agc_prog->next;
179 for (j = 0; j < agc_prog->count; j++) {
180 RTWN_DPRINTF(sc, RTWN_DEBUG_RESET,
181 "AGC: val 0x%08x\n", agc_prog->val[j]);
183 rtwn_bb_write(sc, R92C_OFDM0_AGCRSSITABLE,
189 if (rtwn_bb_read(sc, R92C_HSSI_PARAM2(0)) & R92C_HSSI_PARAM2_CCK_HIPWR)
190 sc->sc_flags |= RTWN_FLAG_CCK_HIPWR;
194 r92c_init_rf_chain(struct rtwn_softc *sc,
195 const struct rtwn_rf_prog *rf_prog, int chain)
199 RTWN_DPRINTF(sc, RTWN_DEBUG_RESET, "%s: chain %d\n",
202 for (i = 0; rf_prog[i].reg != NULL; i++) {
203 const struct rtwn_rf_prog *prog = &rf_prog[i];
205 while (!rtwn_check_condition(sc, prog->cond)) {
206 KASSERT(prog->next != NULL,
207 ("%s: wrong condition value (i %d)\n",
212 for (j = 0; j < prog->count; j++) {
213 RTWN_DPRINTF(sc, RTWN_DEBUG_RESET,
214 "RF: reg 0x%02x, val 0x%05x\n",
215 prog->reg[j], prog->val[j]);
218 * These are fake RF registers offsets that
219 * indicate a delay is required.
221 /* NB: we are using 'value' to store required delay. */
222 if (prog->reg[j] > 0xf8) {
223 rtwn_delay(sc, prog->val[j]);
227 rtwn_rf_write(sc, chain, prog->reg[j], prog->val[j]);
236 r92c_init_rf(struct rtwn_softc *sc)
238 struct r92c_softc *rs = sc->sc_priv;
240 int i, chain, idx, off;
242 for (chain = 0, i = 0; chain < sc->nrxchains; chain++, i++) {
243 /* Save RF_ENV control type. */
245 off = (chain % 2) * 16;
246 reg = rtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx));
247 type = (reg >> off) & 0x10;
249 /* Set RF_ENV enable. */
250 rtwn_bb_setbits(sc, R92C_FPGA0_RFIFACEOE(chain),
253 /* Set RF_ENV output high. */
254 rtwn_bb_setbits(sc, R92C_FPGA0_RFIFACEOE(chain),
257 /* Set address and data lengths of RF registers. */
258 rtwn_bb_setbits(sc, R92C_HSSI_PARAM2(chain),
259 R92C_HSSI_PARAM2_ADDR_LENGTH, 0);
261 rtwn_bb_setbits(sc, R92C_HSSI_PARAM2(chain),
262 R92C_HSSI_PARAM2_DATA_LENGTH, 0);
265 /* Write RF initialization values for this chain. */
266 i += r92c_init_rf_chain(sc, &sc->rf_prog[i], chain);
268 /* Restore RF_ENV control type. */
269 rtwn_bb_setbits(sc, R92C_FPGA0_RFIFACESW(idx),
270 0x10 << off, type << off);
272 /* Cache RF register CHNLBW. */
273 rs->rf_chnlbw[chain] = rtwn_rf_read(sc, chain,
277 if ((rs->chip & (R92C_CHIP_UMC_A_CUT | R92C_CHIP_92C)) ==
278 R92C_CHIP_UMC_A_CUT) {
279 rtwn_rf_write(sc, 0, R92C_RF_RX_G1, 0x30255);
280 rtwn_rf_write(sc, 0, R92C_RF_RX_G2, 0x50a00);
283 /* Turn CCK and OFDM blocks on. */
284 rtwn_bb_setbits(sc, R92C_FPGA0_RFMOD, 0, R92C_RFMOD_CCK_EN);
285 rtwn_bb_setbits(sc, R92C_FPGA0_RFMOD, 0, R92C_RFMOD_OFDM_EN);
289 r92c_init_edca(struct rtwn_softc *sc)
292 rtwn_write_2(sc, R92C_SPEC_SIFS, 0x100a);
293 rtwn_write_2(sc, R92C_MAC_SPEC_SIFS, 0x100a);
294 rtwn_write_2(sc, R92C_SIFS_CCK, 0x100a);
295 rtwn_write_2(sc, R92C_SIFS_OFDM, 0x100a);
297 rtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x005ea42b);
298 rtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a44f);
299 rtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005ea324);
300 rtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002fa226);
304 r92c_init_ampdu(struct rtwn_softc *sc)
307 /* Setup AMPDU aggregation. */
308 rtwn_write_4(sc, R92C_AGGLEN_LMT, 0x99997631); /* MCS7~0 */
309 rtwn_write_1(sc, R92C_AGGR_BREAK_TIME, 0x16);
310 rtwn_write_2(sc, R92C_MAX_AGGR_NUM, 0x0708);
314 r92c_init_antsel(struct rtwn_softc *sc)
318 if (sc->ntxchains != 1 || sc->nrxchains != 1)
321 rtwn_setbits_1(sc, R92C_LEDCFG2, 0, 0x80);
322 rtwn_bb_setbits(sc, R92C_FPGA0_RFPARAM(0), 0, 0x2000);
323 reg = rtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(0));
324 sc->sc_ant = MS(reg, R92C_FPGA0_RFIFACEOE0_ANT); /* XXX */
325 rtwn_setbits_1(sc, R92C_LEDCFG2, 0x80, 0);
329 r92c_pa_bias_init(struct rtwn_softc *sc)
331 struct r92c_softc *rs = sc->sc_priv;
334 for (i = 0; i < sc->nrxchains; i++) {
335 if (rs->pa_setting & (1 << i))
337 r92c_rf_write(sc, i, R92C_RF_IPA, 0x0f406);
338 r92c_rf_write(sc, i, R92C_RF_IPA, 0x4f406);
339 r92c_rf_write(sc, i, R92C_RF_IPA, 0x8f406);
340 r92c_rf_write(sc, i, R92C_RF_IPA, 0xcf406);
342 if (!(rs->pa_setting & 0x10))
343 rtwn_setbits_1(sc, 0x16, 0xf0, 0x90);