2 * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
4 * Copyright (c) 2001 George Reid <greid@ukug.uk.freebsd.org>
5 * Copyright (c) 1999 Cameron Grant <cg@freebsd.org>
6 * Copyright (c) 1997,1998 Luigi Rizzo
7 * Copyright (c) 1994,1995 Hannu Savolainen
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
19 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
20 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
23 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
24 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
25 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
26 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
27 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 #ifdef HAVE_KERNEL_OPTION_HEADERS
36 #include <dev/sound/pcm/sound.h>
38 SND_DECLARE_FILE("$FreeBSD$");
40 /* board-specific include files */
41 #include <dev/sound/isa/mss.h>
42 #include <dev/sound/isa/sb.h>
43 #include <dev/sound/chip.h>
45 #include <isa/isavar.h>
49 #define MSS_DEFAULT_BUFSZ (4096)
50 #define MSS_INDEXED_REGS 0x20
51 #define OPL_INDEXED_REGS 0x19
56 struct mss_info *parent;
57 struct pcm_channel *channel;
58 struct snd_dbuf *buffer;
64 struct resource *io_base; /* primary I/O address for the board */
66 struct resource *conf_base; /* and the opti931 also has a config space */
70 struct resource *drq1; /* play */
72 struct resource *drq2; /* rec */
75 bus_dma_tag_t parent_dmat;
78 char mss_indexed_regs[MSS_INDEXED_REGS];
79 char opl_indexed_regs[OPL_INDEXED_REGS];
80 int bd_id; /* used to hold board-id info, eg. sb version,
81 * mss codec type, etc. etc.
83 int opti_offset; /* offset from config_base for opti931 */
84 u_long bd_flags; /* board-specific flags */
85 int optibase; /* base address for OPTi9xx config */
86 struct resource *indir; /* Indirect register index address */
88 int password; /* password for opti9xx cards */
89 int passwdreg; /* password register */
91 struct mss_chinfo pch, rch;
94 static int mss_probe(device_t dev);
95 static int mss_attach(device_t dev);
97 static driver_intr_t mss_intr;
99 /* prototypes for local functions */
100 static int mss_detect(device_t dev, struct mss_info *mss);
101 static int opti_detect(device_t dev, struct mss_info *mss);
102 static char *ymf_test(device_t dev, struct mss_info *mss);
103 static void ad_unmute(struct mss_info *mss);
105 /* mixer set funcs */
106 static int mss_mixer_set(struct mss_info *mss, int dev, int left, int right);
107 static int mss_set_recsrc(struct mss_info *mss, int mask);
110 static int ad_wait_init(struct mss_info *mss, int x);
111 static int ad_read(struct mss_info *mss, int reg);
112 static void ad_write(struct mss_info *mss, int reg, u_char data);
113 static void ad_write_cnt(struct mss_info *mss, int reg, u_short data);
114 static void ad_enter_MCE(struct mss_info *mss);
115 static void ad_leave_MCE(struct mss_info *mss);
117 /* OPTi-specific functions */
118 static void opti_write(struct mss_info *mss, u_char reg,
120 static u_char opti_read(struct mss_info *mss, u_char reg);
121 static int opti_init(device_t dev, struct mss_info *mss);
124 static void conf_wr(struct mss_info *mss, u_char reg, u_char data);
125 static u_char conf_rd(struct mss_info *mss, u_char reg);
127 static int pnpmss_probe(device_t dev);
128 static int pnpmss_attach(device_t dev);
130 static driver_intr_t opti931_intr;
132 static u_int32_t mss_fmt[] = {
133 SND_FORMAT(AFMT_U8, 1, 0),
134 SND_FORMAT(AFMT_U8, 2, 0),
135 SND_FORMAT(AFMT_S16_LE, 1, 0),
136 SND_FORMAT(AFMT_S16_LE, 2, 0),
137 SND_FORMAT(AFMT_MU_LAW, 1, 0),
138 SND_FORMAT(AFMT_MU_LAW, 2, 0),
139 SND_FORMAT(AFMT_A_LAW, 1, 0),
140 SND_FORMAT(AFMT_A_LAW, 2, 0),
143 static struct pcmchan_caps mss_caps = {4000, 48000, mss_fmt, 0};
145 static u_int32_t guspnp_fmt[] = {
146 SND_FORMAT(AFMT_U8, 1, 0),
147 SND_FORMAT(AFMT_U8, 2, 0),
148 SND_FORMAT(AFMT_S16_LE, 1, 0),
149 SND_FORMAT(AFMT_S16_LE, 2, 0),
150 SND_FORMAT(AFMT_A_LAW, 1, 0),
151 SND_FORMAT(AFMT_A_LAW, 2, 0),
154 static struct pcmchan_caps guspnp_caps = {4000, 48000, guspnp_fmt, 0};
156 static u_int32_t opti931_fmt[] = {
157 SND_FORMAT(AFMT_U8, 1, 0),
158 SND_FORMAT(AFMT_U8, 2, 0),
159 SND_FORMAT(AFMT_S16_LE, 1, 0),
160 SND_FORMAT(AFMT_S16_LE, 2, 0),
163 static struct pcmchan_caps opti931_caps = {4000, 48000, opti931_fmt, 0};
165 #define MD_AD1848 0x91
166 #define MD_AD1845 0x92
167 #define MD_CS42XX 0xA1
168 #define MD_CS423X 0xA2
169 #define MD_OPTI930 0xB0
170 #define MD_OPTI931 0xB1
171 #define MD_OPTI925 0xB2
172 #define MD_OPTI924 0xB3
173 #define MD_GUSPNP 0xB8
174 #define MD_GUSMAX 0xB9
175 #define MD_YM0020 0xC1
178 #define DV_F_TRUE_MSS 0x00010000 /* mss _with_ base regs */
180 #define FULL_DUPLEX(x) ((x)->bd_flags & BD_F_DUPLEX)
183 mss_lock(struct mss_info *mss)
185 snd_mtxlock(mss->lock);
189 mss_unlock(struct mss_info *mss)
191 snd_mtxunlock(mss->lock);
195 port_rd(struct resource *port, int off)
198 return bus_space_read_1(rman_get_bustag(port),
199 rman_get_bushandle(port),
206 port_wr(struct resource *port, int off, u_int8_t data)
209 bus_space_write_1(rman_get_bustag(port),
210 rman_get_bushandle(port),
215 io_rd(struct mss_info *mss, int reg)
217 if (mss->bd_flags & BD_F_MSS_OFFSET) reg -= 4;
218 return port_rd(mss->io_base, reg);
222 io_wr(struct mss_info *mss, int reg, u_int8_t data)
224 if (mss->bd_flags & BD_F_MSS_OFFSET) reg -= 4;
225 port_wr(mss->io_base, reg, data);
229 conf_wr(struct mss_info *mss, u_char reg, u_char value)
231 port_wr(mss->conf_base, 0, reg);
232 port_wr(mss->conf_base, 1, value);
236 conf_rd(struct mss_info *mss, u_char reg)
238 port_wr(mss->conf_base, 0, reg);
239 return port_rd(mss->conf_base, 1);
243 opti_wr(struct mss_info *mss, u_char reg, u_char value)
245 port_wr(mss->conf_base, mss->opti_offset + 0, reg);
246 port_wr(mss->conf_base, mss->opti_offset + 1, value);
250 opti_rd(struct mss_info *mss, u_char reg)
252 port_wr(mss->conf_base, mss->opti_offset + 0, reg);
253 return port_rd(mss->conf_base, mss->opti_offset + 1);
257 gus_wr(struct mss_info *mss, u_char reg, u_char value)
259 port_wr(mss->conf_base, 3, reg);
260 port_wr(mss->conf_base, 5, value);
264 gus_rd(struct mss_info *mss, u_char reg)
266 port_wr(mss->conf_base, 3, reg);
267 return port_rd(mss->conf_base, 5);
271 mss_release_resources(struct mss_info *mss, device_t dev)
275 bus_teardown_intr(dev, mss->irq, mss->ih);
276 bus_release_resource(dev, SYS_RES_IRQ, mss->irq_rid,
281 if (mss->drq2 != mss->drq1) {
282 isa_dma_release(rman_get_start(mss->drq2));
283 bus_release_resource(dev, SYS_RES_DRQ, mss->drq2_rid,
289 isa_dma_release(rman_get_start(mss->drq1));
290 bus_release_resource(dev, SYS_RES_DRQ, mss->drq1_rid,
295 bus_release_resource(dev, SYS_RES_IOPORT, mss->io_rid,
299 if (mss->conf_base) {
300 bus_release_resource(dev, SYS_RES_IOPORT, mss->conf_rid,
302 mss->conf_base = NULL;
305 bus_release_resource(dev, SYS_RES_IOPORT, mss->indir_rid,
309 if (mss->parent_dmat) {
310 bus_dma_tag_destroy(mss->parent_dmat);
311 mss->parent_dmat = 0;
313 if (mss->lock) snd_mtxfree(mss->lock);
319 mss_alloc_resources(struct mss_info *mss, device_t dev)
321 int pdma, rdma, ok = 1;
323 mss->io_base = bus_alloc_resource_any(dev, SYS_RES_IOPORT,
324 &mss->io_rid, RF_ACTIVE);
326 mss->irq = bus_alloc_resource_any(dev, SYS_RES_IRQ,
327 &mss->irq_rid, RF_ACTIVE);
329 mss->drq1 = bus_alloc_resource_any(dev, SYS_RES_DRQ,
332 if (mss->conf_rid >= 0 && !mss->conf_base)
333 mss->conf_base = bus_alloc_resource_any(dev, SYS_RES_IOPORT,
336 if (mss->drq2_rid >= 0 && !mss->drq2)
337 mss->drq2 = bus_alloc_resource_any(dev, SYS_RES_DRQ,
341 if (!mss->io_base || !mss->drq1 || !mss->irq) ok = 0;
342 if (mss->conf_rid >= 0 && !mss->conf_base) ok = 0;
343 if (mss->drq2_rid >= 0 && !mss->drq2) ok = 0;
346 pdma = rman_get_start(mss->drq1);
347 isa_dma_acquire(pdma);
348 isa_dmainit(pdma, mss->bufsize);
349 mss->bd_flags &= ~BD_F_DUPLEX;
351 rdma = rman_get_start(mss->drq2);
352 isa_dma_acquire(rdma);
353 isa_dmainit(rdma, mss->bufsize);
354 mss->bd_flags |= BD_F_DUPLEX;
355 } else mss->drq2 = mss->drq1;
361 * The various mixers use a variety of bitmasks etc. The Voxware
362 * driver had a very nice technique to describe a mixer and interface
363 * to it. A table defines, for each channel, which register, bits,
364 * offset, polarity to use. This procedure creates the new value
365 * using the table and the old value.
369 change_bits(mixer_tab *t, u_char *regval, int dev, int chn, int newval)
374 DEB(printf("ch_bits dev %d ch %d val %d old 0x%02x "
375 "r %d p %d bit %d off %d\n",
376 dev, chn, newval, *regval,
377 (*t)[dev][chn].regno, (*t)[dev][chn].polarity,
378 (*t)[dev][chn].nbits, (*t)[dev][chn].bitoffs ) );
380 if ( (*t)[dev][chn].polarity == 1) /* reverse */
381 newval = 100 - newval ;
383 mask = (1 << (*t)[dev][chn].nbits) - 1;
384 newval = (int) ((newval * mask) + 50) / 100; /* Scale it */
385 shift = (*t)[dev][chn].bitoffs /*- (*t)[dev][LEFT_CHN].nbits + 1*/;
387 *regval &= ~(mask << shift); /* Filter out the previous value */
388 *regval |= (newval & mask) << shift; /* Set the new value */
391 /* -------------------------------------------------------------------- */
392 /* only one source can be set... */
394 mss_set_recsrc(struct mss_info *mss, int mask)
399 case SOUND_MASK_LINE:
400 case SOUND_MASK_LINE3:
405 case SOUND_MASK_LINE1:
409 case SOUND_MASK_IMIX:
415 mask = SOUND_MASK_MIC;
418 ad_write(mss, 0, (ad_read(mss, 0) & 0x3f) | recdev);
419 ad_write(mss, 1, (ad_read(mss, 1) & 0x3f) | recdev);
423 /* there are differences in the mixer depending on the actual sound card. */
425 mss_mixer_set(struct mss_info *mss, int dev, int left, int right)
431 switch (mss->bd_id) {
433 mix_d = &opti931_devices;
436 mix_d = &opti930_devices;
439 mix_d = &mix_devices;
442 if ((*mix_d)[dev][LEFT_CHN].nbits == 0) {
443 DEB(printf("nbits = 0 for dev %d\n", dev));
447 if ((*mix_d)[dev][RIGHT_CHN].nbits == 0) right = left; /* mono */
449 /* Set the left channel */
451 regoffs = (*mix_d)[dev][LEFT_CHN].regno;
452 old = val = ad_read(mss, regoffs);
453 /* if volume is 0, mute chan. Otherwise, unmute. */
454 if (regoffs != 0) val = (left == 0)? old | 0x80 : old & 0x7f;
455 change_bits(mix_d, &val, dev, LEFT_CHN, left);
456 ad_write(mss, regoffs, val);
458 DEB(printf("LEFT: dev %d reg %d old 0x%02x new 0x%02x\n",
459 dev, regoffs, old, val));
461 if ((*mix_d)[dev][RIGHT_CHN].nbits != 0) { /* have stereo */
462 /* Set the right channel */
463 regoffs = (*mix_d)[dev][RIGHT_CHN].regno;
464 old = val = ad_read(mss, regoffs);
465 if (regoffs != 1) val = (right == 0)? old | 0x80 : old & 0x7f;
466 change_bits(mix_d, &val, dev, RIGHT_CHN, right);
467 ad_write(mss, regoffs, val);
469 DEB(printf("RIGHT: dev %d reg %d old 0x%02x new 0x%02x\n",
470 dev, regoffs, old, val));
472 return 0; /* success */
475 /* -------------------------------------------------------------------- */
478 mssmix_init(struct snd_mixer *m)
480 struct mss_info *mss = mix_getdevinfo(m);
482 mix_setdevs(m, MODE2_MIXER_DEVICES);
483 mix_setrecdevs(m, MSS_REC_DEVICES);
486 mix_setdevs(m, OPTI930_MIXER_DEVICES);
490 mix_setdevs(m, OPTI931_MIXER_DEVICES);
492 ad_write(mss, 20, 0x88);
493 ad_write(mss, 21, 0x88);
498 mix_setdevs(m, MODE1_MIXER_DEVICES);
503 /* this is only necessary in mode 3 ... */
505 ad_write(mss, 22, 0x88);
506 ad_write(mss, 23, 0x88);
514 mssmix_set(struct snd_mixer *m, unsigned dev, unsigned left, unsigned right)
516 struct mss_info *mss = mix_getdevinfo(m);
519 mss_mixer_set(mss, dev, left, right);
522 return left | (right << 8);
526 mssmix_setrecsrc(struct snd_mixer *m, u_int32_t src)
528 struct mss_info *mss = mix_getdevinfo(m);
531 src = mss_set_recsrc(mss, src);
536 static kobj_method_t mssmix_mixer_methods[] = {
537 KOBJMETHOD(mixer_init, mssmix_init),
538 KOBJMETHOD(mixer_set, mssmix_set),
539 KOBJMETHOD(mixer_setrecsrc, mssmix_setrecsrc),
542 MIXER_DECLARE(mssmix_mixer);
544 /* -------------------------------------------------------------------- */
547 ymmix_init(struct snd_mixer *m)
549 struct mss_info *mss = mix_getdevinfo(m);
552 mix_setdevs(m, mix_getdevs(m) | SOUND_MASK_VOLUME | SOUND_MASK_MIC
553 | SOUND_MASK_BASS | SOUND_MASK_TREBLE);
554 /* Set master volume */
556 conf_wr(mss, OPL3SAx_VOLUMEL, 7);
557 conf_wr(mss, OPL3SAx_VOLUMER, 7);
564 ymmix_set(struct snd_mixer *m, unsigned dev, unsigned left, unsigned right)
566 struct mss_info *mss = mix_getdevinfo(m);
571 case SOUND_MIXER_VOLUME:
572 if (left) t = 15 - (left * 15) / 100;
573 else t = 0x80; /* mute */
574 conf_wr(mss, OPL3SAx_VOLUMEL, t);
575 if (right) t = 15 - (right * 15) / 100;
576 else t = 0x80; /* mute */
577 conf_wr(mss, OPL3SAx_VOLUMER, t);
580 case SOUND_MIXER_MIC:
582 if (left) t = 31 - (left * 31) / 100;
583 else t = 0x80; /* mute */
584 conf_wr(mss, OPL3SAx_MIC, t);
587 case SOUND_MIXER_BASS:
588 l = (left * 7) / 100;
589 r = (right * 7) / 100;
591 conf_wr(mss, OPL3SAx_BASS, t);
594 case SOUND_MIXER_TREBLE:
595 l = (left * 7) / 100;
596 r = (right * 7) / 100;
598 conf_wr(mss, OPL3SAx_TREBLE, t);
602 mss_mixer_set(mss, dev, left, right);
606 return left | (right << 8);
610 ymmix_setrecsrc(struct snd_mixer *m, u_int32_t src)
612 struct mss_info *mss = mix_getdevinfo(m);
614 src = mss_set_recsrc(mss, src);
619 static kobj_method_t ymmix_mixer_methods[] = {
620 KOBJMETHOD(mixer_init, ymmix_init),
621 KOBJMETHOD(mixer_set, ymmix_set),
622 KOBJMETHOD(mixer_setrecsrc, ymmix_setrecsrc),
625 MIXER_DECLARE(ymmix_mixer);
627 /* -------------------------------------------------------------------- */
629 * XXX This might be better off in the gusc driver.
632 gusmax_setup(struct mss_info *mss, device_t dev, struct resource *alt)
634 static const unsigned char irq_bits[16] = {
635 0, 0, 0, 3, 0, 2, 0, 4, 0, 1, 0, 5, 6, 0, 0, 7
637 static const unsigned char dma_bits[8] = {
638 0, 1, 0, 2, 0, 3, 4, 5
640 device_t parent = device_get_parent(dev);
641 unsigned char irqctl, dmactl;
646 port_wr(alt, 0x0f, 0x05);
647 port_wr(alt, 0x00, 0x0c);
648 port_wr(alt, 0x0b, 0x00);
650 port_wr(alt, 0x0f, 0x00);
652 irqctl = irq_bits[isa_get_irq(parent)];
653 /* Share the IRQ with the MIDI driver. */
655 dmactl = dma_bits[isa_get_drq(parent)];
656 if (device_get_flags(parent) & DV_F_DUAL_DMA)
657 dmactl |= dma_bits[device_get_flags(parent) & DV_F_DRQ_MASK]
661 * Set the DMA and IRQ control latches.
663 port_wr(alt, 0x00, 0x0c);
664 port_wr(alt, 0x0b, dmactl | 0x80);
665 port_wr(alt, 0x00, 0x4c);
666 port_wr(alt, 0x0b, irqctl);
668 port_wr(alt, 0x00, 0x0c);
669 port_wr(alt, 0x0b, dmactl);
670 port_wr(alt, 0x00, 0x4c);
671 port_wr(alt, 0x0b, irqctl);
673 port_wr(mss->conf_base, 2, 0);
674 port_wr(alt, 0x00, 0x0c);
675 port_wr(mss->conf_base, 2, 0);
681 mss_init(struct mss_info *mss, device_t dev)
684 struct resource *alt;
687 mss->bd_flags |= BD_F_MCE_BIT;
691 * The MED3931 v.1.0 allocates 3 bytes for the config
692 * space, whereas v.2.0 allocates 4 bytes. What I know
693 * for sure is that the upper two ports must be used,
694 * and they should end on a boundary of 4 bytes. So I
695 * need the following trick.
698 (rman_get_start(mss->conf_base) & ~3) + 2
699 - rman_get_start(mss->conf_base);
700 BVDDB(printf("mss_init: opti_offset=%d\n", mss->opti_offset));
701 opti_wr(mss, 4, 0xd6); /* fifo empty, OPL3, audio enable, SB3.2 */
702 ad_write(mss, 10, 2); /* enable interrupts */
703 opti_wr(mss, 6, 2); /* MCIR6: mss enable, sb disable */
704 opti_wr(mss, 5, 0x28); /* MCIR5: codec in exp. mode,fifo */
709 gus_wr(mss, 0x4c /* _URSTI */, 0);/* Pull reset */
711 /* release reset and enable DAC */
712 gus_wr(mss, 0x4c /* _URSTI */, 3);
717 alt = bus_alloc_resource_any(dev, SYS_RES_IOPORT, &rid,
720 printf("XXX couldn't init GUS PnP/MAX\n");
723 port_wr(alt, 0, 0xC); /* enable int and dma */
724 if (mss->bd_id == MD_GUSMAX)
725 gusmax_setup(mss, dev, alt);
726 bus_release_resource(dev, SYS_RES_IOPORT, rid, alt);
729 * unmute left & right line. Need to go in mode3, unmute,
732 tmp = ad_read(mss, 0x0c);
733 ad_write(mss, 0x0c, 0x6c); /* special value to enter mode 3 */
734 ad_write(mss, 0x19, 0); /* unmute left */
735 ad_write(mss, 0x1b, 0); /* unmute right */
736 ad_write(mss, 0x0c, tmp); /* restore old mode */
738 /* send codec interrupts on irq1 and only use that one */
739 gus_wr(mss, 0x5a, 0x4f);
741 /* enable access to hidden regs */
742 tmp = gus_rd(mss, 0x5b /* IVERI */);
743 gus_wr(mss, 0x5b, tmp | 1);
744 BVDDB(printf("GUS: silicon rev %c\n", 'A' + ((tmp & 0xf) >> 4)));
748 conf_wr(mss, OPL3SAx_DMACONF, 0xa9); /* dma-b rec, dma-a play */
749 r6 = conf_rd(mss, OPL3SAx_DMACONF);
750 r9 = conf_rd(mss, OPL3SAx_MISC); /* version */
751 BVDDB(printf("Yamaha: ver 0x%x DMA config 0x%x\n", r6, r9);)
752 /* yamaha - set volume to max */
753 conf_wr(mss, OPL3SAx_VOLUMEL, 0);
754 conf_wr(mss, OPL3SAx_VOLUMER, 0);
755 conf_wr(mss, OPL3SAx_DMACONF, FULL_DUPLEX(mss)? 0xa9 : 0x8b);
758 if (FULL_DUPLEX(mss) && mss->bd_id != MD_OPTI931)
759 ad_write(mss, 12, ad_read(mss, 12) | 0x40); /* mode 2 */
761 ad_write(mss, 9, FULL_DUPLEX(mss)? 0 : 4);
763 ad_write(mss, 10, 2); /* int enable */
764 io_wr(mss, MSS_STATUS, 0); /* Clear interrupt status */
765 /* the following seem required on the CS4232 */
772 * main irq handler for the CS423x. The OPTi931 code is
774 * The correct way to operate for a device with multiple internal
775 * interrupt sources is to loop on the status register and ack
776 * interrupts until all interrupts are served and none are reported. At
777 * this point the IRQ line to the ISA IRQ controller should go low
778 * and be raised at the next interrupt.
780 * Since the ISA IRQ controller is sent EOI _before_ passing control
781 * to the isr, it might happen that we serve an interrupt early, in
782 * which case the status register at the next interrupt should just
783 * say that there are no more interrupts...
789 struct mss_info *mss = arg;
790 u_char c = 0, served = 0;
793 DEB(printf("mss_intr\n"));
795 ad_read(mss, 11); /* fake read of status bits */
797 /* loop until there are interrupts, but no more than 10 times. */
798 for (i = 10; i > 0 && io_rd(mss, MSS_STATUS) & 1; i--) {
799 /* get exact reason for full-duplex boards */
800 c = FULL_DUPLEX(mss)? ad_read(mss, 24) : 0x30;
802 if (sndbuf_runsz(mss->pch.buffer) && (c & 0x10)) {
805 chn_intr(mss->pch.channel);
808 if (sndbuf_runsz(mss->rch.buffer) && (c & 0x20)) {
811 chn_intr(mss->rch.channel);
814 /* now ack the interrupt */
815 if (FULL_DUPLEX(mss)) ad_write(mss, 24, ~c); /* ack selectively */
816 else io_wr(mss, MSS_STATUS, 0); /* Clear interrupt status */
819 BVDDB(printf("mss_intr: irq, but not from mss\n"));
820 } else if (served == 0) {
821 BVDDB(printf("mss_intr: unexpected irq with reason %x\n", c));
823 * this should not happen... I have no idea what to do now.
824 * maybe should do a sanity check and restart dmas ?
826 io_wr(mss, MSS_STATUS, 0); /* Clear interrupt status */
832 * AD_WAIT_INIT waits if we are initializing the board and
833 * we cannot modify its settings
836 ad_wait_init(struct mss_info *mss, int x)
838 int arg = x, n = 0; /* to shut up the compiler... */
840 if ((n = io_rd(mss, MSS_INDEX)) & MSS_IDXBUSY) DELAY(10);
842 printf("AD_WAIT_INIT FAILED %d 0x%02x\n", arg, n);
847 ad_read(struct mss_info *mss, int reg)
851 ad_wait_init(mss, 201000);
852 x = io_rd(mss, MSS_INDEX) & ~MSS_IDXMASK;
853 io_wr(mss, MSS_INDEX, (u_char)(reg & MSS_IDXMASK) | x);
854 x = io_rd(mss, MSS_IDATA);
855 /* printf("ad_read %d, %x\n", reg, x); */
860 ad_write(struct mss_info *mss, int reg, u_char data)
864 /* printf("ad_write %d, %x\n", reg, data); */
865 ad_wait_init(mss, 1002000);
866 x = io_rd(mss, MSS_INDEX) & ~MSS_IDXMASK;
867 io_wr(mss, MSS_INDEX, (u_char)(reg & MSS_IDXMASK) | x);
868 io_wr(mss, MSS_IDATA, data);
872 ad_write_cnt(struct mss_info *mss, int reg, u_short cnt)
874 ad_write(mss, reg+1, cnt & 0xff);
875 ad_write(mss, reg, cnt >> 8); /* upper base must be last */
879 wait_for_calibration(struct mss_info *mss)
884 * Wait until the auto calibration process has finished.
886 * 1) Wait until the chip becomes ready (reads don't return 0x80).
887 * 2) Wait until the ACI bit of I11 gets on
888 * 3) Wait until the ACI bit of I11 gets off
891 t = ad_wait_init(mss, 1000000);
892 if (t & MSS_IDXBUSY) printf("mss: Auto calibration timed out(1).\n");
895 * The calibration mode for chips that support it is set so that
896 * we never see ACI go on.
898 if (mss->bd_id == MD_GUSMAX || mss->bd_id == MD_GUSPNP) {
899 for (t = 100; t > 0 && (ad_read(mss, 11) & 0x20) == 0; t--);
902 * XXX This should only be enabled for cards that *really*
903 * need it. Are there any?
905 for (t = 100; t > 0 && (ad_read(mss, 11) & 0x20) == 0; t--) DELAY(100);
907 for (t = 100; t > 0 && ad_read(mss, 11) & 0x20; t--) DELAY(100);
911 ad_unmute(struct mss_info *mss)
913 ad_write(mss, 6, ad_read(mss, 6) & ~I6_MUTE);
914 ad_write(mss, 7, ad_read(mss, 7) & ~I6_MUTE);
918 ad_enter_MCE(struct mss_info *mss)
922 mss->bd_flags |= BD_F_MCE_BIT;
923 ad_wait_init(mss, 203000);
924 prev = io_rd(mss, MSS_INDEX);
926 io_wr(mss, MSS_INDEX, prev | MSS_MCE);
930 ad_leave_MCE(struct mss_info *mss)
934 if ((mss->bd_flags & BD_F_MCE_BIT) == 0) {
935 DEB(printf("--- hey, leave_MCE: MCE bit was not set!\n"));
939 ad_wait_init(mss, 1000000);
941 mss->bd_flags &= ~BD_F_MCE_BIT;
943 prev = io_rd(mss, MSS_INDEX);
945 io_wr(mss, MSS_INDEX, prev & ~MSS_MCE); /* Clear the MCE bit */
946 wait_for_calibration(mss);
950 mss_speed(struct mss_chinfo *ch, int speed)
952 struct mss_info *mss = ch->parent;
954 * In the CS4231, the low 4 bits of I8 are used to hold the
955 * sample rate. Only a fixed number of values is allowed. This
956 * table lists them. The speed-setting routines scans the table
957 * looking for the closest match. This is the only supported method.
959 * In the CS4236, there is an alternate metod (which we do not
960 * support yet) which provides almost arbitrary frequency setting.
961 * In the AD1845, it looks like the sample rate can be
962 * almost arbitrary, and written directly to a register.
963 * In the OPTi931, there is a SB command which provides for
964 * almost arbitrary frequency setting.
968 if (mss->bd_id == MD_AD1845) { /* Use alternate speed select regs */
969 ad_write(mss, 22, (speed >> 8) & 0xff); /* Speed MSB */
970 ad_write(mss, 23, speed & 0xff); /* Speed LSB */
971 /* XXX must also do something in I27 for the ad1845 */
973 int i, sel = 0; /* assume entry 0 does not contain -1 */
974 static int speeds[] =
975 {8000, 5512, 16000, 11025, 27429, 18900, 32000, 22050,
976 -1, 37800, -1, 44100, 48000, 33075, 9600, 6615};
978 for (i = 1; i < 16; i++)
980 abs(speed-speeds[i]) < abs(speed-speeds[sel])) sel = i;
982 ad_write(mss, 8, (ad_read(mss, 8) & 0xf0) | sel);
983 ad_wait_init(mss, 10000);
991 * mss_format checks that the format is supported (or defaults to AFMT_U8)
992 * and returns the bit setting for the 1848 register corresponding to
993 * the desired format.
999 mss_format(struct mss_chinfo *ch, u_int32_t format)
1001 struct mss_info *mss = ch->parent;
1002 int i, arg = AFMT_ENCODING(format);
1005 * The data format uses 3 bits (just 2 on the 1848). For each
1006 * bit setting, the following array returns the corresponding format.
1007 * The code scans the array looking for a suitable format. In
1008 * case it is not found, default to AFMT_U8 (not such a good
1009 * choice, but let's do it for compatibility...).
1013 {AFMT_U8, AFMT_MU_LAW, AFMT_S16_LE, AFMT_A_LAW,
1014 -1, AFMT_IMA_ADPCM, AFMT_U16_BE, -1};
1017 for (i = 0; i < 8; i++) if (arg == fmts[i]) break;
1019 if (AFMT_CHANNEL(format) > 1) arg |= 1;
1022 ad_write(mss, 8, (ad_read(mss, 8) & 0x0f) | arg);
1023 ad_wait_init(mss, 10000);
1024 if (ad_read(mss, 12) & 0x40) { /* mode2? */
1025 ad_write(mss, 28, arg); /* capture mode */
1026 ad_wait_init(mss, 10000);
1033 mss_trigger(struct mss_chinfo *ch, int go)
1035 struct mss_info *mss = ch->parent;
1037 int retry, wr, cnt, ss;
1040 ss <<= (AFMT_CHANNEL(ch->fmt) > 1)? 1 : 0;
1041 ss <<= (ch->fmt & AFMT_16BIT)? 1 : 0;
1043 wr = (ch->dir == PCMDIR_PLAY)? 1 : 0;
1044 m = ad_read(mss, 9);
1047 cnt = (ch->blksz / ss) - 1;
1049 DEB(if (m & 4) printf("OUCH! reg 9 0x%02x\n", m););
1050 m |= wr? I9_PEN : I9_CEN; /* enable DMA */
1051 ad_write_cnt(mss, (wr || !FULL_DUPLEX(mss))? 14 : 30, cnt);
1055 case PCMTRIG_ABORT: /* XXX check this... */
1056 m &= ~(wr? I9_PEN : I9_CEN); /* Stop DMA */
1059 * try to disable DMA by clearing count registers. Not sure it
1060 * is needed, and it might cause false interrupts when the
1061 * DMA is re-enabled later.
1063 ad_write_cnt(mss, (wr || !FULL_DUPLEX(mss))? 14 : 30, 0);
1066 /* on the OPTi931 the enable bit seems hard to set... */
1067 for (retry = 10; retry > 0; retry--) {
1068 ad_write(mss, 9, m);
1069 if (ad_read(mss, 9) == m) break;
1071 if (retry == 0) BVDDB(printf("stop dma, failed to set bit 0x%02x 0x%02x\n", \
1072 m, ad_read(mss, 9)));
1078 * the opti931 seems to miss interrupts when working in full
1079 * duplex, so we try some heuristics to catch them.
1082 opti931_intr(void *arg)
1084 struct mss_info *mss = (struct mss_info *)arg;
1085 u_char masked = 0, i11, mc11, c = 0;
1086 u_char reason; /* b0 = playback, b1 = capture, b2 = timer */
1090 reason = io_rd(mss, MSS_STATUS);
1091 if (!(reason & 1)) {/* no int, maybe a shared line ? */
1092 DEB(printf("intr: flag 0, mcir11 0x%02x\n", ad_read(mss, 11)));
1097 i11 = ad_read(mss, 11); /* XXX what's for ? */
1100 c = mc11 = FULL_DUPLEX(mss)? opti_rd(mss, 11) : 0xc;
1103 DEB(printf("Warning: CD interrupt\n");)
1107 DEB(printf("Warning: MPU interrupt\n");)
1110 if (mc11 & masked) BVDDB(printf("irq reset failed, mc11 0x%02x, 0x%02x\n",\
1114 * the nice OPTi931 sets the IRQ line before setting the bits in
1115 * mc11. So, on some occasions I have to retry (max 10 times).
1117 if (mc11 == 0) { /* perhaps can return ... */
1118 reason = io_rd(mss, MSS_STATUS);
1120 DEB(printf("one more try...\n");)
1121 if (--loops) goto again;
1122 else BVDDB(printf("intr, but mc11 not set\n");)
1124 if (loops == 0) BVDDB(printf("intr, nothing in mcir11 0x%02x\n", mc11));
1129 if (sndbuf_runsz(mss->rch.buffer) && (mc11 & 8)) {
1131 chn_intr(mss->rch.channel);
1134 if (sndbuf_runsz(mss->pch.buffer) && (mc11 & 4)) {
1136 chn_intr(mss->pch.channel);
1139 opti_wr(mss, 11, ~mc11); /* ack */
1140 if (--loops) goto again;
1142 DEB(printf("xxx too many loops\n");)
1145 /* -------------------------------------------------------------------- */
1146 /* channel interface */
1148 msschan_init(kobj_t obj, void *devinfo, struct snd_dbuf *b, struct pcm_channel *c, int dir)
1150 struct mss_info *mss = devinfo;
1151 struct mss_chinfo *ch = (dir == PCMDIR_PLAY)? &mss->pch : &mss->rch;
1157 if (sndbuf_alloc(ch->buffer, mss->parent_dmat, 0, mss->bufsize) != 0)
1159 sndbuf_dmasetup(ch->buffer, (dir == PCMDIR_PLAY)? mss->drq1 : mss->drq2);
1164 msschan_setformat(kobj_t obj, void *data, u_int32_t format)
1166 struct mss_chinfo *ch = data;
1167 struct mss_info *mss = ch->parent;
1170 mss_format(ch, format);
1176 msschan_setspeed(kobj_t obj, void *data, u_int32_t speed)
1178 struct mss_chinfo *ch = data;
1179 struct mss_info *mss = ch->parent;
1183 r = mss_speed(ch, speed);
1190 msschan_setblocksize(kobj_t obj, void *data, u_int32_t blocksize)
1192 struct mss_chinfo *ch = data;
1194 ch->blksz = blocksize;
1195 sndbuf_resize(ch->buffer, 2, ch->blksz);
1201 msschan_trigger(kobj_t obj, void *data, int go)
1203 struct mss_chinfo *ch = data;
1204 struct mss_info *mss = ch->parent;
1206 if (!PCMTRIG_COMMON(go))
1209 sndbuf_dma(ch->buffer, go);
1211 mss_trigger(ch, go);
1217 msschan_getptr(kobj_t obj, void *data)
1219 struct mss_chinfo *ch = data;
1220 return sndbuf_dmaptr(ch->buffer);
1223 static struct pcmchan_caps *
1224 msschan_getcaps(kobj_t obj, void *data)
1226 struct mss_chinfo *ch = data;
1228 switch(ch->parent->bd_id) {
1230 return &opti931_caps;
1235 return &guspnp_caps;
1244 static kobj_method_t msschan_methods[] = {
1245 KOBJMETHOD(channel_init, msschan_init),
1246 KOBJMETHOD(channel_setformat, msschan_setformat),
1247 KOBJMETHOD(channel_setspeed, msschan_setspeed),
1248 KOBJMETHOD(channel_setblocksize, msschan_setblocksize),
1249 KOBJMETHOD(channel_trigger, msschan_trigger),
1250 KOBJMETHOD(channel_getptr, msschan_getptr),
1251 KOBJMETHOD(channel_getcaps, msschan_getcaps),
1254 CHANNEL_DECLARE(msschan);
1256 /* -------------------------------------------------------------------- */
1259 * mss_probe() is the probe routine. Note, it is not necessary to
1260 * go through this for PnP devices, since they are already
1261 * indentified precisely using their PnP id.
1263 * The base address supplied in the device refers to the old MSS
1264 * specs where the four 4 registers in io space contain configuration
1265 * information. Some boards (as an example, early MSS boards)
1266 * has such a block of registers, whereas others (generally CS42xx)
1267 * do not. In order to distinguish between the two and do not have
1268 * to supply two separate probe routines, the flags entry in isa_device
1269 * has a bit to mark this.
1274 mss_probe(device_t dev)
1277 int flags, irq, drq, result = ENXIO, setres = 0;
1278 struct mss_info *mss;
1280 if (isa_get_logicalid(dev)) return ENXIO; /* not yet */
1282 mss = (struct mss_info *)malloc(sizeof *mss, M_DEVBUF, M_NOWAIT | M_ZERO);
1283 if (!mss) return ENXIO;
1290 mss->io_base = bus_alloc_resource_anywhere(dev, SYS_RES_IOPORT,
1291 &mss->io_rid, 8, RF_ACTIVE);
1292 if (!mss->io_base) {
1293 BVDDB(printf("mss_probe: no address given, try 0x%x\n", 0x530));
1295 /* XXX verify this */
1297 bus_set_resource(dev, SYS_RES_IOPORT, mss->io_rid,
1299 mss->io_base = bus_alloc_resource_anywhere(dev, SYS_RES_IOPORT,
1303 if (!mss->io_base) goto no;
1305 /* got irq/dma regs? */
1306 flags = device_get_flags(dev);
1307 irq = isa_get_irq(dev);
1308 drq = isa_get_drq(dev);
1310 if (!(device_get_flags(dev) & DV_F_TRUE_MSS)) goto mss_probe_end;
1313 * Check if the IO port returns valid signature. The original MS
1314 * Sound system returns 0x04 while some cards
1315 * (AudioTriX Pro for example) return 0x00 or 0x0f.
1318 device_set_desc(dev, "MSS");
1319 tmpx = tmp = io_rd(mss, 3);
1320 if (tmp == 0xff) { /* Bus float */
1321 BVDDB(printf("I/O addr inactive (%x), try pseudo_mss\n", tmp));
1322 device_set_flags(dev, flags & ~DV_F_TRUE_MSS);
1326 if (!(tmp == 0x04 || tmp == 0x0f || tmp == 0x00 || tmp == 0x05)) {
1327 BVDDB(printf("No MSS signature detected on port 0x%jx (0x%x)\n",
1328 rman_get_start(mss->io_base), tmpx));
1332 printf("MSS: Bad IRQ %d\n", irq);
1335 if (!(drq == 0 || drq == 1 || drq == 3)) {
1336 printf("MSS: Bad DMA %d\n", drq);
1340 /* 8-bit board: only drq1/3 and irq7/9 */
1342 printf("MSS: Can't use DMA0 with a 8 bit card/slot\n");
1345 if (!(irq == 7 || irq == 9)) {
1346 printf("MSS: Can't use IRQ%d with a 8 bit card/slot\n",
1352 result = mss_detect(dev, mss);
1354 mss_release_resources(mss, dev);
1356 if (setres) ISA_DELETE_RESOURCE(device_get_parent(dev), dev,
1357 SYS_RES_IOPORT, mss->io_rid); /* XXX ? */
1363 mss_detect(device_t dev, struct mss_info *mss)
1366 u_char tmp = 0, tmp1, tmp2;
1367 char *name, *yamaha;
1369 if (mss->bd_id != 0) {
1370 device_printf(dev, "presel bd_id 0x%04x -- %s\n", mss->bd_id,
1371 device_get_desc(dev));
1376 mss->bd_id = MD_AD1848; /* AD1848 or CS4248 */
1378 if (opti_detect(dev, mss)) {
1379 switch (mss->bd_id) {
1387 printf("Found OPTi device %s\n", name);
1388 if (opti_init(dev, mss) == 0) goto gotit;
1392 * Check that the I/O address is in use.
1394 * bit 7 of the base I/O port is known to be 0 after the chip has
1395 * performed its power on initialization. Just assume this has
1396 * happened before the OS is starting.
1398 * If the I/O address is unused, it typically returns 0xff.
1401 for (i = 0; i < 10; i++)
1402 if ((tmp = io_rd(mss, MSS_INDEX)) & MSS_IDXBUSY) DELAY(10000);
1405 if (i >= 10) { /* Not an AD1848 */
1406 BVDDB(printf("mss_detect, busy still set (0x%02x)\n", tmp));
1410 * Test if it's possible to change contents of the indirect
1411 * registers. Registers 0 and 1 are ADC volume registers. The bit
1412 * 0x10 is read only so try to avoid using it.
1415 ad_write(mss, 0, 0xaa);
1416 ad_write(mss, 1, 0x45);/* 0x55 with bit 0x10 clear */
1417 tmp1 = ad_read(mss, 0);
1418 tmp2 = ad_read(mss, 1);
1419 if (tmp1 != 0xaa || tmp2 != 0x45) {
1420 BVDDB(printf("mss_detect error - IREG (%x/%x)\n", tmp1, tmp2));
1424 ad_write(mss, 0, 0x45);
1425 ad_write(mss, 1, 0xaa);
1426 tmp1 = ad_read(mss, 0);
1427 tmp2 = ad_read(mss, 1);
1428 if (tmp1 != 0x45 || tmp2 != 0xaa) {
1429 BVDDB(printf("mss_detect error - IREG2 (%x/%x)\n", tmp1, tmp2));
1434 * The indirect register I12 has some read only bits. Lets try to
1438 tmp = ad_read(mss, 12);
1439 ad_write(mss, 12, (~tmp) & 0x0f);
1440 tmp1 = ad_read(mss, 12);
1442 if ((tmp & 0x0f) != (tmp1 & 0x0f)) {
1443 BVDDB(printf("mss_detect - I12 (0x%02x was 0x%02x)\n", tmp1, tmp));
1448 * NOTE! Last 4 bits of the reg I12 tell the chip revision.
1450 * 0x0A=RevC. also CS4231/CS4231A and OPTi931
1453 BVDDB(printf("mss_detect - chip revision 0x%02x\n", tmp & 0x0f);)
1456 * The original AD1848/CS4248 has just 16 indirect registers. This
1457 * means that I0 and I16 should return the same value (etc.). Ensure
1458 * that the Mode2 enable bit of I12 is 0. Otherwise this test fails
1462 ad_write(mss, 12, 0); /* Mode2=disabled */
1464 for (i = 0; i < 16; i++) {
1465 if ((tmp1 = ad_read(mss, i)) != (tmp2 = ad_read(mss, i + 16))) {
1466 BVDDB(printf("mss_detect warning - I%d: 0x%02x/0x%02x\n",
1469 * note - this seems to fail on the 4232 on I11. So we just break
1470 * rather than fail. (which makes this test pointless - cg)
1472 break; /* return 0; */
1477 * Try to switch the chip to mode2 (CS4231) by setting the MODE2 bit
1478 * (0x40). The bit 0x80 is always 1 in CS4248 and CS4231.
1480 * On the OPTi931, however, I12 is readonly and only contains the
1481 * chip revision ID (as in the CS4231A). The upper bits return 0.
1484 ad_write(mss, 12, 0x40); /* Set mode2, clear 0x80 */
1486 tmp1 = ad_read(mss, 12);
1487 if (tmp1 & 0x80) name = "CS4248"; /* Our best knowledge just now */
1488 if ((tmp1 & 0xf0) == 0x00) {
1489 BVDDB(printf("this should be an OPTi931\n");)
1490 } else if ((tmp1 & 0xc0) != 0xC0) goto gotit;
1492 * The 4231 has bit7=1 always, and bit6 we just set to 1.
1493 * We want to check that this is really a CS4231
1494 * Verify that setting I0 doesn't change I16.
1496 ad_write(mss, 16, 0); /* Set I16 to known value */
1497 ad_write(mss, 0, 0x45);
1498 if ((tmp1 = ad_read(mss, 16)) == 0x45) goto gotit;
1500 ad_write(mss, 0, 0xaa);
1501 if ((tmp1 = ad_read(mss, 16)) == 0xaa) { /* Rotten bits? */
1502 BVDDB(printf("mss_detect error - step H(%x)\n", tmp1));
1505 /* Verify that some bits of I25 are read only. */
1506 tmp1 = ad_read(mss, 25); /* Original bits */
1507 ad_write(mss, 25, ~tmp1); /* Invert all bits */
1508 if ((ad_read(mss, 25) & 0xe7) == (tmp1 & 0xe7)) {
1511 /* It's at least CS4231 */
1513 mss->bd_id = MD_CS42XX;
1516 * It could be an AD1845 or CS4231A as well.
1517 * CS4231 and AD1845 report the same revision info in I25
1518 * while the CS4231A reports different.
1521 id = ad_read(mss, 25) & 0xe7;
1523 * b7-b5 = version number;
1533 mss->bd_id = MD_CS42XX;
1538 mss->bd_id = MD_CS42XX;
1542 /* strange: the 4231 data sheet says b4-b3 are XX
1543 * so this should be the same as 0xa2
1546 mss->bd_id = MD_CS42XX;
1551 * It must be a CS4231 or AD1845. The register I23
1552 * of CS4231 is undefined and it appears to be read
1553 * only. AD1845 uses I23 for setting sample rate.
1554 * Assume the chip is AD1845 if I23 is changeable.
1557 tmp = ad_read(mss, 23);
1559 ad_write(mss, 23, ~tmp);
1560 if (ad_read(mss, 23) != tmp) { /* AD1845 ? */
1562 mss->bd_id = MD_AD1845;
1564 ad_write(mss, 23, tmp); /* Restore */
1566 yamaha = ymf_test(dev, mss);
1568 mss->bd_id = MD_YM0020;
1573 case 0x83: /* CS4236 */
1574 case 0x03: /* CS4236 on Intel PR440FX motherboard XXX */
1576 mss->bd_id = MD_CS42XX;
1579 default: /* Assume CS4231 */
1580 BVDDB(printf("unknown id 0x%02x, assuming CS4231\n", id);)
1581 mss->bd_id = MD_CS42XX;
1584 ad_write(mss, 25, tmp1); /* Restore bits */
1586 BVDDB(printf("mss_detect() - Detected %s\n", name));
1587 device_set_desc(dev, name);
1588 device_set_flags(dev,
1589 ((device_get_flags(dev) & ~DV_F_DEV_MASK) |
1590 ((mss->bd_id << DV_F_DEV_SHIFT) & DV_F_DEV_MASK)));
1597 opti_detect(device_t dev, struct mss_info *mss)
1600 static const struct opticard {
1607 { MD_OPTI930, 0, 0xe4, 0xf8f, 0xe0e }, /* 930 */
1608 { MD_OPTI924, 3, 0xe5, 0xf8c, 0, }, /* 924 */
1613 for (c = 0; cards[c].base; c++) {
1614 mss->optibase = cards[c].base;
1615 mss->password = cards[c].password;
1616 mss->passwdreg = cards[c].passwdreg;
1617 mss->bd_id = cards[c].boardid;
1619 if (cards[c].indir_reg)
1620 mss->indir = bus_alloc_resource(dev, SYS_RES_IOPORT,
1621 &mss->indir_rid, cards[c].indir_reg,
1622 cards[c].indir_reg+1, 1, RF_ACTIVE);
1624 mss->conf_base = bus_alloc_resource(dev, SYS_RES_IOPORT,
1625 &mss->conf_rid, mss->optibase, mss->optibase+9,
1628 if (opti_read(mss, 1) != 0xff) {
1632 bus_release_resource(dev, SYS_RES_IOPORT, mss->indir_rid, mss->indir);
1635 bus_release_resource(dev, SYS_RES_IOPORT, mss->conf_rid, mss->conf_base);
1636 mss->conf_base = NULL;
1643 ymf_test(device_t dev, struct mss_info *mss)
1645 static int ports[] = {0x370, 0x310, 0x538};
1646 int p, i, j, version;
1647 static char *chipset[] = {
1649 "OPL3-SA2 (YMF711)", /* 1 */
1650 "OPL3-SA3 (YMF715)", /* 2 */
1651 "OPL3-SA3 (YMF715)", /* 3 */
1652 "OPL3-SAx (YMF719)", /* 4 */
1653 "OPL3-SAx (YMF719)", /* 5 */
1654 "OPL3-SAx (YMF719)", /* 6 */
1655 "OPL3-SAx (YMF719)", /* 7 */
1658 for (p = 0; p < 3; p++) {
1660 mss->conf_base = bus_alloc_resource(dev,
1663 ports[p], ports[p] + 1, 2,
1665 if (!mss->conf_base) return 0;
1667 /* Test the index port of the config registers */
1668 i = port_rd(mss->conf_base, 0);
1669 port_wr(mss->conf_base, 0, OPL3SAx_DMACONF);
1670 j = (port_rd(mss->conf_base, 0) == OPL3SAx_DMACONF)? 1 : 0;
1671 port_wr(mss->conf_base, 0, i);
1673 bus_release_resource(dev, SYS_RES_IOPORT,
1674 mss->conf_rid, mss->conf_base);
1675 mss->conf_base = NULL;
1678 version = conf_rd(mss, OPL3SAx_MISC) & 0x07;
1679 return chipset[version];
1685 mss_doattach(device_t dev, struct mss_info *mss)
1687 int pdma, rdma, flags = device_get_flags(dev);
1688 char status[SND_STATUSLEN], status2[SND_STATUSLEN];
1690 mss->lock = snd_mtxcreate(device_get_nameunit(dev), "snd_mss softc");
1691 mss->bufsize = pcm_getbuffersize(dev, 4096, MSS_DEFAULT_BUFSZ, 65536);
1692 if (!mss_alloc_resources(mss, dev)) goto no;
1694 pdma = rman_get_start(mss->drq1);
1695 rdma = rman_get_start(mss->drq2);
1696 if (flags & DV_F_TRUE_MSS) {
1697 /* has IRQ/DMA registers, set IRQ and DMA addr */
1698 static char interrupt_bits[12] =
1699 {-1, -1, -1, -1, -1, 0x28, -1, 0x08, -1, 0x10, 0x18, 0x20};
1700 static char pdma_bits[4] = {1, 2, -1, 3};
1701 static char valid_rdma[4] = {1, 0, -1, 0};
1704 if (!mss->irq || (bits = interrupt_bits[rman_get_start(mss->irq)]) == -1)
1706 io_wr(mss, 0, bits | 0x40); /* config port */
1707 if ((io_rd(mss, 3) & 0x40) == 0) device_printf(dev, "IRQ Conflict?\n");
1708 /* Write IRQ+DMA setup */
1709 if (pdma_bits[pdma] == -1) goto no;
1710 bits |= pdma_bits[pdma];
1712 if (rdma == valid_rdma[pdma]) bits |= 4;
1714 printf("invalid dual dma config %d:%d\n", pdma, rdma);
1718 io_wr(mss, 0, bits);
1719 printf("drq/irq conf %x\n", io_rd(mss, 0));
1721 mixer_init(dev, (mss->bd_id == MD_YM0020)? &ymmix_mixer_class : &mssmix_mixer_class, mss);
1722 switch (mss->bd_id) {
1724 snd_setup_intr(dev, mss->irq, 0, opti931_intr, mss, &mss->ih);
1727 snd_setup_intr(dev, mss->irq, 0, mss_intr, mss, &mss->ih);
1730 pcm_setflags(dev, pcm_getflags(dev) | SD_F_SIMPLEX);
1731 if (bus_dma_tag_create(/*parent*/bus_get_dma_tag(dev), /*alignment*/2,
1733 /*lowaddr*/BUS_SPACE_MAXADDR_24BIT,
1734 /*highaddr*/BUS_SPACE_MAXADDR,
1735 /*filter*/NULL, /*filterarg*/NULL,
1736 /*maxsize*/mss->bufsize, /*nsegments*/1,
1737 /*maxsegz*/0x3ffff, /*flags*/0,
1738 /*lockfunc*/busdma_lock_mutex, /*lockarg*/&Giant,
1739 &mss->parent_dmat) != 0) {
1740 device_printf(dev, "unable to create dma tag\n");
1745 snprintf(status2, SND_STATUSLEN, ":%d", rdma);
1749 snprintf(status, SND_STATUSLEN, "at io 0x%jx irq %jd drq %d%s bufsz %u",
1750 rman_get_start(mss->io_base), rman_get_start(mss->irq), pdma, status2, mss->bufsize);
1752 if (pcm_register(dev, mss, 1, 1)) goto no;
1753 pcm_addchan(dev, PCMDIR_REC, &msschan_class, mss);
1754 pcm_addchan(dev, PCMDIR_PLAY, &msschan_class, mss);
1755 pcm_setstatus(dev, status);
1759 mss_release_resources(mss, dev);
1764 mss_detach(device_t dev)
1767 struct mss_info *mss;
1769 r = pcm_unregister(dev);
1773 mss = pcm_getdevinfo(dev);
1774 mss_release_resources(mss, dev);
1780 mss_attach(device_t dev)
1782 struct mss_info *mss;
1783 int flags = device_get_flags(dev);
1785 mss = (struct mss_info *)malloc(sizeof *mss, M_DEVBUF, M_NOWAIT | M_ZERO);
1786 if (!mss) return ENXIO;
1793 if (flags & DV_F_DUAL_DMA) {
1794 bus_set_resource(dev, SYS_RES_DRQ, 1,
1795 flags & DV_F_DRQ_MASK, 1);
1798 mss->bd_id = (device_get_flags(dev) & DV_F_DEV_MASK) >> DV_F_DEV_SHIFT;
1799 if (mss->bd_id == MD_YM0020) ymf_test(dev, mss);
1800 return mss_doattach(dev, mss);
1804 * mss_resume() is the code to allow a laptop to resume using the sound
1807 * This routine re-sets the state of the board to the state before going
1808 * to sleep. According to the yamaha docs this is the right thing to do,
1809 * but getting DMA restarted appears to be a bit of a trick, so the device
1810 * has to be closed and re-opened to be re-used, but there is no skipping
1811 * problem, and volume, bass/treble and most other things are restored
1817 mss_resume(device_t dev)
1820 * Restore the state taken below.
1822 struct mss_info *mss;
1825 mss = pcm_getdevinfo(dev);
1827 if(mss->bd_id == MD_YM0020 || mss->bd_id == MD_CS423X) {
1828 /* This works on a Toshiba Libretto 100CT. */
1829 for (i = 0; i < MSS_INDEXED_REGS; i++)
1830 ad_write(mss, i, mss->mss_indexed_regs[i]);
1831 for (i = 0; i < OPL_INDEXED_REGS; i++)
1832 conf_wr(mss, i, mss->opl_indexed_regs[i]);
1836 if (mss->bd_id == MD_CS423X) {
1837 /* Needed on IBM Thinkpad 600E */
1839 mss_format(&mss->pch, mss->pch.channel->format);
1840 mss_speed(&mss->pch, mss->pch.channel->speed);
1849 * mss_suspend() is the code that gets called right before a laptop
1852 * This code saves the state of the sound card right before shutdown
1853 * so it can be restored above.
1858 mss_suspend(device_t dev)
1861 struct mss_info *mss;
1863 mss = pcm_getdevinfo(dev);
1865 if(mss->bd_id == MD_YM0020 || mss->bd_id == MD_CS423X)
1867 /* this stops playback. */
1868 conf_wr(mss, 0x12, 0x0c);
1869 for(i = 0; i < MSS_INDEXED_REGS; i++)
1870 mss->mss_indexed_regs[i] = ad_read(mss, i);
1871 for(i = 0; i < OPL_INDEXED_REGS; i++)
1872 mss->opl_indexed_regs[i] = conf_rd(mss, i);
1873 mss->opl_indexed_regs[0x12] = 0x0;
1878 static device_method_t mss_methods[] = {
1879 /* Device interface */
1880 DEVMETHOD(device_probe, mss_probe),
1881 DEVMETHOD(device_attach, mss_attach),
1882 DEVMETHOD(device_detach, mss_detach),
1883 DEVMETHOD(device_suspend, mss_suspend),
1884 DEVMETHOD(device_resume, mss_resume),
1889 static driver_t mss_driver = {
1895 DRIVER_MODULE(snd_mss, isa, mss_driver, pcm_devclass, 0, 0);
1896 MODULE_DEPEND(snd_mss, sound, SOUND_MINVER, SOUND_PREFVER, SOUND_MAXVER);
1897 MODULE_VERSION(snd_mss, 1);
1900 azt2320_mss_mode(struct mss_info *mss, device_t dev)
1902 struct resource *sbport;
1907 sbport = bus_alloc_resource_any(dev, SYS_RES_IOPORT, &rid, RF_ACTIVE);
1909 for (i = 0; i < 1000; i++) {
1910 if ((port_rd(sbport, SBDSP_STATUS) & 0x80))
1911 DELAY((i > 100) ? 1000 : 10);
1913 port_wr(sbport, SBDSP_CMD, 0x09);
1917 for (i = 0; i < 1000; i++) {
1918 if ((port_rd(sbport, SBDSP_STATUS) & 0x80))
1919 DELAY((i > 100) ? 1000 : 10);
1921 port_wr(sbport, SBDSP_CMD, 0x00);
1927 bus_release_resource(dev, SYS_RES_IOPORT, rid, sbport);
1932 static struct isa_pnp_id pnpmss_ids[] = {
1933 {0x0000630e, "CS423x"}, /* CSC0000 */
1934 {0x0001630e, "CS423x-PCI"}, /* CSC0100 */
1935 {0x01000000, "CMI8330"}, /* @@@0001 */
1936 {0x2100a865, "Yamaha OPL-SAx"}, /* YMH0021 */
1937 {0x1110d315, "ENSONIQ SoundscapeVIVO"}, /* ENS1011 */
1938 {0x1093143e, "OPTi931"}, /* OPT9310 */
1939 {0x5092143e, "OPTi925"}, /* OPT9250 XXX guess */
1940 {0x0000143e, "OPTi924"}, /* OPT0924 */
1941 {0x1022b839, "Neomagic 256AV (non-ac97)"}, /* NMX2210 */
1942 {0x01005407, "Aztech 2320"}, /* AZT0001 */
1944 {0x0000561e, "GusPnP"}, /* GRV0000 */
1950 pnpmss_probe(device_t dev)
1954 lid = isa_get_logicalid(dev);
1955 vid = isa_get_vendorid(dev);
1956 if (lid == 0x01000000 && vid != 0x0100a90d) /* CMI0001 */
1958 return ISA_PNP_PROBE(device_get_parent(dev), dev, pnpmss_ids);
1962 pnpmss_attach(device_t dev)
1964 struct mss_info *mss;
1966 mss = malloc(sizeof(*mss), M_DEVBUF, M_WAITOK | M_ZERO);
1972 mss->bd_id = MD_CS42XX;
1974 switch (isa_get_logicalid(dev)) {
1975 case 0x0000630e: /* CSC0000 */
1976 case 0x0001630e: /* CSC0100 */
1977 mss->bd_flags |= BD_F_MSS_OFFSET;
1978 mss->bd_id = MD_CS423X;
1981 case 0x2100a865: /* YHM0021 */
1984 mss->bd_id = MD_YM0020;
1987 case 0x1110d315: /* ENS1011 */
1989 mss->bd_id = MD_VIVO;
1992 case 0x1093143e: /* OPT9310 */
1993 mss->bd_flags |= BD_F_MSS_OFFSET;
1995 mss->bd_id = MD_OPTI931;
1998 case 0x5092143e: /* OPT9250 XXX guess */
2001 mss->bd_id = MD_OPTI925;
2004 case 0x0000143e: /* OPT0924 */
2005 mss->password = 0xe5;
2007 mss->optibase = 0xf0c;
2010 mss->bd_id = MD_OPTI924;
2011 mss->bd_flags |= BD_F_924PNP;
2012 if(opti_init(dev, mss) != 0) {
2013 free(mss, M_DEVBUF);
2018 case 0x1022b839: /* NMX2210 */
2022 case 0x01005407: /* AZT0001 */
2023 /* put into MSS mode first (snatched from NetBSD) */
2024 if (azt2320_mss_mode(mss, dev) == -1) {
2025 free(mss, M_DEVBUF);
2029 mss->bd_flags |= BD_F_MSS_OFFSET;
2034 case 0x0000561e: /* GRV0000 */
2035 mss->bd_flags |= BD_F_MSS_OFFSET;
2040 mss->bd_id = MD_GUSPNP;
2043 case 0x01000000: /* @@@0001 */
2047 /* Unknown MSS default. We could let the CSC0000 stuff match too */
2049 mss->bd_flags |= BD_F_MSS_OFFSET;
2052 return mss_doattach(dev, mss);
2056 opti_init(device_t dev, struct mss_info *mss)
2058 int flags = device_get_flags(dev);
2061 if (!mss->conf_base) {
2062 bus_set_resource(dev, SYS_RES_IOPORT, mss->conf_rid,
2063 mss->optibase, 0x9);
2065 mss->conf_base = bus_alloc_resource(dev, SYS_RES_IOPORT,
2066 &mss->conf_rid, mss->optibase, mss->optibase+0x9,
2070 if (!mss->conf_base)
2074 mss->io_base = bus_alloc_resource_anywhere(dev, SYS_RES_IOPORT,
2075 &mss->io_rid, 8, RF_ACTIVE);
2077 if (!mss->io_base) /* No hint specified, use 0x530 */
2078 mss->io_base = bus_alloc_resource(dev, SYS_RES_IOPORT,
2079 &mss->io_rid, 0x530, 0x537, 8, RF_ACTIVE);
2084 switch (rman_get_start(mss->io_base)) {
2098 printf("opti_init: invalid MSS base address!\n");
2103 switch (mss->bd_id) {
2105 opti_write(mss, 1, 0x80 | basebits); /* MSS mode */
2106 opti_write(mss, 2, 0x00); /* Disable CD */
2107 opti_write(mss, 3, 0xf0); /* Disable SB IRQ */
2108 opti_write(mss, 4, 0xf0);
2109 opti_write(mss, 5, 0x00);
2110 opti_write(mss, 6, 0x02); /* MPU stuff */
2114 opti_write(mss, 1, 0x00 | basebits);
2115 opti_write(mss, 3, 0x00); /* Disable SB IRQ/DMA */
2116 opti_write(mss, 4, 0x52); /* Empty FIFO */
2117 opti_write(mss, 5, 0x3c); /* Mode 2 */
2118 opti_write(mss, 6, 0x02); /* Enable MSS */
2122 if (mss->bd_flags & BD_F_924PNP) {
2123 u_int32_t irq = isa_get_irq(dev);
2124 u_int32_t drq = isa_get_drq(dev);
2125 bus_set_resource(dev, SYS_RES_IRQ, 0, irq, 1);
2126 bus_set_resource(dev, SYS_RES_DRQ, mss->drq1_rid, drq, 1);
2127 if (flags & DV_F_DUAL_DMA) {
2128 bus_set_resource(dev, SYS_RES_DRQ, 1,
2129 flags & DV_F_DRQ_MASK, 1);
2134 /* OPTixxx has I/DRQ registers */
2136 device_set_flags(dev, device_get_flags(dev) | DV_F_TRUE_MSS);
2142 opti_write(struct mss_info *mss, u_char reg, u_char val)
2144 port_wr(mss->conf_base, mss->passwdreg, mss->password);
2146 switch(mss->bd_id) {
2148 if (reg > 7) { /* Indirect register */
2149 port_wr(mss->conf_base, mss->passwdreg, reg);
2150 port_wr(mss->conf_base, mss->passwdreg,
2152 port_wr(mss->conf_base, 9, val);
2155 port_wr(mss->conf_base, reg, val);
2159 port_wr(mss->indir, 0, reg);
2160 port_wr(mss->conf_base, mss->passwdreg, mss->password);
2161 port_wr(mss->indir, 1, val);
2167 opti_read(struct mss_info *mss, u_char reg)
2169 port_wr(mss->conf_base, mss->passwdreg, mss->password);
2171 switch(mss->bd_id) {
2173 if (reg > 7) { /* Indirect register */
2174 port_wr(mss->conf_base, mss->passwdreg, reg);
2175 port_wr(mss->conf_base, mss->passwdreg, mss->password);
2176 return(port_rd(mss->conf_base, 9));
2178 return(port_rd(mss->conf_base, reg));
2182 port_wr(mss->indir, 0, reg);
2183 port_wr(mss->conf_base, mss->passwdreg, mss->password);
2184 return port_rd(mss->indir, 1);
2190 static device_method_t pnpmss_methods[] = {
2191 /* Device interface */
2192 DEVMETHOD(device_probe, pnpmss_probe),
2193 DEVMETHOD(device_attach, pnpmss_attach),
2194 DEVMETHOD(device_detach, mss_detach),
2195 DEVMETHOD(device_suspend, mss_suspend),
2196 DEVMETHOD(device_resume, mss_resume),
2201 static driver_t pnpmss_driver = {
2207 DRIVER_MODULE(snd_pnpmss, isa, pnpmss_driver, pcm_devclass, 0, 0);
2208 DRIVER_MODULE(snd_pnpmss, acpi, pnpmss_driver, pcm_devclass, 0, 0);
2209 MODULE_DEPEND(snd_pnpmss, sound, SOUND_MINVER, SOUND_PREFVER, SOUND_MAXVER);
2210 MODULE_VERSION(snd_pnpmss, 1);
2213 guspcm_probe(device_t dev)
2215 struct sndcard_func *func;
2217 func = device_get_ivars(dev);
2218 if (func == NULL || func->func != SCF_PCM)
2221 device_set_desc(dev, "GUS CS4231");
2226 guspcm_attach(device_t dev)
2228 device_t parent = device_get_parent(dev);
2229 struct mss_info *mss;
2233 mss = (struct mss_info *)malloc(sizeof *mss, M_DEVBUF, M_NOWAIT | M_ZERO);
2237 mss->bd_flags = BD_F_MSS_OFFSET;
2244 if (isa_get_logicalid(parent) == 0)
2245 mss->bd_id = MD_GUSMAX;
2247 mss->bd_id = MD_GUSPNP;
2252 flags = device_get_flags(parent);
2253 if (flags & DV_F_DUAL_DMA)
2256 mss->conf_base = bus_alloc_resource_anywhere(dev, SYS_RES_IOPORT,
2260 if (mss->conf_base == NULL) {
2261 mss_release_resources(mss, dev);
2265 base = isa_get_port(parent);
2267 ctl = 0x40; /* CS4231 enable */
2268 if (isa_get_drq(dev) > 3)
2269 ctl |= 0x10; /* 16-bit dma channel 1 */
2270 if ((flags & DV_F_DUAL_DMA) != 0 && (flags & DV_F_DRQ_MASK) > 3)
2271 ctl |= 0x20; /* 16-bit dma channel 2 */
2272 ctl |= (base >> 4) & 0x0f; /* 2X0 -> 3XC */
2273 port_wr(mss->conf_base, 6, ctl);
2276 return mss_doattach(dev, mss);
2279 static device_method_t guspcm_methods[] = {
2280 DEVMETHOD(device_probe, guspcm_probe),
2281 DEVMETHOD(device_attach, guspcm_attach),
2282 DEVMETHOD(device_detach, mss_detach),
2287 static driver_t guspcm_driver = {
2293 DRIVER_MODULE(snd_guspcm, gusc, guspcm_driver, pcm_devclass, 0, 0);
2294 MODULE_DEPEND(snd_guspcm, sound, SOUND_MINVER, SOUND_PREFVER, SOUND_MAXVER);
2295 MODULE_VERSION(snd_guspcm, 1);
2296 ISA_PNP_INFO(pnpmss_ids);