3 * Copyright (c) 2007-2008 Hans Petter Selasky. All rights reserved.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 * This file contains the driver for the AT91 series USB Device
33 * Thanks to "David Brownell" for helping out regarding the hardware
38 * NOTE: The "fifo_bank" is not reset in hardware when the endpoint is
41 * NOTE: When the chip detects BUS-reset it will also reset the
42 * endpoints, Function-address and more.
45 #ifdef USB_GLOBAL_INCLUDE_FILE
46 #include USB_GLOBAL_INCLUDE_FILE
48 #include <sys/stdint.h>
49 #include <sys/stddef.h>
50 #include <sys/param.h>
51 #include <sys/queue.h>
52 #include <sys/types.h>
53 #include <sys/systm.h>
54 #include <sys/kernel.h>
56 #include <sys/module.h>
58 #include <sys/mutex.h>
59 #include <sys/condvar.h>
60 #include <sys/sysctl.h>
62 #include <sys/unistd.h>
63 #include <sys/callout.h>
64 #include <sys/malloc.h>
67 #include <dev/usb/usb.h>
68 #include <dev/usb/usbdi.h>
70 #define USB_DEBUG_VAR at91dcidebug
72 #include <dev/usb/usb_core.h>
73 #include <dev/usb/usb_debug.h>
74 #include <dev/usb/usb_busdma.h>
75 #include <dev/usb/usb_process.h>
76 #include <dev/usb/usb_transfer.h>
77 #include <dev/usb/usb_device.h>
78 #include <dev/usb/usb_hub.h>
79 #include <dev/usb/usb_util.h>
81 #include <dev/usb/usb_controller.h>
82 #include <dev/usb/usb_bus.h>
83 #endif /* USB_GLOBAL_INCLUDE_FILE */
85 #include <dev/usb/controller/at91dci.h>
87 #define AT9100_DCI_BUS2SC(bus) \
88 ((struct at91dci_softc *)(((uint8_t *)(bus)) - \
89 ((uint8_t *)&(((struct at91dci_softc *)0)->sc_bus))))
91 #define AT9100_DCI_PC2SC(pc) \
92 AT9100_DCI_BUS2SC(USB_DMATAG_TO_XROOT((pc)->tag_parent)->bus)
94 #define AT9100_DCI_THREAD_IRQ \
95 (AT91_UDP_INT_BUS | AT91_UDP_INT_END_BR | AT91_UDP_INT_RXRSM | AT91_UDP_INT_RXSUSP)
98 static int at91dcidebug = 0;
100 static SYSCTL_NODE(_hw_usb, OID_AUTO, at91dci, CTLFLAG_RW, 0, "USB at91dci");
101 SYSCTL_INT(_hw_usb_at91dci, OID_AUTO, debug, CTLFLAG_RW,
102 &at91dcidebug, 0, "at91dci debug level");
105 #define AT9100_DCI_INTR_ENDPT 1
109 struct usb_bus_methods at91dci_bus_methods;
110 struct usb_pipe_methods at91dci_device_bulk_methods;
111 struct usb_pipe_methods at91dci_device_ctrl_methods;
112 struct usb_pipe_methods at91dci_device_intr_methods;
113 struct usb_pipe_methods at91dci_device_isoc_fs_methods;
115 static at91dci_cmd_t at91dci_setup_rx;
116 static at91dci_cmd_t at91dci_data_rx;
117 static at91dci_cmd_t at91dci_data_tx;
118 static at91dci_cmd_t at91dci_data_tx_sync;
119 static void at91dci_device_done(struct usb_xfer *, usb_error_t);
120 static void at91dci_do_poll(struct usb_bus *);
121 static void at91dci_standard_done(struct usb_xfer *);
122 static void at91dci_root_intr(struct at91dci_softc *sc);
125 * NOTE: Some of the bits in the CSR register have inverse meaning so
126 * we need a helper macro when acknowledging events:
128 #define AT91_CSR_ACK(csr, what) do { \
129 (csr) &= ~((AT91_UDP_CSR_FORCESTALL| \
130 AT91_UDP_CSR_TXPKTRDY| \
131 AT91_UDP_CSR_RXBYTECNT) ^ (what));\
132 (csr) |= ((AT91_UDP_CSR_RX_DATA_BK0| \
133 AT91_UDP_CSR_RX_DATA_BK1| \
134 AT91_UDP_CSR_TXCOMP| \
135 AT91_UDP_CSR_RXSETUP| \
136 AT91_UDP_CSR_STALLSENT) ^ (what)); \
140 * Here is a list of what the chip supports.
141 * Probably it supports more than listed here!
143 static const struct usb_hw_ep_profile
144 at91dci_ep_profile[AT91_UDP_EP_MAX] = {
147 .max_in_frame_size = 8,
148 .max_out_frame_size = 8,
150 .support_control = 1,
153 .max_in_frame_size = 64,
154 .max_out_frame_size = 64,
156 .support_multi_buffer = 1,
158 .support_interrupt = 1,
159 .support_isochronous = 1,
164 .max_in_frame_size = 64,
165 .max_out_frame_size = 64,
167 .support_multi_buffer = 1,
169 .support_interrupt = 1,
170 .support_isochronous = 1,
175 /* can also do BULK */
176 .max_in_frame_size = 8,
177 .max_out_frame_size = 8,
179 .support_interrupt = 1,
184 .max_in_frame_size = 256,
185 .max_out_frame_size = 256,
187 .support_multi_buffer = 1,
189 .support_interrupt = 1,
190 .support_isochronous = 1,
195 .max_in_frame_size = 256,
196 .max_out_frame_size = 256,
198 .support_multi_buffer = 1,
200 .support_interrupt = 1,
201 .support_isochronous = 1,
208 at91dci_get_hw_ep_profile(struct usb_device *udev,
209 const struct usb_hw_ep_profile **ppf, uint8_t ep_addr)
211 if (ep_addr < AT91_UDP_EP_MAX) {
212 *ppf = (at91dci_ep_profile + ep_addr);
219 at91dci_clocks_on(struct at91dci_softc *sc)
221 if (sc->sc_flags.clocks_off &&
222 sc->sc_flags.port_powered) {
226 if (sc->sc_clocks_on) {
227 (sc->sc_clocks_on) (sc->sc_clocks_arg);
229 sc->sc_flags.clocks_off = 0;
231 /* enable Transceiver */
232 AT91_UDP_WRITE_4(sc, AT91_UDP_TXVC, 0);
237 at91dci_clocks_off(struct at91dci_softc *sc)
239 if (!sc->sc_flags.clocks_off) {
243 /* disable Transceiver */
244 AT91_UDP_WRITE_4(sc, AT91_UDP_TXVC, AT91_UDP_TXVC_DIS);
246 if (sc->sc_clocks_off) {
247 (sc->sc_clocks_off) (sc->sc_clocks_arg);
249 sc->sc_flags.clocks_off = 1;
254 at91dci_pull_up(struct at91dci_softc *sc)
256 /* pullup D+, if possible */
258 if (!sc->sc_flags.d_pulled_up &&
259 sc->sc_flags.port_powered) {
260 sc->sc_flags.d_pulled_up = 1;
261 (sc->sc_pull_up) (sc->sc_pull_arg);
266 at91dci_pull_down(struct at91dci_softc *sc)
268 /* pulldown D+, if possible */
270 if (sc->sc_flags.d_pulled_up) {
271 sc->sc_flags.d_pulled_up = 0;
272 (sc->sc_pull_down) (sc->sc_pull_arg);
277 at91dci_wakeup_peer(struct at91dci_softc *sc)
279 if (!(sc->sc_flags.status_suspend)) {
283 AT91_UDP_WRITE_4(sc, AT91_UDP_GSTATE, AT91_UDP_GSTATE_ESR);
285 /* wait 8 milliseconds */
286 /* Wait for reset to complete. */
287 usb_pause_mtx(&sc->sc_bus.bus_mtx, hz / 125);
289 AT91_UDP_WRITE_4(sc, AT91_UDP_GSTATE, 0);
293 at91dci_set_address(struct at91dci_softc *sc, uint8_t addr)
295 DPRINTFN(5, "addr=%d\n", addr);
297 AT91_UDP_WRITE_4(sc, AT91_UDP_FADDR, addr |
302 at91dci_setup_rx(struct at91dci_softc *sc, struct at91dci_td *td)
304 struct usb_device_request req;
309 /* read out FIFO status */
310 csr = AT91_UDP_READ_4(sc, td->status_reg);
312 DPRINTFN(5, "csr=0x%08x rem=%u\n", csr, td->remainder);
315 temp &= (AT91_UDP_CSR_RX_DATA_BK0 |
316 AT91_UDP_CSR_RX_DATA_BK1 |
317 AT91_UDP_CSR_STALLSENT |
318 AT91_UDP_CSR_RXSETUP |
319 AT91_UDP_CSR_TXCOMP);
321 if (!(csr & AT91_UDP_CSR_RXSETUP)) {
324 /* clear did stall */
327 /* get the packet byte count */
328 count = (csr & AT91_UDP_CSR_RXBYTECNT) >> 16;
330 /* verify data length */
331 if (count != td->remainder) {
332 DPRINTFN(0, "Invalid SETUP packet "
333 "length, %d bytes\n", count);
336 if (count != sizeof(req)) {
337 DPRINTFN(0, "Unsupported SETUP packet "
338 "length, %d bytes\n", count);
342 bus_space_read_multi_1(sc->sc_io_tag, sc->sc_io_hdl,
343 td->fifo_reg, (void *)&req, sizeof(req));
345 /* copy data into real buffer */
346 usbd_copy_in(td->pc, 0, &req, sizeof(req));
348 td->offset = sizeof(req);
351 /* sneak peek the set address */
352 if ((req.bmRequestType == UT_WRITE_DEVICE) &&
353 (req.bRequest == UR_SET_ADDRESS)) {
354 sc->sc_dv_addr = req.wValue[0] & 0x7F;
356 sc->sc_dv_addr = 0xFF;
359 /* sneak peek the endpoint direction */
360 if (req.bmRequestType & UE_DIR_IN) {
361 csr |= AT91_UDP_CSR_DIR;
363 csr &= ~AT91_UDP_CSR_DIR;
366 /* write the direction of the control transfer */
367 AT91_CSR_ACK(csr, temp);
368 AT91_UDP_WRITE_4(sc, td->status_reg, csr);
369 return (0); /* complete */
372 /* abort any ongoing transfer */
373 if (!td->did_stall) {
374 DPRINTFN(5, "stalling\n");
375 temp |= AT91_UDP_CSR_FORCESTALL;
379 /* clear interrupts, if any */
381 DPRINTFN(5, "clearing 0x%08x\n", temp);
382 AT91_CSR_ACK(csr, temp);
383 AT91_UDP_WRITE_4(sc, td->status_reg, csr);
385 return (1); /* not complete */
389 at91dci_data_rx(struct at91dci_softc *sc, struct at91dci_td *td)
391 struct usb_page_search buf_res;
398 to = 2; /* don't loop forever! */
401 /* check if any of the FIFO banks have data */
403 /* read out FIFO status */
404 csr = AT91_UDP_READ_4(sc, td->status_reg);
406 DPRINTFN(5, "csr=0x%08x rem=%u\n", csr, td->remainder);
408 if (csr & AT91_UDP_CSR_RXSETUP) {
409 if (td->remainder == 0) {
411 * We are actually complete and have
412 * received the next SETUP
414 DPRINTFN(5, "faking complete\n");
415 return (0); /* complete */
418 * USB Host Aborted the transfer.
421 return (0); /* complete */
423 /* Make sure that "STALLSENT" gets cleared */
425 temp &= AT91_UDP_CSR_STALLSENT;
428 if (!(csr & (AT91_UDP_CSR_RX_DATA_BK0 |
429 AT91_UDP_CSR_RX_DATA_BK1))) {
432 AT91_CSR_ACK(csr, temp);
433 AT91_UDP_WRITE_4(sc, td->status_reg, csr);
435 return (1); /* not complete */
437 /* get the packet byte count */
438 count = (csr & AT91_UDP_CSR_RXBYTECNT) >> 16;
440 /* verify the packet byte count */
441 if (count != td->max_packet_size) {
442 if (count < td->max_packet_size) {
443 /* we have a short packet */
447 /* invalid USB packet */
449 return (0); /* we are complete */
452 /* verify the packet byte count */
453 if (count > td->remainder) {
454 /* invalid USB packet */
456 return (0); /* we are complete */
459 usbd_get_page(td->pc, td->offset, &buf_res);
461 /* get correct length */
462 if (buf_res.length > count) {
463 buf_res.length = count;
466 bus_space_read_multi_1(sc->sc_io_tag, sc->sc_io_hdl,
467 td->fifo_reg, buf_res.buffer, buf_res.length);
469 /* update counters */
470 count -= buf_res.length;
471 td->offset += buf_res.length;
472 td->remainder -= buf_res.length;
475 /* clear status bits */
476 if (td->support_multi_buffer) {
479 temp |= AT91_UDP_CSR_RX_DATA_BK1;
482 temp |= AT91_UDP_CSR_RX_DATA_BK0;
485 temp |= (AT91_UDP_CSR_RX_DATA_BK0 |
486 AT91_UDP_CSR_RX_DATA_BK1);
490 AT91_CSR_ACK(csr, temp);
491 AT91_UDP_WRITE_4(sc, td->status_reg, csr);
494 * NOTE: We may have to delay a little bit before
495 * proceeding after clearing the DATA_BK bits.
498 /* check if we are complete */
499 if ((td->remainder == 0) || got_short) {
501 /* we are complete */
504 /* else need to receive a zero length packet */
509 return (1); /* not complete */
513 at91dci_data_tx(struct at91dci_softc *sc, struct at91dci_td *td)
515 struct usb_page_search buf_res;
521 to = 2; /* don't loop forever! */
525 /* read out FIFO status */
526 csr = AT91_UDP_READ_4(sc, td->status_reg);
528 DPRINTFN(5, "csr=0x%08x rem=%u\n", csr, td->remainder);
530 if (csr & AT91_UDP_CSR_RXSETUP) {
532 * The current transfer was aborted
536 return (0); /* complete */
538 /* Make sure that "STALLSENT" gets cleared */
540 temp &= AT91_UDP_CSR_STALLSENT;
542 if (csr & AT91_UDP_CSR_TXPKTRDY) {
545 AT91_CSR_ACK(csr, temp);
546 AT91_UDP_WRITE_4(sc, td->status_reg, csr);
548 return (1); /* not complete */
550 /* clear TXCOMP and set TXPKTRDY */
551 temp |= (AT91_UDP_CSR_TXCOMP |
552 AT91_UDP_CSR_TXPKTRDY);
555 count = td->max_packet_size;
556 if (td->remainder < count) {
557 /* we have a short packet */
559 count = td->remainder;
562 usbd_get_page(td->pc, td->offset, &buf_res);
564 /* get correct length */
565 if (buf_res.length > count) {
566 buf_res.length = count;
569 bus_space_write_multi_1(sc->sc_io_tag, sc->sc_io_hdl,
570 td->fifo_reg, buf_res.buffer, buf_res.length);
572 /* update counters */
573 count -= buf_res.length;
574 td->offset += buf_res.length;
575 td->remainder -= buf_res.length;
579 AT91_CSR_ACK(csr, temp);
580 AT91_UDP_WRITE_4(sc, td->status_reg, csr);
582 /* check remainder */
583 if (td->remainder == 0) {
585 return (0); /* complete */
587 /* else we need to transmit a short packet */
592 return (1); /* not complete */
596 at91dci_data_tx_sync(struct at91dci_softc *sc, struct at91dci_td *td)
601 /* read out FIFO status */
602 csr = AT91_UDP_READ_4(sc, td->status_reg);
604 DPRINTFN(5, "csr=0x%08x\n", csr);
606 if (csr & AT91_UDP_CSR_RXSETUP) {
607 DPRINTFN(5, "faking complete\n");
609 return (0); /* complete */
612 temp &= (AT91_UDP_CSR_STALLSENT |
613 AT91_UDP_CSR_TXCOMP);
616 if (csr & AT91_UDP_CSR_TXPKTRDY) {
619 if (!(csr & AT91_UDP_CSR_TXCOMP)) {
622 if (td->status_reg == AT91_UDP_CSR(0) && sc->sc_dv_addr != 0xFF) {
624 * The AT91 has a special requirement with regard to
625 * setting the address and that is to write the new
626 * address before clearing TXCOMP:
628 at91dci_set_address(sc, sc->sc_dv_addr);
631 AT91_CSR_ACK(csr, temp);
632 AT91_UDP_WRITE_4(sc, td->status_reg, csr);
634 return (0); /* complete */
639 AT91_CSR_ACK(csr, temp);
640 AT91_UDP_WRITE_4(sc, td->status_reg, csr);
642 return (1); /* not complete */
646 at91dci_xfer_do_fifo(struct usb_xfer *xfer)
648 struct at91dci_softc *sc = AT9100_DCI_BUS2SC(xfer->xroot->bus);
649 struct at91dci_td *td;
654 td = xfer->td_transfer_cache;
659 if ((td->func) (sc, td)) {
660 /* operation in progress */
663 if (((void *)td) == xfer->td_transfer_last) {
668 } else if (td->remainder > 0) {
670 * We had a short transfer. If there is no alternate
671 * next, stop processing !
678 * Fetch the next transfer descriptor and transfer
679 * some flags to the next transfer descriptor
685 xfer->td_transfer_cache = td;
692 temp = (xfer->endpointno & UE_ADDR);
694 /* update FIFO bank flag and multi buffer */
696 sc->sc_ep_flags[temp].fifo_bank = 1;
698 sc->sc_ep_flags[temp].fifo_bank = 0;
701 /* compute all actual lengths */
702 xfer->td_transfer_cache = NULL;
703 sc->sc_xfer_complete = 1;
707 at91dci_xfer_do_complete(struct usb_xfer *xfer)
709 struct at91dci_td *td;
712 td = xfer->td_transfer_cache;
714 /* compute all actual lengths */
715 at91dci_standard_done(xfer);
722 at91dci_interrupt_poll_locked(struct at91dci_softc *sc)
724 struct usb_xfer *xfer;
726 TAILQ_FOREACH(xfer, &sc->sc_bus.intr_q.head, wait_entry)
727 at91dci_xfer_do_fifo(xfer);
731 at91dci_interrupt_complete_locked(struct at91dci_softc *sc)
733 struct usb_xfer *xfer;
735 TAILQ_FOREACH(xfer, &sc->sc_bus.intr_q.head, wait_entry) {
736 if (at91dci_xfer_do_complete(xfer))
742 at91dci_vbus_interrupt(struct at91dci_softc *sc, uint8_t is_on)
744 DPRINTFN(5, "vbus = %u\n", is_on);
747 if (!sc->sc_flags.status_vbus) {
748 sc->sc_flags.status_vbus = 1;
750 /* complete root HUB interrupt endpoint */
751 at91dci_root_intr(sc);
754 if (sc->sc_flags.status_vbus) {
755 sc->sc_flags.status_vbus = 0;
756 sc->sc_flags.status_bus_reset = 0;
757 sc->sc_flags.status_suspend = 0;
758 sc->sc_flags.change_suspend = 0;
759 sc->sc_flags.change_connect = 1;
761 /* complete root HUB interrupt endpoint */
762 at91dci_root_intr(sc);
768 at91dci_filter_interrupt(void *arg)
770 struct at91dci_softc *sc = arg;
771 int retval = FILTER_HANDLED;
774 USB_BUS_SPIN_LOCK(&sc->sc_bus);
776 status = AT91_UDP_READ_4(sc, AT91_UDP_ISR);
777 status &= AT91_UDP_INT_DEFAULT;
779 if (status & AT9100_DCI_THREAD_IRQ)
780 retval = FILTER_SCHEDULE_THREAD;
782 /* acknowledge interrupts */
783 AT91_UDP_WRITE_4(sc, AT91_UDP_ICR, status & ~AT9100_DCI_THREAD_IRQ);
785 /* poll FIFOs, if any */
786 at91dci_interrupt_poll_locked(sc);
788 if (sc->sc_xfer_complete != 0)
789 retval = FILTER_SCHEDULE_THREAD;
791 USB_BUS_SPIN_UNLOCK(&sc->sc_bus);
797 at91dci_interrupt(void *arg)
799 struct at91dci_softc *sc = arg;
802 USB_BUS_LOCK(&sc->sc_bus);
803 USB_BUS_SPIN_LOCK(&sc->sc_bus);
805 status = AT91_UDP_READ_4(sc, AT91_UDP_ISR);
806 status &= AT9100_DCI_THREAD_IRQ;
808 /* acknowledge interrupts */
810 AT91_UDP_WRITE_4(sc, AT91_UDP_ICR, status);
812 /* check for any bus state change interrupts */
814 if (status & AT91_UDP_INT_BUS) {
816 DPRINTFN(5, "real bus interrupt 0x%08x\n", status);
818 if (status & AT91_UDP_INT_END_BR) {
820 /* set correct state */
821 sc->sc_flags.status_bus_reset = 1;
822 sc->sc_flags.status_suspend = 0;
823 sc->sc_flags.change_suspend = 0;
824 sc->sc_flags.change_connect = 1;
826 /* disable resume interrupt */
827 AT91_UDP_WRITE_4(sc, AT91_UDP_IDR,
829 /* enable suspend interrupt */
830 AT91_UDP_WRITE_4(sc, AT91_UDP_IER,
831 AT91_UDP_INT_RXSUSP);
834 * If RXRSM and RXSUSP is set at the same time we interpret
835 * that like RESUME. Resume is set when there is at least 3
836 * milliseconds of inactivity on the USB BUS.
838 if (status & AT91_UDP_INT_RXRSM) {
839 if (sc->sc_flags.status_suspend) {
840 sc->sc_flags.status_suspend = 0;
841 sc->sc_flags.change_suspend = 1;
843 /* disable resume interrupt */
844 AT91_UDP_WRITE_4(sc, AT91_UDP_IDR,
846 /* enable suspend interrupt */
847 AT91_UDP_WRITE_4(sc, AT91_UDP_IER,
848 AT91_UDP_INT_RXSUSP);
850 } else if (status & AT91_UDP_INT_RXSUSP) {
851 if (!sc->sc_flags.status_suspend) {
852 sc->sc_flags.status_suspend = 1;
853 sc->sc_flags.change_suspend = 1;
855 /* disable suspend interrupt */
856 AT91_UDP_WRITE_4(sc, AT91_UDP_IDR,
857 AT91_UDP_INT_RXSUSP);
859 /* enable resume interrupt */
860 AT91_UDP_WRITE_4(sc, AT91_UDP_IER,
864 /* complete root HUB interrupt endpoint */
865 at91dci_root_intr(sc);
868 if (sc->sc_xfer_complete != 0) {
869 sc->sc_xfer_complete = 0;
870 at91dci_interrupt_complete_locked(sc);
872 USB_BUS_SPIN_UNLOCK(&sc->sc_bus);
873 USB_BUS_UNLOCK(&sc->sc_bus);
877 at91dci_setup_standard_chain_sub(struct at91dci_std_temp *temp)
879 struct at91dci_td *td;
881 /* get current Transfer Descriptor */
885 /* prepare for next TD */
886 temp->td_next = td->obj_next;
888 /* fill out the Transfer Descriptor */
889 td->func = temp->func;
891 td->offset = temp->offset;
892 td->remainder = temp->len;
895 td->did_stall = temp->did_stall;
896 td->short_pkt = temp->short_pkt;
897 td->alt_next = temp->setup_alt_next;
901 at91dci_setup_standard_chain(struct usb_xfer *xfer)
903 struct at91dci_std_temp temp;
904 struct at91dci_softc *sc;
905 struct at91dci_td *td;
910 DPRINTFN(9, "addr=%d endpt=%d sumlen=%d speed=%d\n",
911 xfer->address, UE_GET_ADDR(xfer->endpointno),
912 xfer->sumlen, usbd_get_speed(xfer->xroot->udev));
914 temp.max_frame_size = xfer->max_frame_size;
916 td = xfer->td_start[0];
917 xfer->td_transfer_first = td;
918 xfer->td_transfer_cache = td;
924 temp.td_next = xfer->td_start[0];
926 temp.setup_alt_next = xfer->flags_int.short_frames_ok;
927 temp.did_stall = !xfer->flags_int.control_stall;
929 sc = AT9100_DCI_BUS2SC(xfer->xroot->bus);
930 ep_no = (xfer->endpointno & UE_ADDR);
932 /* check if we should prepend a setup message */
934 if (xfer->flags_int.control_xfr) {
935 if (xfer->flags_int.control_hdr) {
937 temp.func = &at91dci_setup_rx;
938 temp.len = xfer->frlengths[0];
939 temp.pc = xfer->frbuffers + 0;
940 temp.short_pkt = temp.len ? 1 : 0;
941 /* check for last frame */
942 if (xfer->nframes == 1) {
943 /* no STATUS stage yet, SETUP is last */
944 if (xfer->flags_int.control_act)
945 temp.setup_alt_next = 0;
948 at91dci_setup_standard_chain_sub(&temp);
955 if (x != xfer->nframes) {
956 if (xfer->endpointno & UE_DIR_IN) {
957 temp.func = &at91dci_data_tx;
960 temp.func = &at91dci_data_rx;
964 /* setup "pc" pointer */
965 temp.pc = xfer->frbuffers + x;
969 while (x != xfer->nframes) {
971 /* DATA0 / DATA1 message */
973 temp.len = xfer->frlengths[x];
977 if (x == xfer->nframes) {
978 if (xfer->flags_int.control_xfr) {
979 if (xfer->flags_int.control_act) {
980 temp.setup_alt_next = 0;
983 temp.setup_alt_next = 0;
988 /* make sure that we send an USB packet */
994 /* regular data transfer */
996 temp.short_pkt = (xfer->flags.force_short_xfer) ? 0 : 1;
999 at91dci_setup_standard_chain_sub(&temp);
1001 if (xfer->flags_int.isochronous_xfr) {
1002 temp.offset += temp.len;
1004 /* get next Page Cache pointer */
1005 temp.pc = xfer->frbuffers + x;
1009 /* check for control transfer */
1010 if (xfer->flags_int.control_xfr) {
1012 /* always setup a valid "pc" pointer for status and sync */
1013 temp.pc = xfer->frbuffers + 0;
1016 temp.setup_alt_next = 0;
1018 /* check if we need to sync */
1020 /* we need a SYNC point after TX */
1021 temp.func = &at91dci_data_tx_sync;
1022 at91dci_setup_standard_chain_sub(&temp);
1025 /* check if we should append a status stage */
1026 if (!xfer->flags_int.control_act) {
1029 * Send a DATA1 message and invert the current
1030 * endpoint direction.
1032 if (xfer->endpointno & UE_DIR_IN) {
1033 temp.func = &at91dci_data_rx;
1036 temp.func = &at91dci_data_tx;
1040 at91dci_setup_standard_chain_sub(&temp);
1042 /* we need a SYNC point after TX */
1043 temp.func = &at91dci_data_tx_sync;
1044 at91dci_setup_standard_chain_sub(&temp);
1049 /* must have at least one frame! */
1051 xfer->td_transfer_last = td;
1053 /* setup the correct fifo bank */
1054 if (sc->sc_ep_flags[ep_no].fifo_bank) {
1055 td = xfer->td_transfer_first;
1061 at91dci_timeout(void *arg)
1063 struct usb_xfer *xfer = arg;
1065 DPRINTF("xfer=%p\n", xfer);
1067 USB_BUS_LOCK_ASSERT(xfer->xroot->bus, MA_OWNED);
1069 /* transfer is transferred */
1070 at91dci_device_done(xfer, USB_ERR_TIMEOUT);
1074 at91dci_start_standard_chain(struct usb_xfer *xfer)
1076 struct at91dci_softc *sc = AT9100_DCI_BUS2SC(xfer->xroot->bus);
1080 USB_BUS_SPIN_LOCK(&sc->sc_bus);
1083 at91dci_xfer_do_fifo(xfer);
1085 if (at91dci_xfer_do_complete(xfer) == 0) {
1087 uint8_t ep_no = xfer->endpointno & UE_ADDR;
1090 * Only enable the endpoint interrupt when we are actually
1091 * waiting for data, hence we are dealing with level
1092 * triggered interrupts !
1094 AT91_UDP_WRITE_4(sc, AT91_UDP_IER, AT91_UDP_INT_EP(ep_no));
1096 DPRINTFN(15, "enable interrupts on endpoint %d\n", ep_no);
1098 /* put transfer on interrupt queue */
1099 usbd_transfer_enqueue(&xfer->xroot->bus->intr_q, xfer);
1101 /* start timeout, if any */
1102 if (xfer->timeout != 0) {
1103 usbd_transfer_timeout_ms(xfer,
1104 &at91dci_timeout, xfer->timeout);
1107 USB_BUS_SPIN_UNLOCK(&sc->sc_bus);
1111 at91dci_root_intr(struct at91dci_softc *sc)
1115 USB_BUS_LOCK_ASSERT(&sc->sc_bus, MA_OWNED);
1118 sc->sc_hub_idata[0] = 0x02; /* we only have one port */
1120 uhub_root_intr(&sc->sc_bus, sc->sc_hub_idata,
1121 sizeof(sc->sc_hub_idata));
1125 at91dci_standard_done_sub(struct usb_xfer *xfer)
1127 struct at91dci_td *td;
1133 td = xfer->td_transfer_cache;
1136 len = td->remainder;
1138 if (xfer->aframes != xfer->nframes) {
1140 * Verify the length and subtract
1141 * the remainder from "frlengths[]":
1143 if (len > xfer->frlengths[xfer->aframes]) {
1146 xfer->frlengths[xfer->aframes] -= len;
1149 /* Check for transfer error */
1151 /* the transfer is finished */
1156 /* Check for short transfer */
1158 if (xfer->flags_int.short_frames_ok) {
1159 /* follow alt next */
1166 /* the transfer is finished */
1174 /* this USB frame is complete */
1180 /* update transfer cache */
1182 xfer->td_transfer_cache = td;
1185 USB_ERR_STALLED : USB_ERR_NORMAL_COMPLETION);
1189 at91dci_standard_done(struct usb_xfer *xfer)
1191 usb_error_t err = 0;
1193 DPRINTFN(13, "xfer=%p endpoint=%p transfer done\n",
1194 xfer, xfer->endpoint);
1198 xfer->td_transfer_cache = xfer->td_transfer_first;
1200 if (xfer->flags_int.control_xfr) {
1202 if (xfer->flags_int.control_hdr) {
1204 err = at91dci_standard_done_sub(xfer);
1208 if (xfer->td_transfer_cache == NULL) {
1212 while (xfer->aframes != xfer->nframes) {
1214 err = at91dci_standard_done_sub(xfer);
1217 if (xfer->td_transfer_cache == NULL) {
1222 if (xfer->flags_int.control_xfr &&
1223 !xfer->flags_int.control_act) {
1225 err = at91dci_standard_done_sub(xfer);
1228 at91dci_device_done(xfer, err);
1231 /*------------------------------------------------------------------------*
1232 * at91dci_device_done
1234 * NOTE: this function can be called more than one time on the
1235 * same USB transfer!
1236 *------------------------------------------------------------------------*/
1238 at91dci_device_done(struct usb_xfer *xfer, usb_error_t error)
1240 struct at91dci_softc *sc = AT9100_DCI_BUS2SC(xfer->xroot->bus);
1243 USB_BUS_LOCK_ASSERT(&sc->sc_bus, MA_OWNED);
1245 DPRINTFN(2, "xfer=%p, endpoint=%p, error=%d\n",
1246 xfer, xfer->endpoint, error);
1248 USB_BUS_SPIN_LOCK(&sc->sc_bus);
1250 if (xfer->flags_int.usb_mode == USB_MODE_DEVICE) {
1251 ep_no = (xfer->endpointno & UE_ADDR);
1253 /* disable endpoint interrupt */
1254 AT91_UDP_WRITE_4(sc, AT91_UDP_IDR, AT91_UDP_INT_EP(ep_no));
1256 DPRINTFN(15, "disable interrupts on endpoint %d\n", ep_no);
1259 /* dequeue transfer and start next transfer */
1260 usbd_transfer_done(xfer, error);
1262 USB_BUS_SPIN_UNLOCK(&sc->sc_bus);
1266 at91dci_xfer_stall(struct usb_xfer *xfer)
1268 at91dci_device_done(xfer, USB_ERR_STALLED);
1272 at91dci_set_stall(struct usb_device *udev,
1273 struct usb_endpoint *ep, uint8_t *did_stall)
1275 struct at91dci_softc *sc;
1279 USB_BUS_LOCK_ASSERT(udev->bus, MA_OWNED);
1281 DPRINTFN(5, "endpoint=%p\n", ep);
1283 /* set FORCESTALL */
1284 sc = AT9100_DCI_BUS2SC(udev->bus);
1286 USB_BUS_SPIN_LOCK(&sc->sc_bus);
1287 csr_reg = (ep->edesc->bEndpointAddress & UE_ADDR);
1288 csr_reg = AT91_UDP_CSR(csr_reg);
1289 csr_val = AT91_UDP_READ_4(sc, csr_reg);
1290 AT91_CSR_ACK(csr_val, AT91_UDP_CSR_FORCESTALL);
1291 AT91_UDP_WRITE_4(sc, csr_reg, csr_val);
1292 USB_BUS_SPIN_UNLOCK(&sc->sc_bus);
1296 at91dci_clear_stall_sub(struct at91dci_softc *sc, uint8_t ep_no,
1297 uint8_t ep_type, uint8_t ep_dir)
1299 const struct usb_hw_ep_profile *pf;
1305 if (ep_type == UE_CONTROL) {
1306 /* clearing stall is not needed */
1310 USB_BUS_SPIN_LOCK(&sc->sc_bus);
1312 /* compute CSR register offset */
1313 csr_reg = AT91_UDP_CSR(ep_no);
1315 /* compute default CSR value */
1317 AT91_CSR_ACK(csr_val, 0);
1319 /* disable endpoint */
1320 AT91_UDP_WRITE_4(sc, csr_reg, csr_val);
1322 /* get endpoint profile */
1323 at91dci_get_hw_ep_profile(NULL, &pf, ep_no);
1326 AT91_UDP_WRITE_4(sc, AT91_UDP_RST, AT91_UDP_RST_EP(ep_no));
1327 AT91_UDP_WRITE_4(sc, AT91_UDP_RST, 0);
1330 * NOTE: One would assume that a FIFO reset would release the
1331 * FIFO banks aswell, but it doesn't! We have to do this
1335 /* release FIFO banks, if any */
1336 for (to = 0; to != 2; to++) {
1339 csr_val = AT91_UDP_READ_4(sc, csr_reg);
1341 if (csr_val & (AT91_UDP_CSR_RX_DATA_BK0 |
1342 AT91_UDP_CSR_RX_DATA_BK1)) {
1343 /* clear status bits */
1344 if (pf->support_multi_buffer) {
1345 if (sc->sc_ep_flags[ep_no].fifo_bank) {
1346 sc->sc_ep_flags[ep_no].fifo_bank = 0;
1347 temp = AT91_UDP_CSR_RX_DATA_BK1;
1349 sc->sc_ep_flags[ep_no].fifo_bank = 1;
1350 temp = AT91_UDP_CSR_RX_DATA_BK0;
1353 temp = (AT91_UDP_CSR_RX_DATA_BK0 |
1354 AT91_UDP_CSR_RX_DATA_BK1);
1360 /* clear FORCESTALL */
1361 temp |= AT91_UDP_CSR_STALLSENT;
1363 AT91_CSR_ACK(csr_val, temp);
1364 AT91_UDP_WRITE_4(sc, csr_reg, csr_val);
1367 /* compute default CSR value */
1369 AT91_CSR_ACK(csr_val, 0);
1371 /* enable endpoint */
1372 csr_val &= ~AT91_UDP_CSR_ET_MASK;
1373 csr_val |= AT91_UDP_CSR_EPEDS;
1375 if (ep_type == UE_CONTROL) {
1376 csr_val |= AT91_UDP_CSR_ET_CTRL;
1378 if (ep_type == UE_BULK) {
1379 csr_val |= AT91_UDP_CSR_ET_BULK;
1380 } else if (ep_type == UE_INTERRUPT) {
1381 csr_val |= AT91_UDP_CSR_ET_INT;
1383 csr_val |= AT91_UDP_CSR_ET_ISO;
1385 if (ep_dir & UE_DIR_IN) {
1386 csr_val |= AT91_UDP_CSR_ET_DIR_IN;
1390 /* enable endpoint */
1391 AT91_UDP_WRITE_4(sc, AT91_UDP_CSR(ep_no), csr_val);
1393 USB_BUS_SPIN_UNLOCK(&sc->sc_bus);
1397 at91dci_clear_stall(struct usb_device *udev, struct usb_endpoint *ep)
1399 struct at91dci_softc *sc;
1400 struct usb_endpoint_descriptor *ed;
1402 DPRINTFN(5, "endpoint=%p\n", ep);
1404 USB_BUS_LOCK_ASSERT(udev->bus, MA_OWNED);
1407 if (udev->flags.usb_mode != USB_MODE_DEVICE) {
1412 sc = AT9100_DCI_BUS2SC(udev->bus);
1414 /* get endpoint descriptor */
1417 /* reset endpoint */
1418 at91dci_clear_stall_sub(sc,
1419 (ed->bEndpointAddress & UE_ADDR),
1420 (ed->bmAttributes & UE_XFERTYPE),
1421 (ed->bEndpointAddress & (UE_DIR_IN | UE_DIR_OUT)));
1425 at91dci_init(struct at91dci_softc *sc)
1432 /* set up the bus structure */
1433 sc->sc_bus.usbrev = USB_REV_1_1;
1434 sc->sc_bus.methods = &at91dci_bus_methods;
1436 USB_BUS_LOCK(&sc->sc_bus);
1438 /* turn on clocks */
1440 if (sc->sc_clocks_on) {
1441 (sc->sc_clocks_on) (sc->sc_clocks_arg);
1443 /* wait a little for things to stabilise */
1444 usb_pause_mtx(&sc->sc_bus.bus_mtx, hz / 1000);
1446 /* disable and clear all interrupts */
1448 AT91_UDP_WRITE_4(sc, AT91_UDP_IDR, 0xFFFFFFFF);
1449 AT91_UDP_WRITE_4(sc, AT91_UDP_ICR, 0xFFFFFFFF);
1451 /* compute default CSR value */
1454 AT91_CSR_ACK(csr_val, 0);
1456 /* disable all endpoints */
1458 for (n = 0; n != AT91_UDP_EP_MAX; n++) {
1460 /* disable endpoint */
1461 AT91_UDP_WRITE_4(sc, AT91_UDP_CSR(n), csr_val);
1464 /* enable the control endpoint */
1466 AT91_CSR_ACK(csr_val, AT91_UDP_CSR_ET_CTRL |
1467 AT91_UDP_CSR_EPEDS);
1469 /* write to FIFO control register */
1471 AT91_UDP_WRITE_4(sc, AT91_UDP_CSR(0), csr_val);
1473 /* enable the interrupts we want */
1475 AT91_UDP_WRITE_4(sc, AT91_UDP_IER, AT91_UDP_INT_BUS);
1477 /* turn off clocks */
1479 at91dci_clocks_off(sc);
1481 USB_BUS_UNLOCK(&sc->sc_bus);
1483 /* catch any lost interrupts */
1485 at91dci_do_poll(&sc->sc_bus);
1487 return (0); /* success */
1491 at91dci_uninit(struct at91dci_softc *sc)
1493 USB_BUS_LOCK(&sc->sc_bus);
1495 /* disable and clear all interrupts */
1496 AT91_UDP_WRITE_4(sc, AT91_UDP_IDR, 0xFFFFFFFF);
1497 AT91_UDP_WRITE_4(sc, AT91_UDP_ICR, 0xFFFFFFFF);
1499 sc->sc_flags.port_powered = 0;
1500 sc->sc_flags.status_vbus = 0;
1501 sc->sc_flags.status_bus_reset = 0;
1502 sc->sc_flags.status_suspend = 0;
1503 sc->sc_flags.change_suspend = 0;
1504 sc->sc_flags.change_connect = 1;
1506 at91dci_pull_down(sc);
1507 at91dci_clocks_off(sc);
1508 USB_BUS_UNLOCK(&sc->sc_bus);
1512 at91dci_suspend(struct at91dci_softc *sc)
1518 at91dci_resume(struct at91dci_softc *sc)
1524 at91dci_do_poll(struct usb_bus *bus)
1526 struct at91dci_softc *sc = AT9100_DCI_BUS2SC(bus);
1528 USB_BUS_LOCK(&sc->sc_bus);
1529 USB_BUS_SPIN_LOCK(&sc->sc_bus);
1530 at91dci_interrupt_poll_locked(sc);
1531 at91dci_interrupt_complete_locked(sc);
1532 USB_BUS_SPIN_UNLOCK(&sc->sc_bus);
1533 USB_BUS_UNLOCK(&sc->sc_bus);
1536 /*------------------------------------------------------------------------*
1537 * at91dci bulk support
1538 *------------------------------------------------------------------------*/
1540 at91dci_device_bulk_open(struct usb_xfer *xfer)
1546 at91dci_device_bulk_close(struct usb_xfer *xfer)
1548 at91dci_device_done(xfer, USB_ERR_CANCELLED);
1552 at91dci_device_bulk_enter(struct usb_xfer *xfer)
1558 at91dci_device_bulk_start(struct usb_xfer *xfer)
1561 at91dci_setup_standard_chain(xfer);
1562 at91dci_start_standard_chain(xfer);
1565 struct usb_pipe_methods at91dci_device_bulk_methods =
1567 .open = at91dci_device_bulk_open,
1568 .close = at91dci_device_bulk_close,
1569 .enter = at91dci_device_bulk_enter,
1570 .start = at91dci_device_bulk_start,
1573 /*------------------------------------------------------------------------*
1574 * at91dci control support
1575 *------------------------------------------------------------------------*/
1577 at91dci_device_ctrl_open(struct usb_xfer *xfer)
1583 at91dci_device_ctrl_close(struct usb_xfer *xfer)
1585 at91dci_device_done(xfer, USB_ERR_CANCELLED);
1589 at91dci_device_ctrl_enter(struct usb_xfer *xfer)
1595 at91dci_device_ctrl_start(struct usb_xfer *xfer)
1598 at91dci_setup_standard_chain(xfer);
1599 at91dci_start_standard_chain(xfer);
1602 struct usb_pipe_methods at91dci_device_ctrl_methods =
1604 .open = at91dci_device_ctrl_open,
1605 .close = at91dci_device_ctrl_close,
1606 .enter = at91dci_device_ctrl_enter,
1607 .start = at91dci_device_ctrl_start,
1610 /*------------------------------------------------------------------------*
1611 * at91dci interrupt support
1612 *------------------------------------------------------------------------*/
1614 at91dci_device_intr_open(struct usb_xfer *xfer)
1620 at91dci_device_intr_close(struct usb_xfer *xfer)
1622 at91dci_device_done(xfer, USB_ERR_CANCELLED);
1626 at91dci_device_intr_enter(struct usb_xfer *xfer)
1632 at91dci_device_intr_start(struct usb_xfer *xfer)
1635 at91dci_setup_standard_chain(xfer);
1636 at91dci_start_standard_chain(xfer);
1639 struct usb_pipe_methods at91dci_device_intr_methods =
1641 .open = at91dci_device_intr_open,
1642 .close = at91dci_device_intr_close,
1643 .enter = at91dci_device_intr_enter,
1644 .start = at91dci_device_intr_start,
1647 /*------------------------------------------------------------------------*
1648 * at91dci full speed isochronous support
1649 *------------------------------------------------------------------------*/
1651 at91dci_device_isoc_fs_open(struct usb_xfer *xfer)
1657 at91dci_device_isoc_fs_close(struct usb_xfer *xfer)
1659 at91dci_device_done(xfer, USB_ERR_CANCELLED);
1663 at91dci_device_isoc_fs_enter(struct usb_xfer *xfer)
1665 struct at91dci_softc *sc = AT9100_DCI_BUS2SC(xfer->xroot->bus);
1669 DPRINTFN(6, "xfer=%p next=%d nframes=%d\n",
1670 xfer, xfer->endpoint->isoc_next, xfer->nframes);
1672 /* get the current frame index */
1674 nframes = AT91_UDP_READ_4(sc, AT91_UDP_FRM);
1677 * check if the frame index is within the window where the frames
1680 temp = (nframes - xfer->endpoint->isoc_next) & AT91_UDP_FRM_MASK;
1682 if ((xfer->endpoint->is_synced == 0) ||
1683 (temp < xfer->nframes)) {
1685 * If there is data underflow or the endpoint queue is
1686 * empty we schedule the transfer a few frames ahead
1687 * of the current frame position. Else two isochronous
1688 * transfers might overlap.
1690 xfer->endpoint->isoc_next = (nframes + 3) & AT91_UDP_FRM_MASK;
1691 xfer->endpoint->is_synced = 1;
1692 DPRINTFN(3, "start next=%d\n", xfer->endpoint->isoc_next);
1695 * compute how many milliseconds the insertion is ahead of the
1696 * current frame position:
1698 temp = (xfer->endpoint->isoc_next - nframes) & AT91_UDP_FRM_MASK;
1701 * pre-compute when the isochronous transfer will be finished:
1703 xfer->isoc_time_complete =
1704 usb_isoc_time_expand(&sc->sc_bus, nframes) + temp +
1707 /* compute frame number for next insertion */
1708 xfer->endpoint->isoc_next += xfer->nframes;
1711 at91dci_setup_standard_chain(xfer);
1715 at91dci_device_isoc_fs_start(struct usb_xfer *xfer)
1717 /* start TD chain */
1718 at91dci_start_standard_chain(xfer);
1721 struct usb_pipe_methods at91dci_device_isoc_fs_methods =
1723 .open = at91dci_device_isoc_fs_open,
1724 .close = at91dci_device_isoc_fs_close,
1725 .enter = at91dci_device_isoc_fs_enter,
1726 .start = at91dci_device_isoc_fs_start,
1729 /*------------------------------------------------------------------------*
1730 * at91dci root control support
1731 *------------------------------------------------------------------------*
1732 * Simulate a hardware HUB by handling all the necessary requests.
1733 *------------------------------------------------------------------------*/
1735 static const struct usb_device_descriptor at91dci_devd = {
1736 .bLength = sizeof(struct usb_device_descriptor),
1737 .bDescriptorType = UDESC_DEVICE,
1738 .bcdUSB = {0x00, 0x02},
1739 .bDeviceClass = UDCLASS_HUB,
1740 .bDeviceSubClass = UDSUBCLASS_HUB,
1741 .bDeviceProtocol = UDPROTO_FSHUB,
1742 .bMaxPacketSize = 64,
1743 .bcdDevice = {0x00, 0x01},
1746 .bNumConfigurations = 1,
1749 static const struct at91dci_config_desc at91dci_confd = {
1751 .bLength = sizeof(struct usb_config_descriptor),
1752 .bDescriptorType = UDESC_CONFIG,
1753 .wTotalLength[0] = sizeof(at91dci_confd),
1755 .bConfigurationValue = 1,
1756 .iConfiguration = 0,
1757 .bmAttributes = UC_SELF_POWERED,
1761 .bLength = sizeof(struct usb_interface_descriptor),
1762 .bDescriptorType = UDESC_INTERFACE,
1764 .bInterfaceClass = UICLASS_HUB,
1765 .bInterfaceSubClass = UISUBCLASS_HUB,
1766 .bInterfaceProtocol = 0,
1769 .bLength = sizeof(struct usb_endpoint_descriptor),
1770 .bDescriptorType = UDESC_ENDPOINT,
1771 .bEndpointAddress = (UE_DIR_IN | AT9100_DCI_INTR_ENDPT),
1772 .bmAttributes = UE_INTERRUPT,
1773 .wMaxPacketSize[0] = 8,
1778 #define HSETW(ptr, val) ptr = { (uint8_t)(val), (uint8_t)((val) >> 8) }
1780 static const struct usb_hub_descriptor_min at91dci_hubd = {
1781 .bDescLength = sizeof(at91dci_hubd),
1782 .bDescriptorType = UDESC_HUB,
1784 HSETW(.wHubCharacteristics, (UHD_PWR_NO_SWITCH | UHD_OC_INDIVIDUAL)),
1785 .bPwrOn2PwrGood = 50,
1786 .bHubContrCurrent = 0,
1787 .DeviceRemovable = {0}, /* port is removable */
1790 #define STRING_VENDOR \
1793 #define STRING_PRODUCT \
1794 "D\0C\0I\0 \0R\0o\0o\0t\0 \0H\0U\0B"
1796 USB_MAKE_STRING_DESC(STRING_VENDOR, at91dci_vendor);
1797 USB_MAKE_STRING_DESC(STRING_PRODUCT, at91dci_product);
1800 at91dci_roothub_exec(struct usb_device *udev,
1801 struct usb_device_request *req, const void **pptr, uint16_t *plength)
1803 struct at91dci_softc *sc = AT9100_DCI_BUS2SC(udev->bus);
1810 USB_BUS_LOCK_ASSERT(&sc->sc_bus, MA_OWNED);
1813 ptr = (const void *)&sc->sc_hub_temp;
1817 value = UGETW(req->wValue);
1818 index = UGETW(req->wIndex);
1820 /* demultiplex the control request */
1822 switch (req->bmRequestType) {
1823 case UT_READ_DEVICE:
1824 switch (req->bRequest) {
1825 case UR_GET_DESCRIPTOR:
1826 goto tr_handle_get_descriptor;
1828 goto tr_handle_get_config;
1830 goto tr_handle_get_status;
1836 case UT_WRITE_DEVICE:
1837 switch (req->bRequest) {
1838 case UR_SET_ADDRESS:
1839 goto tr_handle_set_address;
1841 goto tr_handle_set_config;
1842 case UR_CLEAR_FEATURE:
1843 goto tr_valid; /* nop */
1844 case UR_SET_DESCRIPTOR:
1845 goto tr_valid; /* nop */
1846 case UR_SET_FEATURE:
1852 case UT_WRITE_ENDPOINT:
1853 switch (req->bRequest) {
1854 case UR_CLEAR_FEATURE:
1855 switch (UGETW(req->wValue)) {
1856 case UF_ENDPOINT_HALT:
1857 goto tr_handle_clear_halt;
1858 case UF_DEVICE_REMOTE_WAKEUP:
1859 goto tr_handle_clear_wakeup;
1864 case UR_SET_FEATURE:
1865 switch (UGETW(req->wValue)) {
1866 case UF_ENDPOINT_HALT:
1867 goto tr_handle_set_halt;
1868 case UF_DEVICE_REMOTE_WAKEUP:
1869 goto tr_handle_set_wakeup;
1874 case UR_SYNCH_FRAME:
1875 goto tr_valid; /* nop */
1881 case UT_READ_ENDPOINT:
1882 switch (req->bRequest) {
1884 goto tr_handle_get_ep_status;
1890 case UT_WRITE_INTERFACE:
1891 switch (req->bRequest) {
1892 case UR_SET_INTERFACE:
1893 goto tr_handle_set_interface;
1894 case UR_CLEAR_FEATURE:
1895 goto tr_valid; /* nop */
1896 case UR_SET_FEATURE:
1902 case UT_READ_INTERFACE:
1903 switch (req->bRequest) {
1904 case UR_GET_INTERFACE:
1905 goto tr_handle_get_interface;
1907 goto tr_handle_get_iface_status;
1913 case UT_WRITE_CLASS_INTERFACE:
1914 case UT_WRITE_VENDOR_INTERFACE:
1918 case UT_READ_CLASS_INTERFACE:
1919 case UT_READ_VENDOR_INTERFACE:
1923 case UT_WRITE_CLASS_DEVICE:
1924 switch (req->bRequest) {
1925 case UR_CLEAR_FEATURE:
1927 case UR_SET_DESCRIPTOR:
1928 case UR_SET_FEATURE:
1935 case UT_WRITE_CLASS_OTHER:
1936 switch (req->bRequest) {
1937 case UR_CLEAR_FEATURE:
1938 goto tr_handle_clear_port_feature;
1939 case UR_SET_FEATURE:
1940 goto tr_handle_set_port_feature;
1941 case UR_CLEAR_TT_BUFFER:
1951 case UT_READ_CLASS_OTHER:
1952 switch (req->bRequest) {
1953 case UR_GET_TT_STATE:
1954 goto tr_handle_get_tt_state;
1956 goto tr_handle_get_port_status;
1962 case UT_READ_CLASS_DEVICE:
1963 switch (req->bRequest) {
1964 case UR_GET_DESCRIPTOR:
1965 goto tr_handle_get_class_descriptor;
1967 goto tr_handle_get_class_status;
1978 tr_handle_get_descriptor:
1979 switch (value >> 8) {
1984 len = sizeof(at91dci_devd);
1985 ptr = (const void *)&at91dci_devd;
1991 len = sizeof(at91dci_confd);
1992 ptr = (const void *)&at91dci_confd;
1995 switch (value & 0xff) {
1996 case 0: /* Language table */
1997 len = sizeof(usb_string_lang_en);
1998 ptr = (const void *)&usb_string_lang_en;
2001 case 1: /* Vendor */
2002 len = sizeof(at91dci_vendor);
2003 ptr = (const void *)&at91dci_vendor;
2006 case 2: /* Product */
2007 len = sizeof(at91dci_product);
2008 ptr = (const void *)&at91dci_product;
2019 tr_handle_get_config:
2021 sc->sc_hub_temp.wValue[0] = sc->sc_conf;
2024 tr_handle_get_status:
2026 USETW(sc->sc_hub_temp.wValue, UDS_SELF_POWERED);
2029 tr_handle_set_address:
2030 if (value & 0xFF00) {
2033 sc->sc_rt_addr = value;
2036 tr_handle_set_config:
2040 sc->sc_conf = value;
2043 tr_handle_get_interface:
2045 sc->sc_hub_temp.wValue[0] = 0;
2048 tr_handle_get_tt_state:
2049 tr_handle_get_class_status:
2050 tr_handle_get_iface_status:
2051 tr_handle_get_ep_status:
2053 USETW(sc->sc_hub_temp.wValue, 0);
2057 tr_handle_set_interface:
2058 tr_handle_set_wakeup:
2059 tr_handle_clear_wakeup:
2060 tr_handle_clear_halt:
2063 tr_handle_clear_port_feature:
2067 DPRINTFN(9, "UR_CLEAR_PORT_FEATURE on port %d\n", index);
2070 case UHF_PORT_SUSPEND:
2071 at91dci_wakeup_peer(sc);
2074 case UHF_PORT_ENABLE:
2075 sc->sc_flags.port_enabled = 0;
2079 case UHF_PORT_INDICATOR:
2080 case UHF_C_PORT_ENABLE:
2081 case UHF_C_PORT_OVER_CURRENT:
2082 case UHF_C_PORT_RESET:
2085 case UHF_PORT_POWER:
2086 sc->sc_flags.port_powered = 0;
2087 at91dci_pull_down(sc);
2088 at91dci_clocks_off(sc);
2090 case UHF_C_PORT_CONNECTION:
2091 sc->sc_flags.change_connect = 0;
2093 case UHF_C_PORT_SUSPEND:
2094 sc->sc_flags.change_suspend = 0;
2097 err = USB_ERR_IOERROR;
2102 tr_handle_set_port_feature:
2106 DPRINTFN(9, "UR_SET_PORT_FEATURE\n");
2109 case UHF_PORT_ENABLE:
2110 sc->sc_flags.port_enabled = 1;
2112 case UHF_PORT_SUSPEND:
2113 case UHF_PORT_RESET:
2115 case UHF_PORT_INDICATOR:
2118 case UHF_PORT_POWER:
2119 sc->sc_flags.port_powered = 1;
2122 err = USB_ERR_IOERROR;
2127 tr_handle_get_port_status:
2129 DPRINTFN(9, "UR_GET_PORT_STATUS\n");
2134 if (sc->sc_flags.status_vbus) {
2135 at91dci_clocks_on(sc);
2136 at91dci_pull_up(sc);
2138 at91dci_pull_down(sc);
2139 at91dci_clocks_off(sc);
2142 /* Select FULL-speed and Device Side Mode */
2144 value = UPS_PORT_MODE_DEVICE;
2146 if (sc->sc_flags.port_powered) {
2147 value |= UPS_PORT_POWER;
2149 if (sc->sc_flags.port_enabled) {
2150 value |= UPS_PORT_ENABLED;
2152 if (sc->sc_flags.status_vbus &&
2153 sc->sc_flags.status_bus_reset) {
2154 value |= UPS_CURRENT_CONNECT_STATUS;
2156 if (sc->sc_flags.status_suspend) {
2157 value |= UPS_SUSPEND;
2159 USETW(sc->sc_hub_temp.ps.wPortStatus, value);
2163 if (sc->sc_flags.change_connect) {
2164 value |= UPS_C_CONNECT_STATUS;
2166 if (sc->sc_flags.status_vbus &&
2167 sc->sc_flags.status_bus_reset) {
2168 /* reset endpoint flags */
2169 memset(sc->sc_ep_flags, 0, sizeof(sc->sc_ep_flags));
2172 if (sc->sc_flags.change_suspend) {
2173 value |= UPS_C_SUSPEND;
2175 USETW(sc->sc_hub_temp.ps.wPortChange, value);
2176 len = sizeof(sc->sc_hub_temp.ps);
2179 tr_handle_get_class_descriptor:
2183 ptr = (const void *)&at91dci_hubd;
2184 len = sizeof(at91dci_hubd);
2188 err = USB_ERR_STALLED;
2197 at91dci_xfer_setup(struct usb_setup_params *parm)
2199 const struct usb_hw_ep_profile *pf;
2200 struct at91dci_softc *sc;
2201 struct usb_xfer *xfer;
2207 sc = AT9100_DCI_BUS2SC(parm->udev->bus);
2208 xfer = parm->curr_xfer;
2211 * NOTE: This driver does not use any of the parameters that
2212 * are computed from the following values. Just set some
2213 * reasonable dummies:
2215 parm->hc_max_packet_size = 0x500;
2216 parm->hc_max_packet_count = 1;
2217 parm->hc_max_frame_size = 0x500;
2219 usbd_transfer_setup_sub(parm);
2222 * compute maximum number of TDs
2224 if (parm->methods == &at91dci_device_ctrl_methods) {
2226 ntd = xfer->nframes + 1 /* STATUS */ + 1 /* SYNC 1 */
2229 } else if (parm->methods == &at91dci_device_bulk_methods) {
2231 ntd = xfer->nframes + 1 /* SYNC */ ;
2233 } else if (parm->methods == &at91dci_device_intr_methods) {
2235 ntd = xfer->nframes + 1 /* SYNC */ ;
2237 } else if (parm->methods == &at91dci_device_isoc_fs_methods) {
2239 ntd = xfer->nframes + 1 /* SYNC */ ;
2247 * check if "usbd_transfer_setup_sub" set an error
2253 * allocate transfer descriptors
2262 ep_no = xfer->endpointno & UE_ADDR;
2263 at91dci_get_hw_ep_profile(parm->udev, &pf, ep_no);
2266 /* should not happen */
2267 parm->err = USB_ERR_INVAL;
2276 parm->size[0] += ((-parm->size[0]) & (USB_HOST_ALIGN - 1));
2278 for (n = 0; n != ntd; n++) {
2280 struct at91dci_td *td;
2284 td = USB_ADD_BYTES(parm->buf, parm->size[0]);
2287 td->max_packet_size = xfer->max_packet_size;
2288 td->status_reg = AT91_UDP_CSR(ep_no);
2289 td->fifo_reg = AT91_UDP_FDR(ep_no);
2290 if (pf->support_multi_buffer) {
2291 td->support_multi_buffer = 1;
2293 td->obj_next = last_obj;
2297 parm->size[0] += sizeof(*td);
2300 xfer->td_start[0] = last_obj;
2304 at91dci_xfer_unsetup(struct usb_xfer *xfer)
2310 at91dci_ep_init(struct usb_device *udev, struct usb_endpoint_descriptor *edesc,
2311 struct usb_endpoint *ep)
2313 struct at91dci_softc *sc = AT9100_DCI_BUS2SC(udev->bus);
2315 DPRINTFN(2, "endpoint=%p, addr=%d, endpt=%d, mode=%d (%d)\n",
2317 edesc->bEndpointAddress, udev->flags.usb_mode,
2320 if (udev->device_index != sc->sc_rt_addr) {
2322 if (udev->speed != USB_SPEED_FULL) {
2326 switch (edesc->bmAttributes & UE_XFERTYPE) {
2328 ep->methods = &at91dci_device_ctrl_methods;
2331 ep->methods = &at91dci_device_intr_methods;
2333 case UE_ISOCHRONOUS:
2334 ep->methods = &at91dci_device_isoc_fs_methods;
2337 ep->methods = &at91dci_device_bulk_methods;
2347 at91dci_set_hw_power_sleep(struct usb_bus *bus, uint32_t state)
2349 struct at91dci_softc *sc = AT9100_DCI_BUS2SC(bus);
2352 case USB_HW_POWER_SUSPEND:
2353 at91dci_suspend(sc);
2355 case USB_HW_POWER_SHUTDOWN:
2358 case USB_HW_POWER_RESUME:
2366 struct usb_bus_methods at91dci_bus_methods =
2368 .endpoint_init = &at91dci_ep_init,
2369 .xfer_setup = &at91dci_xfer_setup,
2370 .xfer_unsetup = &at91dci_xfer_unsetup,
2371 .get_hw_ep_profile = &at91dci_get_hw_ep_profile,
2372 .set_stall = &at91dci_set_stall,
2373 .xfer_stall = &at91dci_xfer_stall,
2374 .clear_stall = &at91dci_clear_stall,
2375 .roothub_exec = &at91dci_roothub_exec,
2376 .xfer_poll = &at91dci_do_poll,
2377 .set_hw_power_sleep = &at91dci_set_hw_power_sleep,