2 * SPDX-License-Identifier: BSD-4-Clause
5 * Bill Paul <wpaul@windriver.com>. All rights reserved.
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. All advertising materials mentioning features or use of this software
16 * must display the following acknowledgement:
17 * This product includes software developed by Bill Paul.
18 * 4. Neither the name of the author nor the names of any co-contributors
19 * may be used to endorse or promote products derived from this software
20 * without specific prior written permission.
22 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 * THE POSSIBILITY OF SUCH DAMAGE.
35 #include <sys/cdefs.h>
36 __FBSDID("$FreeBSD$");
39 * VIA Networking Technologies VT612x PCI gigabit ethernet NIC driver.
41 * Written by Bill Paul <wpaul@windriver.com>
42 * Senior Networking Software Engineer
47 * The VIA Networking VT6122 is a 32bit, 33/66Mhz PCI device that
48 * combines a tri-speed ethernet MAC and PHY, with the following
51 * o Jumbo frame support up to 16K
52 * o Transmit and receive flow control
53 * o IPv4 checksum offload
54 * o VLAN tag insertion and stripping
56 * o 64-bit multicast hash table filter
57 * o 64 entry CAM filter
58 * o 16K RX FIFO and 48K TX FIFO memory
59 * o Interrupt moderation
61 * The VT6122 supports up to four transmit DMA queues. The descriptors
62 * in the transmit ring can address up to 7 data fragments; frames which
63 * span more than 7 data buffers must be coalesced, but in general the
64 * BSD TCP/IP stack rarely generates frames more than 2 or 3 fragments
65 * long. The receive descriptors address only a single buffer.
67 * There are two peculiar design issues with the VT6122. One is that
68 * receive data buffers must be aligned on a 32-bit boundary. This is
69 * not a problem where the VT6122 is used as a LOM device in x86-based
70 * systems, but on architectures that generate unaligned access traps, we
71 * have to do some copying.
73 * The other issue has to do with the way 64-bit addresses are handled.
74 * The DMA descriptors only allow you to specify 48 bits of addressing
75 * information. The remaining 16 bits are specified using one of the
76 * I/O registers. If you only have a 32-bit system, then this isn't
77 * an issue, but if you have a 64-bit system and more than 4GB of
78 * memory, you must have to make sure your network data buffers reside
79 * in the same 48-bit 'segment.'
81 * Special thanks to Ryan Fu at VIA Networking for providing documentation
82 * and sample NICs for testing.
85 #ifdef HAVE_KERNEL_OPTION_HEADERS
86 #include "opt_device_polling.h"
89 #include <sys/param.h>
90 #include <sys/endian.h>
91 #include <sys/systm.h>
92 #include <sys/sockio.h>
94 #include <sys/malloc.h>
95 #include <sys/module.h>
96 #include <sys/kernel.h>
97 #include <sys/socket.h>
98 #include <sys/sysctl.h>
101 #include <net/if_arp.h>
102 #include <net/ethernet.h>
103 #include <net/if_dl.h>
104 #include <net/if_var.h>
105 #include <net/if_media.h>
106 #include <net/if_types.h>
107 #include <net/if_vlan_var.h>
111 #include <machine/bus.h>
112 #include <machine/resource.h>
114 #include <sys/rman.h>
116 #include <dev/mii/mii.h>
117 #include <dev/mii/miivar.h>
119 #include <dev/pci/pcireg.h>
120 #include <dev/pci/pcivar.h>
122 MODULE_DEPEND(vge, pci, 1, 1, 1);
123 MODULE_DEPEND(vge, ether, 1, 1, 1);
124 MODULE_DEPEND(vge, miibus, 1, 1, 1);
126 /* "device miibus" required. See GENERIC if you get errors here. */
127 #include "miibus_if.h"
129 #include <dev/vge/if_vgereg.h>
130 #include <dev/vge/if_vgevar.h>
132 #define VGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP)
135 static int msi_disable = 0;
136 TUNABLE_INT("hw.vge.msi_disable", &msi_disable);
139 * The SQE error counter of MIB seems to report bogus value.
140 * Vendor's workaround does not seem to work on PCIe based
141 * controllers. Disable it until we find better workaround.
143 #undef VGE_ENABLE_SQEERR
146 * Various supported device vendors/types and their names.
148 static struct vge_type vge_devs[] = {
149 { VIA_VENDORID, VIA_DEVICEID_61XX,
150 "VIA Networking Velocity Gigabit Ethernet" },
154 static int vge_attach(device_t);
155 static int vge_detach(device_t);
156 static int vge_probe(device_t);
157 static int vge_resume(device_t);
158 static int vge_shutdown(device_t);
159 static int vge_suspend(device_t);
161 static void vge_cam_clear(struct vge_softc *);
162 static int vge_cam_set(struct vge_softc *, uint8_t *);
163 static void vge_clrwol(struct vge_softc *);
164 static void vge_discard_rxbuf(struct vge_softc *, int);
165 static int vge_dma_alloc(struct vge_softc *);
166 static void vge_dma_free(struct vge_softc *);
167 static void vge_dmamap_cb(void *, bus_dma_segment_t *, int, int);
169 static void vge_eeprom_getword(struct vge_softc *, int, uint16_t *);
171 static int vge_encap(struct vge_softc *, struct mbuf **);
172 #ifndef __NO_STRICT_ALIGNMENT
174 vge_fixup_rx(struct mbuf *);
176 static void vge_freebufs(struct vge_softc *);
177 static void vge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
178 static int vge_ifmedia_upd(struct ifnet *);
179 static int vge_ifmedia_upd_locked(struct vge_softc *);
180 static void vge_init(void *);
181 static void vge_init_locked(struct vge_softc *);
182 static void vge_intr(void *);
183 static void vge_intr_holdoff(struct vge_softc *);
184 static int vge_ioctl(struct ifnet *, u_long, caddr_t);
185 static void vge_link_statchg(void *);
186 static int vge_miibus_readreg(device_t, int, int);
187 static int vge_miibus_writereg(device_t, int, int, int);
188 static void vge_miipoll_start(struct vge_softc *);
189 static void vge_miipoll_stop(struct vge_softc *);
190 static int vge_newbuf(struct vge_softc *, int);
191 static void vge_read_eeprom(struct vge_softc *, caddr_t, int, int, int);
192 static void vge_reset(struct vge_softc *);
193 static int vge_rx_list_init(struct vge_softc *);
194 static int vge_rxeof(struct vge_softc *, int);
195 static void vge_rxfilter(struct vge_softc *);
196 static void vge_setmedia(struct vge_softc *);
197 static void vge_setvlan(struct vge_softc *);
198 static void vge_setwol(struct vge_softc *);
199 static void vge_start(struct ifnet *);
200 static void vge_start_locked(struct ifnet *);
201 static void vge_stats_clear(struct vge_softc *);
202 static void vge_stats_update(struct vge_softc *);
203 static void vge_stop(struct vge_softc *);
204 static void vge_sysctl_node(struct vge_softc *);
205 static int vge_tx_list_init(struct vge_softc *);
206 static void vge_txeof(struct vge_softc *);
207 static void vge_watchdog(void *);
209 static device_method_t vge_methods[] = {
210 /* Device interface */
211 DEVMETHOD(device_probe, vge_probe),
212 DEVMETHOD(device_attach, vge_attach),
213 DEVMETHOD(device_detach, vge_detach),
214 DEVMETHOD(device_suspend, vge_suspend),
215 DEVMETHOD(device_resume, vge_resume),
216 DEVMETHOD(device_shutdown, vge_shutdown),
219 DEVMETHOD(miibus_readreg, vge_miibus_readreg),
220 DEVMETHOD(miibus_writereg, vge_miibus_writereg),
225 static driver_t vge_driver = {
228 sizeof(struct vge_softc)
231 static devclass_t vge_devclass;
233 DRIVER_MODULE(vge, pci, vge_driver, vge_devclass, 0, 0);
234 DRIVER_MODULE(miibus, vge, miibus_driver, miibus_devclass, 0, 0);
238 * Read a word of data stored in the EEPROM at address 'addr.'
241 vge_eeprom_getword(struct vge_softc *sc, int addr, uint16_t *dest)
247 * Enter EEPROM embedded programming mode. In order to
248 * access the EEPROM at all, we first have to set the
249 * EELOAD bit in the CHIPCFG2 register.
251 CSR_SETBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD);
252 CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/);
254 /* Select the address of the word we want to read */
255 CSR_WRITE_1(sc, VGE_EEADDR, addr);
257 /* Issue read command */
258 CSR_SETBIT_1(sc, VGE_EECMD, VGE_EECMD_ERD);
260 /* Wait for the done bit to be set. */
261 for (i = 0; i < VGE_TIMEOUT; i++) {
262 if (CSR_READ_1(sc, VGE_EECMD) & VGE_EECMD_EDONE)
266 if (i == VGE_TIMEOUT) {
267 device_printf(sc->vge_dev, "EEPROM read timed out\n");
272 /* Read the result */
273 word = CSR_READ_2(sc, VGE_EERDDAT);
275 /* Turn off EEPROM access mode. */
276 CSR_CLRBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/);
277 CSR_CLRBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD);
284 * Read a sequence of words from the EEPROM.
287 vge_read_eeprom(struct vge_softc *sc, caddr_t dest, int off, int cnt, int swap)
291 uint16_t word = 0, *ptr;
293 for (i = 0; i < cnt; i++) {
294 vge_eeprom_getword(sc, off + i, &word);
295 ptr = (uint16_t *)(dest + (i * 2));
302 for (i = 0; i < ETHER_ADDR_LEN; i++)
303 dest[i] = CSR_READ_1(sc, VGE_PAR0 + i);
308 vge_miipoll_stop(struct vge_softc *sc)
312 CSR_WRITE_1(sc, VGE_MIICMD, 0);
314 for (i = 0; i < VGE_TIMEOUT; i++) {
316 if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL)
320 if (i == VGE_TIMEOUT)
321 device_printf(sc->vge_dev, "failed to idle MII autopoll\n");
325 vge_miipoll_start(struct vge_softc *sc)
329 /* First, make sure we're idle. */
331 CSR_WRITE_1(sc, VGE_MIICMD, 0);
332 CSR_WRITE_1(sc, VGE_MIIADDR, VGE_MIIADDR_SWMPL);
334 for (i = 0; i < VGE_TIMEOUT; i++) {
336 if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL)
340 if (i == VGE_TIMEOUT) {
341 device_printf(sc->vge_dev, "failed to idle MII autopoll\n");
345 /* Now enable auto poll mode. */
347 CSR_WRITE_1(sc, VGE_MIICMD, VGE_MIICMD_MAUTO);
349 /* And make sure it started. */
351 for (i = 0; i < VGE_TIMEOUT; i++) {
353 if ((CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) == 0)
357 if (i == VGE_TIMEOUT)
358 device_printf(sc->vge_dev, "failed to start MII autopoll\n");
362 vge_miibus_readreg(device_t dev, int phy, int reg)
364 struct vge_softc *sc;
368 sc = device_get_softc(dev);
370 vge_miipoll_stop(sc);
372 /* Specify the register we want to read. */
373 CSR_WRITE_1(sc, VGE_MIIADDR, reg);
375 /* Issue read command. */
376 CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_RCMD);
378 /* Wait for the read command bit to self-clear. */
379 for (i = 0; i < VGE_TIMEOUT; i++) {
381 if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_RCMD) == 0)
385 if (i == VGE_TIMEOUT)
386 device_printf(sc->vge_dev, "MII read timed out\n");
388 rval = CSR_READ_2(sc, VGE_MIIDATA);
390 vge_miipoll_start(sc);
396 vge_miibus_writereg(device_t dev, int phy, int reg, int data)
398 struct vge_softc *sc;
401 sc = device_get_softc(dev);
403 vge_miipoll_stop(sc);
405 /* Specify the register we want to write. */
406 CSR_WRITE_1(sc, VGE_MIIADDR, reg);
408 /* Specify the data we want to write. */
409 CSR_WRITE_2(sc, VGE_MIIDATA, data);
411 /* Issue write command. */
412 CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_WCMD);
414 /* Wait for the write command bit to self-clear. */
415 for (i = 0; i < VGE_TIMEOUT; i++) {
417 if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_WCMD) == 0)
421 if (i == VGE_TIMEOUT) {
422 device_printf(sc->vge_dev, "MII write timed out\n");
426 vge_miipoll_start(sc);
432 vge_cam_clear(struct vge_softc *sc)
437 * Turn off all the mask bits. This tells the chip
438 * that none of the entries in the CAM filter are valid.
439 * desired entries will be enabled as we fill the filter in.
442 CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
443 CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK);
444 CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE);
445 for (i = 0; i < 8; i++)
446 CSR_WRITE_1(sc, VGE_CAM0 + i, 0);
448 /* Clear the VLAN filter too. */
450 CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|VGE_CAMADDR_AVSEL|0);
451 for (i = 0; i < 8; i++)
452 CSR_WRITE_1(sc, VGE_CAM0 + i, 0);
454 CSR_WRITE_1(sc, VGE_CAMADDR, 0);
455 CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
456 CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR);
462 vge_cam_set(struct vge_softc *sc, uint8_t *addr)
466 if (sc->vge_camidx == VGE_CAM_MAXADDRS)
469 /* Select the CAM data page. */
470 CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
471 CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMDATA);
473 /* Set the filter entry we want to update and enable writing. */
474 CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|sc->vge_camidx);
476 /* Write the address to the CAM registers */
477 for (i = 0; i < ETHER_ADDR_LEN; i++)
478 CSR_WRITE_1(sc, VGE_CAM0 + i, addr[i]);
480 /* Issue a write command. */
481 CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_WRITE);
483 /* Wake for it to clear. */
484 for (i = 0; i < VGE_TIMEOUT; i++) {
486 if ((CSR_READ_1(sc, VGE_CAMCTL) & VGE_CAMCTL_WRITE) == 0)
490 if (i == VGE_TIMEOUT) {
491 device_printf(sc->vge_dev, "setting CAM filter failed\n");
496 /* Select the CAM mask page. */
497 CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
498 CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK);
500 /* Set the mask bit that enables this filter. */
501 CSR_SETBIT_1(sc, VGE_CAM0 + (sc->vge_camidx/8),
502 1<<(sc->vge_camidx & 7));
507 /* Turn off access to CAM. */
508 CSR_WRITE_1(sc, VGE_CAMADDR, 0);
509 CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
510 CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR);
516 vge_setvlan(struct vge_softc *sc)
524 cfg = CSR_READ_1(sc, VGE_RXCFG);
525 if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
526 cfg |= VGE_VTAG_OPT2;
528 cfg &= ~VGE_VTAG_OPT2;
529 CSR_WRITE_1(sc, VGE_RXCFG, cfg);
533 * Program the multicast filter. We use the 64-entry CAM filter
534 * for perfect filtering. If there's more than 64 multicast addresses,
535 * we use the hash filter instead.
538 vge_rxfilter(struct vge_softc *sc)
541 struct ifmultiaddr *ifma;
542 uint32_t h, hashes[2];
548 /* First, zot all the multicast entries. */
552 rxcfg = CSR_READ_1(sc, VGE_RXCTL);
553 rxcfg &= ~(VGE_RXCTL_RX_MCAST | VGE_RXCTL_RX_BCAST |
554 VGE_RXCTL_RX_PROMISC);
556 * Always allow VLAN oversized frames and frames for
559 rxcfg |= VGE_RXCTL_RX_GIANT | VGE_RXCTL_RX_UCAST;
562 if ((ifp->if_flags & IFF_BROADCAST) != 0)
563 rxcfg |= VGE_RXCTL_RX_BCAST;
564 if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
565 if ((ifp->if_flags & IFF_PROMISC) != 0)
566 rxcfg |= VGE_RXCTL_RX_PROMISC;
567 if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
568 hashes[0] = 0xFFFFFFFF;
569 hashes[1] = 0xFFFFFFFF;
575 /* Now program new ones */
577 TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
578 if (ifma->ifma_addr->sa_family != AF_LINK)
580 error = vge_cam_set(sc,
581 LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
586 /* If there were too many addresses, use the hash filter. */
590 TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
591 if (ifma->ifma_addr->sa_family != AF_LINK)
593 h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
594 ifma->ifma_addr), ETHER_ADDR_LEN) >> 26;
596 hashes[0] |= (1 << h);
598 hashes[1] |= (1 << (h - 32));
601 if_maddr_runlock(ifp);
604 if (hashes[0] != 0 || hashes[1] != 0)
605 rxcfg |= VGE_RXCTL_RX_MCAST;
606 CSR_WRITE_4(sc, VGE_MAR0, hashes[0]);
607 CSR_WRITE_4(sc, VGE_MAR1, hashes[1]);
608 CSR_WRITE_1(sc, VGE_RXCTL, rxcfg);
612 vge_reset(struct vge_softc *sc)
616 CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_SOFTRESET);
618 for (i = 0; i < VGE_TIMEOUT; i++) {
620 if ((CSR_READ_1(sc, VGE_CRS1) & VGE_CR1_SOFTRESET) == 0)
624 if (i == VGE_TIMEOUT) {
625 device_printf(sc->vge_dev, "soft reset timed out\n");
626 CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_STOP_FORCE);
634 * Probe for a VIA gigabit chip. Check the PCI vendor and device
635 * IDs against our list and return a device name if we find a match.
638 vge_probe(device_t dev)
644 while (t->vge_name != NULL) {
645 if ((pci_get_vendor(dev) == t->vge_vid) &&
646 (pci_get_device(dev) == t->vge_did)) {
647 device_set_desc(dev, t->vge_name);
648 return (BUS_PROBE_DEFAULT);
657 * Map a single buffer address.
660 struct vge_dmamap_arg {
661 bus_addr_t vge_busaddr;
665 vge_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
667 struct vge_dmamap_arg *ctx;
672 KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
674 ctx = (struct vge_dmamap_arg *)arg;
675 ctx->vge_busaddr = segs[0].ds_addr;
679 vge_dma_alloc(struct vge_softc *sc)
681 struct vge_dmamap_arg ctx;
682 struct vge_txdesc *txd;
683 struct vge_rxdesc *rxd;
684 bus_addr_t lowaddr, tx_ring_end, rx_ring_end;
688 * It seems old PCI controllers do not support DAC. DAC
689 * configuration can be enabled by accessing VGE_CHIPCFG3
690 * register but honor EEPROM configuration instead of
691 * blindly overriding DAC configuration. PCIe based
692 * controllers are supposed to support 64bit DMA so enable
693 * 64bit DMA on these controllers.
695 if ((sc->vge_flags & VGE_FLAG_PCIE) != 0)
696 lowaddr = BUS_SPACE_MAXADDR;
698 lowaddr = BUS_SPACE_MAXADDR_32BIT;
701 /* Create parent ring tag. */
702 error = bus_dma_tag_create(bus_get_dma_tag(sc->vge_dev),/* parent */
703 1, 0, /* algnmnt, boundary */
704 lowaddr, /* lowaddr */
705 BUS_SPACE_MAXADDR, /* highaddr */
706 NULL, NULL, /* filter, filterarg */
707 BUS_SPACE_MAXSIZE_32BIT, /* maxsize */
709 BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */
711 NULL, NULL, /* lockfunc, lockarg */
712 &sc->vge_cdata.vge_ring_tag);
714 device_printf(sc->vge_dev,
715 "could not create parent DMA tag.\n");
719 /* Create tag for Tx ring. */
720 error = bus_dma_tag_create(sc->vge_cdata.vge_ring_tag,/* parent */
721 VGE_TX_RING_ALIGN, 0, /* algnmnt, boundary */
722 BUS_SPACE_MAXADDR, /* lowaddr */
723 BUS_SPACE_MAXADDR, /* highaddr */
724 NULL, NULL, /* filter, filterarg */
725 VGE_TX_LIST_SZ, /* maxsize */
727 VGE_TX_LIST_SZ, /* maxsegsize */
729 NULL, NULL, /* lockfunc, lockarg */
730 &sc->vge_cdata.vge_tx_ring_tag);
732 device_printf(sc->vge_dev,
733 "could not allocate Tx ring DMA tag.\n");
737 /* Create tag for Rx ring. */
738 error = bus_dma_tag_create(sc->vge_cdata.vge_ring_tag,/* parent */
739 VGE_RX_RING_ALIGN, 0, /* algnmnt, boundary */
740 BUS_SPACE_MAXADDR, /* lowaddr */
741 BUS_SPACE_MAXADDR, /* highaddr */
742 NULL, NULL, /* filter, filterarg */
743 VGE_RX_LIST_SZ, /* maxsize */
745 VGE_RX_LIST_SZ, /* maxsegsize */
747 NULL, NULL, /* lockfunc, lockarg */
748 &sc->vge_cdata.vge_rx_ring_tag);
750 device_printf(sc->vge_dev,
751 "could not allocate Rx ring DMA tag.\n");
755 /* Allocate DMA'able memory and load the DMA map for Tx ring. */
756 error = bus_dmamem_alloc(sc->vge_cdata.vge_tx_ring_tag,
757 (void **)&sc->vge_rdata.vge_tx_ring,
758 BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
759 &sc->vge_cdata.vge_tx_ring_map);
761 device_printf(sc->vge_dev,
762 "could not allocate DMA'able memory for Tx ring.\n");
767 error = bus_dmamap_load(sc->vge_cdata.vge_tx_ring_tag,
768 sc->vge_cdata.vge_tx_ring_map, sc->vge_rdata.vge_tx_ring,
769 VGE_TX_LIST_SZ, vge_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
770 if (error != 0 || ctx.vge_busaddr == 0) {
771 device_printf(sc->vge_dev,
772 "could not load DMA'able memory for Tx ring.\n");
775 sc->vge_rdata.vge_tx_ring_paddr = ctx.vge_busaddr;
777 /* Allocate DMA'able memory and load the DMA map for Rx ring. */
778 error = bus_dmamem_alloc(sc->vge_cdata.vge_rx_ring_tag,
779 (void **)&sc->vge_rdata.vge_rx_ring,
780 BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
781 &sc->vge_cdata.vge_rx_ring_map);
783 device_printf(sc->vge_dev,
784 "could not allocate DMA'able memory for Rx ring.\n");
789 error = bus_dmamap_load(sc->vge_cdata.vge_rx_ring_tag,
790 sc->vge_cdata.vge_rx_ring_map, sc->vge_rdata.vge_rx_ring,
791 VGE_RX_LIST_SZ, vge_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
792 if (error != 0 || ctx.vge_busaddr == 0) {
793 device_printf(sc->vge_dev,
794 "could not load DMA'able memory for Rx ring.\n");
797 sc->vge_rdata.vge_rx_ring_paddr = ctx.vge_busaddr;
799 /* Tx/Rx descriptor queue should reside within 4GB boundary. */
800 tx_ring_end = sc->vge_rdata.vge_tx_ring_paddr + VGE_TX_LIST_SZ;
801 rx_ring_end = sc->vge_rdata.vge_rx_ring_paddr + VGE_RX_LIST_SZ;
802 if ((VGE_ADDR_HI(tx_ring_end) !=
803 VGE_ADDR_HI(sc->vge_rdata.vge_tx_ring_paddr)) ||
804 (VGE_ADDR_HI(rx_ring_end) !=
805 VGE_ADDR_HI(sc->vge_rdata.vge_rx_ring_paddr)) ||
806 VGE_ADDR_HI(tx_ring_end) != VGE_ADDR_HI(rx_ring_end)) {
807 device_printf(sc->vge_dev, "4GB boundary crossed, "
808 "switching to 32bit DMA address mode.\n");
810 /* Limit DMA address space to 32bit and try again. */
811 lowaddr = BUS_SPACE_MAXADDR_32BIT;
815 if ((sc->vge_flags & VGE_FLAG_PCIE) != 0)
816 lowaddr = VGE_BUF_DMA_MAXADDR;
818 lowaddr = BUS_SPACE_MAXADDR_32BIT;
819 /* Create parent buffer tag. */
820 error = bus_dma_tag_create(bus_get_dma_tag(sc->vge_dev),/* parent */
821 1, 0, /* algnmnt, boundary */
822 lowaddr, /* lowaddr */
823 BUS_SPACE_MAXADDR, /* highaddr */
824 NULL, NULL, /* filter, filterarg */
825 BUS_SPACE_MAXSIZE_32BIT, /* maxsize */
827 BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */
829 NULL, NULL, /* lockfunc, lockarg */
830 &sc->vge_cdata.vge_buffer_tag);
832 device_printf(sc->vge_dev,
833 "could not create parent buffer DMA tag.\n");
837 /* Create tag for Tx buffers. */
838 error = bus_dma_tag_create(sc->vge_cdata.vge_buffer_tag,/* parent */
839 1, 0, /* algnmnt, boundary */
840 BUS_SPACE_MAXADDR, /* lowaddr */
841 BUS_SPACE_MAXADDR, /* highaddr */
842 NULL, NULL, /* filter, filterarg */
843 MCLBYTES * VGE_MAXTXSEGS, /* maxsize */
844 VGE_MAXTXSEGS, /* nsegments */
845 MCLBYTES, /* maxsegsize */
847 NULL, NULL, /* lockfunc, lockarg */
848 &sc->vge_cdata.vge_tx_tag);
850 device_printf(sc->vge_dev, "could not create Tx DMA tag.\n");
854 /* Create tag for Rx buffers. */
855 error = bus_dma_tag_create(sc->vge_cdata.vge_buffer_tag,/* parent */
856 VGE_RX_BUF_ALIGN, 0, /* algnmnt, boundary */
857 BUS_SPACE_MAXADDR, /* lowaddr */
858 BUS_SPACE_MAXADDR, /* highaddr */
859 NULL, NULL, /* filter, filterarg */
860 MCLBYTES, /* maxsize */
862 MCLBYTES, /* maxsegsize */
864 NULL, NULL, /* lockfunc, lockarg */
865 &sc->vge_cdata.vge_rx_tag);
867 device_printf(sc->vge_dev, "could not create Rx DMA tag.\n");
871 /* Create DMA maps for Tx buffers. */
872 for (i = 0; i < VGE_TX_DESC_CNT; i++) {
873 txd = &sc->vge_cdata.vge_txdesc[i];
875 txd->tx_dmamap = NULL;
876 error = bus_dmamap_create(sc->vge_cdata.vge_tx_tag, 0,
879 device_printf(sc->vge_dev,
880 "could not create Tx dmamap.\n");
884 /* Create DMA maps for Rx buffers. */
885 if ((error = bus_dmamap_create(sc->vge_cdata.vge_rx_tag, 0,
886 &sc->vge_cdata.vge_rx_sparemap)) != 0) {
887 device_printf(sc->vge_dev,
888 "could not create spare Rx dmamap.\n");
891 for (i = 0; i < VGE_RX_DESC_CNT; i++) {
892 rxd = &sc->vge_cdata.vge_rxdesc[i];
894 rxd->rx_dmamap = NULL;
895 error = bus_dmamap_create(sc->vge_cdata.vge_rx_tag, 0,
898 device_printf(sc->vge_dev,
899 "could not create Rx dmamap.\n");
909 vge_dma_free(struct vge_softc *sc)
911 struct vge_txdesc *txd;
912 struct vge_rxdesc *rxd;
916 if (sc->vge_cdata.vge_tx_ring_tag != NULL) {
917 if (sc->vge_rdata.vge_tx_ring_paddr)
918 bus_dmamap_unload(sc->vge_cdata.vge_tx_ring_tag,
919 sc->vge_cdata.vge_tx_ring_map);
920 if (sc->vge_rdata.vge_tx_ring)
921 bus_dmamem_free(sc->vge_cdata.vge_tx_ring_tag,
922 sc->vge_rdata.vge_tx_ring,
923 sc->vge_cdata.vge_tx_ring_map);
924 sc->vge_rdata.vge_tx_ring = NULL;
925 sc->vge_rdata.vge_tx_ring_paddr = 0;
926 bus_dma_tag_destroy(sc->vge_cdata.vge_tx_ring_tag);
927 sc->vge_cdata.vge_tx_ring_tag = NULL;
930 if (sc->vge_cdata.vge_rx_ring_tag != NULL) {
931 if (sc->vge_rdata.vge_rx_ring_paddr)
932 bus_dmamap_unload(sc->vge_cdata.vge_rx_ring_tag,
933 sc->vge_cdata.vge_rx_ring_map);
934 if (sc->vge_rdata.vge_rx_ring)
935 bus_dmamem_free(sc->vge_cdata.vge_rx_ring_tag,
936 sc->vge_rdata.vge_rx_ring,
937 sc->vge_cdata.vge_rx_ring_map);
938 sc->vge_rdata.vge_rx_ring = NULL;
939 sc->vge_rdata.vge_rx_ring_paddr = 0;
940 bus_dma_tag_destroy(sc->vge_cdata.vge_rx_ring_tag);
941 sc->vge_cdata.vge_rx_ring_tag = NULL;
944 if (sc->vge_cdata.vge_tx_tag != NULL) {
945 for (i = 0; i < VGE_TX_DESC_CNT; i++) {
946 txd = &sc->vge_cdata.vge_txdesc[i];
947 if (txd->tx_dmamap != NULL) {
948 bus_dmamap_destroy(sc->vge_cdata.vge_tx_tag,
950 txd->tx_dmamap = NULL;
953 bus_dma_tag_destroy(sc->vge_cdata.vge_tx_tag);
954 sc->vge_cdata.vge_tx_tag = NULL;
957 if (sc->vge_cdata.vge_rx_tag != NULL) {
958 for (i = 0; i < VGE_RX_DESC_CNT; i++) {
959 rxd = &sc->vge_cdata.vge_rxdesc[i];
960 if (rxd->rx_dmamap != NULL) {
961 bus_dmamap_destroy(sc->vge_cdata.vge_rx_tag,
963 rxd->rx_dmamap = NULL;
966 if (sc->vge_cdata.vge_rx_sparemap != NULL) {
967 bus_dmamap_destroy(sc->vge_cdata.vge_rx_tag,
968 sc->vge_cdata.vge_rx_sparemap);
969 sc->vge_cdata.vge_rx_sparemap = NULL;
971 bus_dma_tag_destroy(sc->vge_cdata.vge_rx_tag);
972 sc->vge_cdata.vge_rx_tag = NULL;
975 if (sc->vge_cdata.vge_buffer_tag != NULL) {
976 bus_dma_tag_destroy(sc->vge_cdata.vge_buffer_tag);
977 sc->vge_cdata.vge_buffer_tag = NULL;
979 if (sc->vge_cdata.vge_ring_tag != NULL) {
980 bus_dma_tag_destroy(sc->vge_cdata.vge_ring_tag);
981 sc->vge_cdata.vge_ring_tag = NULL;
986 * Attach the interface. Allocate softc structures, do ifmedia
987 * setup and ethernet/BPF attach.
990 vge_attach(device_t dev)
992 u_char eaddr[ETHER_ADDR_LEN];
993 struct vge_softc *sc;
995 int error = 0, cap, i, msic, rid;
997 sc = device_get_softc(dev);
1000 mtx_init(&sc->vge_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
1002 callout_init_mtx(&sc->vge_watchdog, &sc->vge_mtx, 0);
1005 * Map control/status registers.
1007 pci_enable_busmaster(dev);
1010 sc->vge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
1013 if (sc->vge_res == NULL) {
1014 device_printf(dev, "couldn't map ports/memory\n");
1019 if (pci_find_cap(dev, PCIY_EXPRESS, &cap) == 0) {
1020 sc->vge_flags |= VGE_FLAG_PCIE;
1021 sc->vge_expcap = cap;
1023 sc->vge_flags |= VGE_FLAG_JUMBO;
1024 if (pci_find_cap(dev, PCIY_PMG, &cap) == 0) {
1025 sc->vge_flags |= VGE_FLAG_PMCAP;
1026 sc->vge_pmcap = cap;
1029 msic = pci_msi_count(dev);
1030 if (msi_disable == 0 && msic > 0) {
1032 if (pci_alloc_msi(dev, &msic) == 0) {
1034 sc->vge_flags |= VGE_FLAG_MSI;
1035 device_printf(dev, "Using %d MSI message\n",
1039 pci_release_msi(dev);
1043 /* Allocate interrupt */
1044 sc->vge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
1045 ((sc->vge_flags & VGE_FLAG_MSI) ? 0 : RF_SHAREABLE) | RF_ACTIVE);
1046 if (sc->vge_irq == NULL) {
1047 device_printf(dev, "couldn't map interrupt\n");
1052 /* Reset the adapter. */
1054 /* Reload EEPROM. */
1055 CSR_WRITE_1(sc, VGE_EECSR, VGE_EECSR_RELOAD);
1056 for (i = 0; i < VGE_TIMEOUT; i++) {
1058 if ((CSR_READ_1(sc, VGE_EECSR) & VGE_EECSR_RELOAD) == 0)
1061 if (i == VGE_TIMEOUT)
1062 device_printf(dev, "EEPROM reload timed out\n");
1064 * Clear PACPI as EEPROM reload will set the bit. Otherwise
1065 * MAC will receive magic packet which in turn confuses
1068 CSR_CLRBIT_1(sc, VGE_CHIPCFG0, VGE_CHIPCFG0_PACPI);
1071 * Get station address from the EEPROM.
1073 vge_read_eeprom(sc, (caddr_t)eaddr, VGE_EE_EADDR, 3, 0);
1075 * Save configured PHY address.
1076 * It seems the PHY address of PCIe controllers just
1077 * reflects media jump strapping status so we assume the
1078 * internal PHY address of PCIe controller is at 1.
1080 if ((sc->vge_flags & VGE_FLAG_PCIE) != 0)
1081 sc->vge_phyaddr = 1;
1083 sc->vge_phyaddr = CSR_READ_1(sc, VGE_MIICFG) &
1085 /* Clear WOL and take hardware from powerdown. */
1087 vge_sysctl_node(sc);
1088 error = vge_dma_alloc(sc);
1092 ifp = sc->vge_ifp = if_alloc(IFT_ETHER);
1094 device_printf(dev, "can not if_alloc()\n");
1099 vge_miipoll_start(sc);
1101 error = mii_attach(dev, &sc->vge_miibus, ifp, vge_ifmedia_upd,
1102 vge_ifmedia_sts, BMSR_DEFCAPMASK, sc->vge_phyaddr, MII_OFFSET_ANY,
1105 device_printf(dev, "attaching PHYs failed\n");
1110 if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1111 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1112 ifp->if_ioctl = vge_ioctl;
1113 ifp->if_capabilities = IFCAP_VLAN_MTU;
1114 ifp->if_start = vge_start;
1115 ifp->if_hwassist = VGE_CSUM_FEATURES;
1116 ifp->if_capabilities |= IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM |
1117 IFCAP_VLAN_HWTAGGING;
1118 if ((sc->vge_flags & VGE_FLAG_PMCAP) != 0)
1119 ifp->if_capabilities |= IFCAP_WOL;
1120 ifp->if_capenable = ifp->if_capabilities;
1121 #ifdef DEVICE_POLLING
1122 ifp->if_capabilities |= IFCAP_POLLING;
1124 ifp->if_init = vge_init;
1125 IFQ_SET_MAXLEN(&ifp->if_snd, VGE_TX_DESC_CNT - 1);
1126 ifp->if_snd.ifq_drv_maxlen = VGE_TX_DESC_CNT - 1;
1127 IFQ_SET_READY(&ifp->if_snd);
1130 * Call MI attach routine.
1132 ether_ifattach(ifp, eaddr);
1134 /* Tell the upper layer(s) we support long frames. */
1135 ifp->if_hdrlen = sizeof(struct ether_vlan_header);
1137 /* Hook interrupt last to avoid having to lock softc */
1138 error = bus_setup_intr(dev, sc->vge_irq, INTR_TYPE_NET|INTR_MPSAFE,
1139 NULL, vge_intr, sc, &sc->vge_intrhand);
1142 device_printf(dev, "couldn't set up irq\n");
1143 ether_ifdetach(ifp);
1155 * Shutdown hardware and free up resources. This can be called any
1156 * time after the mutex has been initialized. It is called in both
1157 * the error case in attach and the normal detach case so it needs
1158 * to be careful about only freeing resources that have actually been
1162 vge_detach(device_t dev)
1164 struct vge_softc *sc;
1167 sc = device_get_softc(dev);
1168 KASSERT(mtx_initialized(&sc->vge_mtx), ("vge mutex not initialized"));
1171 #ifdef DEVICE_POLLING
1172 if (ifp->if_capenable & IFCAP_POLLING)
1173 ether_poll_deregister(ifp);
1176 /* These should only be active if attach succeeded */
1177 if (device_is_attached(dev)) {
1178 ether_ifdetach(ifp);
1182 callout_drain(&sc->vge_watchdog);
1185 device_delete_child(dev, sc->vge_miibus);
1186 bus_generic_detach(dev);
1188 if (sc->vge_intrhand)
1189 bus_teardown_intr(dev, sc->vge_irq, sc->vge_intrhand);
1191 bus_release_resource(dev, SYS_RES_IRQ,
1192 sc->vge_flags & VGE_FLAG_MSI ? 1 : 0, sc->vge_irq);
1193 if (sc->vge_flags & VGE_FLAG_MSI)
1194 pci_release_msi(dev);
1196 bus_release_resource(dev, SYS_RES_MEMORY,
1197 PCIR_BAR(1), sc->vge_res);
1202 mtx_destroy(&sc->vge_mtx);
1208 vge_discard_rxbuf(struct vge_softc *sc, int prod)
1210 struct vge_rxdesc *rxd;
1213 rxd = &sc->vge_cdata.vge_rxdesc[prod];
1214 rxd->rx_desc->vge_sts = 0;
1215 rxd->rx_desc->vge_ctl = 0;
1218 * Note: the manual fails to document the fact that for
1219 * proper opration, the driver needs to replentish the RX
1220 * DMA ring 4 descriptors at a time (rather than one at a
1221 * time, like most chips). We can allocate the new buffers
1222 * but we should not set the OWN bits until we're ready
1223 * to hand back 4 of them in one shot.
1225 if ((prod % VGE_RXCHUNK) == (VGE_RXCHUNK - 1)) {
1226 for (i = VGE_RXCHUNK; i > 0; i--) {
1227 rxd->rx_desc->vge_sts = htole32(VGE_RDSTS_OWN);
1228 rxd = rxd->rxd_prev;
1230 sc->vge_cdata.vge_rx_commit += VGE_RXCHUNK;
1235 vge_newbuf(struct vge_softc *sc, int prod)
1237 struct vge_rxdesc *rxd;
1239 bus_dma_segment_t segs[1];
1243 m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
1247 * This is part of an evil trick to deal with strict-alignment
1248 * architectures. The VIA chip requires RX buffers to be aligned
1249 * on 32-bit boundaries, but that will hose strict-alignment
1250 * architectures. To get around this, we leave some empty space
1251 * at the start of each buffer and for non-strict-alignment hosts,
1252 * we copy the buffer back two bytes to achieve word alignment.
1253 * This is slightly more efficient than allocating a new buffer,
1254 * copying the contents, and discarding the old buffer.
1256 m->m_len = m->m_pkthdr.len = MCLBYTES;
1257 m_adj(m, VGE_RX_BUF_ALIGN);
1259 if (bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_rx_tag,
1260 sc->vge_cdata.vge_rx_sparemap, m, segs, &nsegs, 0) != 0) {
1264 KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1266 rxd = &sc->vge_cdata.vge_rxdesc[prod];
1267 if (rxd->rx_m != NULL) {
1268 bus_dmamap_sync(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap,
1269 BUS_DMASYNC_POSTREAD);
1270 bus_dmamap_unload(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap);
1272 map = rxd->rx_dmamap;
1273 rxd->rx_dmamap = sc->vge_cdata.vge_rx_sparemap;
1274 sc->vge_cdata.vge_rx_sparemap = map;
1275 bus_dmamap_sync(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap,
1276 BUS_DMASYNC_PREREAD);
1279 rxd->rx_desc->vge_sts = 0;
1280 rxd->rx_desc->vge_ctl = 0;
1281 rxd->rx_desc->vge_addrlo = htole32(VGE_ADDR_LO(segs[0].ds_addr));
1282 rxd->rx_desc->vge_addrhi = htole32(VGE_ADDR_HI(segs[0].ds_addr) |
1283 (VGE_BUFLEN(segs[0].ds_len) << 16) | VGE_RXDESC_I);
1286 * Note: the manual fails to document the fact that for
1287 * proper operation, the driver needs to replenish the RX
1288 * DMA ring 4 descriptors at a time (rather than one at a
1289 * time, like most chips). We can allocate the new buffers
1290 * but we should not set the OWN bits until we're ready
1291 * to hand back 4 of them in one shot.
1293 if ((prod % VGE_RXCHUNK) == (VGE_RXCHUNK - 1)) {
1294 for (i = VGE_RXCHUNK; i > 0; i--) {
1295 rxd->rx_desc->vge_sts = htole32(VGE_RDSTS_OWN);
1296 rxd = rxd->rxd_prev;
1298 sc->vge_cdata.vge_rx_commit += VGE_RXCHUNK;
1305 vge_tx_list_init(struct vge_softc *sc)
1307 struct vge_ring_data *rd;
1308 struct vge_txdesc *txd;
1311 VGE_LOCK_ASSERT(sc);
1313 sc->vge_cdata.vge_tx_prodidx = 0;
1314 sc->vge_cdata.vge_tx_considx = 0;
1315 sc->vge_cdata.vge_tx_cnt = 0;
1317 rd = &sc->vge_rdata;
1318 bzero(rd->vge_tx_ring, VGE_TX_LIST_SZ);
1319 for (i = 0; i < VGE_TX_DESC_CNT; i++) {
1320 txd = &sc->vge_cdata.vge_txdesc[i];
1322 txd->tx_desc = &rd->vge_tx_ring[i];
1325 bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1326 sc->vge_cdata.vge_tx_ring_map,
1327 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1333 vge_rx_list_init(struct vge_softc *sc)
1335 struct vge_ring_data *rd;
1336 struct vge_rxdesc *rxd;
1339 VGE_LOCK_ASSERT(sc);
1341 sc->vge_cdata.vge_rx_prodidx = 0;
1342 sc->vge_cdata.vge_head = NULL;
1343 sc->vge_cdata.vge_tail = NULL;
1344 sc->vge_cdata.vge_rx_commit = 0;
1346 rd = &sc->vge_rdata;
1347 bzero(rd->vge_rx_ring, VGE_RX_LIST_SZ);
1348 for (i = 0; i < VGE_RX_DESC_CNT; i++) {
1349 rxd = &sc->vge_cdata.vge_rxdesc[i];
1351 rxd->rx_desc = &rd->vge_rx_ring[i];
1354 &sc->vge_cdata.vge_rxdesc[VGE_RX_DESC_CNT - 1];
1356 rxd->rxd_prev = &sc->vge_cdata.vge_rxdesc[i - 1];
1357 if (vge_newbuf(sc, i) != 0)
1361 bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag,
1362 sc->vge_cdata.vge_rx_ring_map,
1363 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1365 sc->vge_cdata.vge_rx_commit = 0;
1371 vge_freebufs(struct vge_softc *sc)
1373 struct vge_txdesc *txd;
1374 struct vge_rxdesc *rxd;
1378 VGE_LOCK_ASSERT(sc);
1382 * Free RX and TX mbufs still in the queues.
1384 for (i = 0; i < VGE_RX_DESC_CNT; i++) {
1385 rxd = &sc->vge_cdata.vge_rxdesc[i];
1386 if (rxd->rx_m != NULL) {
1387 bus_dmamap_sync(sc->vge_cdata.vge_rx_tag,
1388 rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
1389 bus_dmamap_unload(sc->vge_cdata.vge_rx_tag,
1396 for (i = 0; i < VGE_TX_DESC_CNT; i++) {
1397 txd = &sc->vge_cdata.vge_txdesc[i];
1398 if (txd->tx_m != NULL) {
1399 bus_dmamap_sync(sc->vge_cdata.vge_tx_tag,
1400 txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
1401 bus_dmamap_unload(sc->vge_cdata.vge_tx_tag,
1405 if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
1410 #ifndef __NO_STRICT_ALIGNMENT
1411 static __inline void
1412 vge_fixup_rx(struct mbuf *m)
1415 uint16_t *src, *dst;
1417 src = mtod(m, uint16_t *);
1420 for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
1423 m->m_data -= ETHER_ALIGN;
1428 * RX handler. We support the reception of jumbo frames that have
1429 * been fragmented across multiple 2K mbuf cluster buffers.
1432 vge_rxeof(struct vge_softc *sc, int count)
1436 int prod, prog, total_len;
1437 struct vge_rxdesc *rxd;
1438 struct vge_rx_desc *cur_rx;
1439 uint32_t rxstat, rxctl;
1441 VGE_LOCK_ASSERT(sc);
1445 bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag,
1446 sc->vge_cdata.vge_rx_ring_map,
1447 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1449 prod = sc->vge_cdata.vge_rx_prodidx;
1450 for (prog = 0; count > 0 &&
1451 (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0;
1452 VGE_RX_DESC_INC(prod)) {
1453 cur_rx = &sc->vge_rdata.vge_rx_ring[prod];
1454 rxstat = le32toh(cur_rx->vge_sts);
1455 if ((rxstat & VGE_RDSTS_OWN) != 0)
1459 rxctl = le32toh(cur_rx->vge_ctl);
1460 total_len = VGE_RXBYTES(rxstat);
1461 rxd = &sc->vge_cdata.vge_rxdesc[prod];
1465 * If the 'start of frame' bit is set, this indicates
1466 * either the first fragment in a multi-fragment receive,
1467 * or an intermediate fragment. Either way, we want to
1468 * accumulate the buffers.
1470 if ((rxstat & VGE_RXPKT_SOF) != 0) {
1471 if (vge_newbuf(sc, prod) != 0) {
1472 if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
1473 VGE_CHAIN_RESET(sc);
1474 vge_discard_rxbuf(sc, prod);
1477 m->m_len = MCLBYTES - VGE_RX_BUF_ALIGN;
1478 if (sc->vge_cdata.vge_head == NULL) {
1479 sc->vge_cdata.vge_head = m;
1480 sc->vge_cdata.vge_tail = m;
1482 m->m_flags &= ~M_PKTHDR;
1483 sc->vge_cdata.vge_tail->m_next = m;
1484 sc->vge_cdata.vge_tail = m;
1490 * Bad/error frames will have the RXOK bit cleared.
1491 * However, there's one error case we want to allow:
1492 * if a VLAN tagged frame arrives and the chip can't
1493 * match it against the CAM filter, it considers this
1494 * a 'VLAN CAM filter miss' and clears the 'RXOK' bit.
1495 * We don't want to drop the frame though: our VLAN
1496 * filtering is done in software.
1497 * We also want to receive bad-checksummed frames and
1498 * and frames with bad-length.
1500 if ((rxstat & VGE_RDSTS_RXOK) == 0 &&
1501 (rxstat & (VGE_RDSTS_VIDM | VGE_RDSTS_RLERR |
1502 VGE_RDSTS_CSUMERR)) == 0) {
1503 if_inc_counter(ifp, IFCOUNTER_IERRORS, 1);
1505 * If this is part of a multi-fragment packet,
1506 * discard all the pieces.
1508 VGE_CHAIN_RESET(sc);
1509 vge_discard_rxbuf(sc, prod);
1513 if (vge_newbuf(sc, prod) != 0) {
1514 if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
1515 VGE_CHAIN_RESET(sc);
1516 vge_discard_rxbuf(sc, prod);
1520 /* Chain received mbufs. */
1521 if (sc->vge_cdata.vge_head != NULL) {
1522 m->m_len = total_len % (MCLBYTES - VGE_RX_BUF_ALIGN);
1524 * Special case: if there's 4 bytes or less
1525 * in this buffer, the mbuf can be discarded:
1526 * the last 4 bytes is the CRC, which we don't
1527 * care about anyway.
1529 if (m->m_len <= ETHER_CRC_LEN) {
1530 sc->vge_cdata.vge_tail->m_len -=
1531 (ETHER_CRC_LEN - m->m_len);
1534 m->m_len -= ETHER_CRC_LEN;
1535 m->m_flags &= ~M_PKTHDR;
1536 sc->vge_cdata.vge_tail->m_next = m;
1538 m = sc->vge_cdata.vge_head;
1539 m->m_flags |= M_PKTHDR;
1540 m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
1542 m->m_flags |= M_PKTHDR;
1543 m->m_pkthdr.len = m->m_len =
1544 (total_len - ETHER_CRC_LEN);
1547 #ifndef __NO_STRICT_ALIGNMENT
1550 m->m_pkthdr.rcvif = ifp;
1552 /* Do RX checksumming if enabled */
1553 if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 &&
1554 (rxctl & VGE_RDCTL_FRAG) == 0) {
1555 /* Check IP header checksum */
1556 if ((rxctl & VGE_RDCTL_IPPKT) != 0)
1557 m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
1558 if ((rxctl & VGE_RDCTL_IPCSUMOK) != 0)
1559 m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
1561 /* Check TCP/UDP checksum */
1562 if (rxctl & (VGE_RDCTL_TCPPKT | VGE_RDCTL_UDPPKT) &&
1563 rxctl & VGE_RDCTL_PROTOCSUMOK) {
1564 m->m_pkthdr.csum_flags |=
1565 CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
1566 m->m_pkthdr.csum_data = 0xffff;
1570 if ((rxstat & VGE_RDSTS_VTAG) != 0) {
1572 * The 32-bit rxctl register is stored in little-endian.
1573 * However, the 16-bit vlan tag is stored in big-endian,
1574 * so we have to byte swap it.
1576 m->m_pkthdr.ether_vtag =
1577 bswap16(rxctl & VGE_RDCTL_VLANID);
1578 m->m_flags |= M_VLANTAG;
1582 (*ifp->if_input)(ifp, m);
1584 sc->vge_cdata.vge_head = NULL;
1585 sc->vge_cdata.vge_tail = NULL;
1589 sc->vge_cdata.vge_rx_prodidx = prod;
1590 bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag,
1591 sc->vge_cdata.vge_rx_ring_map,
1592 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1593 /* Update residue counter. */
1594 if (sc->vge_cdata.vge_rx_commit != 0) {
1595 CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT,
1596 sc->vge_cdata.vge_rx_commit);
1597 sc->vge_cdata.vge_rx_commit = 0;
1604 vge_txeof(struct vge_softc *sc)
1607 struct vge_tx_desc *cur_tx;
1608 struct vge_txdesc *txd;
1612 VGE_LOCK_ASSERT(sc);
1616 if (sc->vge_cdata.vge_tx_cnt == 0)
1619 bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1620 sc->vge_cdata.vge_tx_ring_map,
1621 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1624 * Go through our tx list and free mbufs for those
1625 * frames that have been transmitted.
1627 cons = sc->vge_cdata.vge_tx_considx;
1628 prod = sc->vge_cdata.vge_tx_prodidx;
1629 for (; cons != prod; VGE_TX_DESC_INC(cons)) {
1630 cur_tx = &sc->vge_rdata.vge_tx_ring[cons];
1631 txstat = le32toh(cur_tx->vge_sts);
1632 if ((txstat & VGE_TDSTS_OWN) != 0)
1634 sc->vge_cdata.vge_tx_cnt--;
1635 ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1637 txd = &sc->vge_cdata.vge_txdesc[cons];
1638 bus_dmamap_sync(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap,
1639 BUS_DMASYNC_POSTWRITE);
1640 bus_dmamap_unload(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap);
1642 KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!\n",
1646 txd->tx_desc->vge_frag[0].vge_addrhi = 0;
1648 bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1649 sc->vge_cdata.vge_tx_ring_map,
1650 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1651 sc->vge_cdata.vge_tx_considx = cons;
1652 if (sc->vge_cdata.vge_tx_cnt == 0)
1657 vge_link_statchg(void *xsc)
1659 struct vge_softc *sc;
1665 VGE_LOCK_ASSERT(sc);
1667 physts = CSR_READ_1(sc, VGE_PHYSTS0);
1668 if ((physts & VGE_PHYSTS_RESETSTS) == 0) {
1669 if ((physts & VGE_PHYSTS_LINK) == 0) {
1670 sc->vge_flags &= ~VGE_FLAG_LINK;
1671 if_link_state_change(sc->vge_ifp,
1674 sc->vge_flags |= VGE_FLAG_LINK;
1675 if_link_state_change(sc->vge_ifp,
1677 CSR_WRITE_1(sc, VGE_CRC2, VGE_CR2_FDX_TXFLOWCTL_ENABLE |
1678 VGE_CR2_FDX_RXFLOWCTL_ENABLE);
1679 if ((physts & VGE_PHYSTS_FDX) != 0) {
1680 if ((physts & VGE_PHYSTS_TXFLOWCAP) != 0)
1681 CSR_WRITE_1(sc, VGE_CRS2,
1682 VGE_CR2_FDX_TXFLOWCTL_ENABLE);
1683 if ((physts & VGE_PHYSTS_RXFLOWCAP) != 0)
1684 CSR_WRITE_1(sc, VGE_CRS2,
1685 VGE_CR2_FDX_RXFLOWCTL_ENABLE);
1687 if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1688 vge_start_locked(ifp);
1692 * Restart MII auto-polling because link state change interrupt
1695 vge_miipoll_start(sc);
1698 #ifdef DEVICE_POLLING
1700 vge_poll (struct ifnet *ifp, enum poll_cmd cmd, int count)
1702 struct vge_softc *sc = ifp->if_softc;
1706 if (!(ifp->if_drv_flags & IFF_DRV_RUNNING))
1709 rx_npkts = vge_rxeof(sc, count);
1712 if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1713 vge_start_locked(ifp);
1715 if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
1717 status = CSR_READ_4(sc, VGE_ISR);
1718 if (status == 0xFFFFFFFF)
1721 CSR_WRITE_4(sc, VGE_ISR, status);
1724 * XXX check behaviour on receiver stalls.
1727 if (status & VGE_ISR_TXDMA_STALL ||
1728 status & VGE_ISR_RXDMA_STALL) {
1729 ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1730 vge_init_locked(sc);
1733 if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) {
1734 vge_rxeof(sc, count);
1735 CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
1736 CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
1743 #endif /* DEVICE_POLLING */
1748 struct vge_softc *sc;
1756 if ((sc->vge_flags & VGE_FLAG_SUSPENDED) != 0 ||
1757 (ifp->if_flags & IFF_UP) == 0) {
1762 #ifdef DEVICE_POLLING
1763 if (ifp->if_capenable & IFCAP_POLLING) {
1764 status = CSR_READ_4(sc, VGE_ISR);
1765 CSR_WRITE_4(sc, VGE_ISR, status);
1766 if (status != 0xFFFFFFFF && (status & VGE_ISR_LINKSTS) != 0)
1767 vge_link_statchg(sc);
1773 /* Disable interrupts */
1774 CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
1775 status = CSR_READ_4(sc, VGE_ISR);
1776 CSR_WRITE_4(sc, VGE_ISR, status | VGE_ISR_HOLDOFF_RELOAD);
1777 /* If the card has gone away the read returns 0xffff. */
1778 if (status == 0xFFFFFFFF || (status & VGE_INTRS) == 0)
1780 if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1781 if (status & (VGE_ISR_RXOK|VGE_ISR_RXOK_HIPRIO))
1782 vge_rxeof(sc, VGE_RX_DESC_CNT);
1783 if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) {
1784 vge_rxeof(sc, VGE_RX_DESC_CNT);
1785 CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
1786 CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
1789 if (status & (VGE_ISR_TXOK0|VGE_ISR_TXOK_HIPRIO))
1792 if (status & (VGE_ISR_TXDMA_STALL|VGE_ISR_RXDMA_STALL)) {
1793 ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1794 vge_init_locked(sc);
1797 if (status & VGE_ISR_LINKSTS)
1798 vge_link_statchg(sc);
1801 if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1802 /* Re-enable interrupts */
1803 CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
1805 if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1806 vge_start_locked(ifp);
1812 vge_encap(struct vge_softc *sc, struct mbuf **m_head)
1814 struct vge_txdesc *txd;
1815 struct vge_tx_frag *frag;
1817 bus_dma_segment_t txsegs[VGE_MAXTXSEGS];
1818 int error, i, nsegs, padlen;
1821 VGE_LOCK_ASSERT(sc);
1823 M_ASSERTPKTHDR((*m_head));
1825 /* Argh. This chip does not autopad short frames. */
1826 if ((*m_head)->m_pkthdr.len < VGE_MIN_FRAMELEN) {
1828 padlen = VGE_MIN_FRAMELEN - m->m_pkthdr.len;
1829 if (M_WRITABLE(m) == 0) {
1830 /* Get a writable copy. */
1831 m = m_dup(*m_head, M_NOWAIT);
1839 if (M_TRAILINGSPACE(m) < padlen) {
1840 m = m_defrag(m, M_NOWAIT);
1848 * Manually pad short frames, and zero the pad space
1849 * to avoid leaking data.
1851 bzero(mtod(m, char *) + m->m_pkthdr.len, padlen);
1852 m->m_pkthdr.len += padlen;
1853 m->m_len = m->m_pkthdr.len;
1857 txd = &sc->vge_cdata.vge_txdesc[sc->vge_cdata.vge_tx_prodidx];
1859 error = bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_tx_tag,
1860 txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1861 if (error == EFBIG) {
1862 m = m_collapse(*m_head, M_NOWAIT, VGE_MAXTXSEGS);
1869 error = bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_tx_tag,
1870 txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1876 } else if (error != 0)
1878 bus_dmamap_sync(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap,
1879 BUS_DMASYNC_PREWRITE);
1884 /* Configure checksum offload. */
1885 if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
1886 cflags |= VGE_TDCTL_IPCSUM;
1887 if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
1888 cflags |= VGE_TDCTL_TCPCSUM;
1889 if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
1890 cflags |= VGE_TDCTL_UDPCSUM;
1892 /* Configure VLAN. */
1893 if ((m->m_flags & M_VLANTAG) != 0)
1894 cflags |= m->m_pkthdr.ether_vtag | VGE_TDCTL_VTAG;
1895 txd->tx_desc->vge_sts = htole32(m->m_pkthdr.len << 16);
1898 * Velocity family seems to support TSO but no information
1899 * for MSS configuration is available. Also the number of
1900 * fragments supported by a descriptor is too small to hold
1901 * entire 64KB TCP/IP segment. Maybe VGE_TD_LS_MOF,
1902 * VGE_TD_LS_SOF and VGE_TD_LS_EOF could be used to build
1903 * longer chain of buffers but no additional information is
1906 * When telling the chip how many segments there are, we
1907 * must use nsegs + 1 instead of just nsegs. Darned if I
1908 * know why. This also means we can't use the last fragment
1909 * field of Tx descriptor.
1911 txd->tx_desc->vge_ctl = htole32(cflags | ((nsegs + 1) << 28) |
1913 for (i = 0; i < nsegs; i++) {
1914 frag = &txd->tx_desc->vge_frag[i];
1915 frag->vge_addrlo = htole32(VGE_ADDR_LO(txsegs[i].ds_addr));
1916 frag->vge_addrhi = htole32(VGE_ADDR_HI(txsegs[i].ds_addr) |
1917 (VGE_BUFLEN(txsegs[i].ds_len) << 16));
1920 sc->vge_cdata.vge_tx_cnt++;
1921 VGE_TX_DESC_INC(sc->vge_cdata.vge_tx_prodidx);
1924 * Finally request interrupt and give the first descriptor
1925 * ownership to hardware.
1927 txd->tx_desc->vge_ctl |= htole32(VGE_TDCTL_TIC);
1928 txd->tx_desc->vge_sts |= htole32(VGE_TDSTS_OWN);
1935 * Main transmit routine.
1939 vge_start(struct ifnet *ifp)
1941 struct vge_softc *sc;
1945 vge_start_locked(ifp);
1951 vge_start_locked(struct ifnet *ifp)
1953 struct vge_softc *sc;
1954 struct vge_txdesc *txd;
1955 struct mbuf *m_head;
1960 VGE_LOCK_ASSERT(sc);
1962 if ((sc->vge_flags & VGE_FLAG_LINK) == 0 ||
1963 (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1967 idx = sc->vge_cdata.vge_tx_prodidx;
1968 VGE_TX_DESC_DEC(idx);
1969 for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
1970 sc->vge_cdata.vge_tx_cnt < VGE_TX_DESC_CNT - 1; ) {
1971 IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1975 * Pack the data into the transmit ring. If we
1976 * don't have room, set the OACTIVE flag and wait
1977 * for the NIC to drain the ring.
1979 if (vge_encap(sc, &m_head)) {
1982 IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
1983 ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1987 txd = &sc->vge_cdata.vge_txdesc[idx];
1988 txd->tx_desc->vge_frag[0].vge_addrhi |= htole32(VGE_TXDESC_Q);
1989 VGE_TX_DESC_INC(idx);
1993 * If there's a BPF listener, bounce a copy of this frame
1996 ETHER_BPF_MTAP(ifp, m_head);
2000 bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
2001 sc->vge_cdata.vge_tx_ring_map,
2002 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2003 /* Issue a transmit command. */
2004 CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_WAK0);
2006 * Set a timeout in case the chip goes out to lunch.
2015 struct vge_softc *sc = xsc;
2018 vge_init_locked(sc);
2023 vge_init_locked(struct vge_softc *sc)
2025 struct ifnet *ifp = sc->vge_ifp;
2028 VGE_LOCK_ASSERT(sc);
2030 if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2034 * Cancel pending I/O and free all RX/TX buffers.
2038 vge_miipoll_start(sc);
2041 * Initialize the RX and TX descriptors and mbufs.
2044 error = vge_rx_list_init(sc);
2046 device_printf(sc->vge_dev, "no memory for Rx buffers.\n");
2049 vge_tx_list_init(sc);
2050 /* Clear MAC statistics. */
2051 vge_stats_clear(sc);
2052 /* Set our station address */
2053 for (i = 0; i < ETHER_ADDR_LEN; i++)
2054 CSR_WRITE_1(sc, VGE_PAR0 + i, IF_LLADDR(sc->vge_ifp)[i]);
2057 * Set receive FIFO threshold. Also allow transmission and
2058 * reception of VLAN tagged frames.
2060 CSR_CLRBIT_1(sc, VGE_RXCFG, VGE_RXCFG_FIFO_THR|VGE_RXCFG_VTAGOPT);
2061 CSR_SETBIT_1(sc, VGE_RXCFG, VGE_RXFIFOTHR_128BYTES);
2063 /* Set DMA burst length */
2064 CSR_CLRBIT_1(sc, VGE_DMACFG0, VGE_DMACFG0_BURSTLEN);
2065 CSR_SETBIT_1(sc, VGE_DMACFG0, VGE_DMABURST_128);
2067 CSR_SETBIT_1(sc, VGE_TXCFG, VGE_TXCFG_ARB_PRIO|VGE_TXCFG_NONBLK);
2069 /* Set collision backoff algorithm */
2070 CSR_CLRBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_CRANDOM|
2071 VGE_CHIPCFG1_CAP|VGE_CHIPCFG1_MBA|VGE_CHIPCFG1_BAKOPT);
2072 CSR_SETBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_OFSET);
2074 /* Disable LPSEL field in priority resolution */
2075 CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_LPSEL_DIS);
2078 * Load the addresses of the DMA queues into the chip.
2079 * Note that we only use one transmit queue.
2082 CSR_WRITE_4(sc, VGE_TXDESC_HIADDR,
2083 VGE_ADDR_HI(sc->vge_rdata.vge_tx_ring_paddr));
2084 CSR_WRITE_4(sc, VGE_TXDESC_ADDR_LO0,
2085 VGE_ADDR_LO(sc->vge_rdata.vge_tx_ring_paddr));
2086 CSR_WRITE_2(sc, VGE_TXDESCNUM, VGE_TX_DESC_CNT - 1);
2088 CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO,
2089 VGE_ADDR_LO(sc->vge_rdata.vge_rx_ring_paddr));
2090 CSR_WRITE_2(sc, VGE_RXDESCNUM, VGE_RX_DESC_CNT - 1);
2091 CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT, VGE_RX_DESC_CNT);
2093 /* Configure interrupt moderation. */
2094 vge_intr_holdoff(sc);
2096 /* Enable and wake up the RX descriptor queue */
2097 CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
2098 CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
2100 /* Enable the TX descriptor queue */
2101 CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_RUN0);
2103 /* Init the cam filter. */
2106 /* Set up receiver filter. */
2110 /* Initialize pause timer. */
2111 CSR_WRITE_2(sc, VGE_TX_PAUSE_TIMER, 0xFFFF);
2113 * Initialize flow control parameters.
2114 * TX XON high threshold : 48
2115 * TX pause low threshold : 24
2116 * Disable hald-duplex flow control
2118 CSR_WRITE_1(sc, VGE_CRC2, 0xFF);
2119 CSR_WRITE_1(sc, VGE_CRS2, VGE_CR2_XON_ENABLE | 0x0B);
2121 /* Enable jumbo frame reception (if desired) */
2123 /* Start the MAC. */
2124 CSR_WRITE_1(sc, VGE_CRC0, VGE_CR0_STOP);
2125 CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_NOPOLL);
2126 CSR_WRITE_1(sc, VGE_CRS0,
2127 VGE_CR0_TX_ENABLE|VGE_CR0_RX_ENABLE|VGE_CR0_START);
2129 #ifdef DEVICE_POLLING
2131 * Disable interrupts except link state change if we are polling.
2133 if (ifp->if_capenable & IFCAP_POLLING) {
2134 CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS_POLLING);
2135 } else /* otherwise ... */
2139 * Enable interrupts.
2141 CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS);
2143 CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2144 CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
2146 sc->vge_flags &= ~VGE_FLAG_LINK;
2147 vge_ifmedia_upd_locked(sc);
2149 ifp->if_drv_flags |= IFF_DRV_RUNNING;
2150 ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2151 callout_reset(&sc->vge_watchdog, hz, vge_watchdog, sc);
2155 * Set media options.
2158 vge_ifmedia_upd(struct ifnet *ifp)
2160 struct vge_softc *sc;
2165 error = vge_ifmedia_upd_locked(sc);
2172 vge_ifmedia_upd_locked(struct vge_softc *sc)
2174 struct mii_data *mii;
2175 struct mii_softc *miisc;
2178 mii = device_get_softc(sc->vge_miibus);
2179 LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
2182 error = mii_mediachg(mii);
2188 * Report current media status.
2191 vge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2193 struct vge_softc *sc;
2194 struct mii_data *mii;
2197 mii = device_get_softc(sc->vge_miibus);
2200 if ((ifp->if_flags & IFF_UP) == 0) {
2205 ifmr->ifm_active = mii->mii_media_active;
2206 ifmr->ifm_status = mii->mii_media_status;
2211 vge_setmedia(struct vge_softc *sc)
2213 struct mii_data *mii;
2214 struct ifmedia_entry *ife;
2216 mii = device_get_softc(sc->vge_miibus);
2217 ife = mii->mii_media.ifm_cur;
2220 * If the user manually selects a media mode, we need to turn
2221 * on the forced MAC mode bit in the DIAGCTL register. If the
2222 * user happens to choose a full duplex mode, we also need to
2223 * set the 'force full duplex' bit. This applies only to
2224 * 10Mbps and 100Mbps speeds. In autoselect mode, forced MAC
2225 * mode is disabled, and in 1000baseT mode, full duplex is
2226 * always implied, so we turn on the forced mode bit but leave
2227 * the FDX bit cleared.
2230 switch (IFM_SUBTYPE(ife->ifm_media)) {
2232 CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2233 CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2236 CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2237 CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2241 CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2242 if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) {
2243 CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2245 CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2249 device_printf(sc->vge_dev, "unknown media type: %x\n",
2250 IFM_SUBTYPE(ife->ifm_media));
2256 vge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
2258 struct vge_softc *sc = ifp->if_softc;
2259 struct ifreq *ifr = (struct ifreq *) data;
2260 struct mii_data *mii;
2261 int error = 0, mask;
2266 if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > VGE_JUMBO_MTU)
2268 else if (ifp->if_mtu != ifr->ifr_mtu) {
2269 if (ifr->ifr_mtu > ETHERMTU &&
2270 (sc->vge_flags & VGE_FLAG_JUMBO) == 0)
2273 ifp->if_mtu = ifr->ifr_mtu;
2279 if ((ifp->if_flags & IFF_UP) != 0) {
2280 if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
2281 ((ifp->if_flags ^ sc->vge_if_flags) &
2282 (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2285 vge_init_locked(sc);
2286 } else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2288 sc->vge_if_flags = ifp->if_flags;
2294 if (ifp->if_drv_flags & IFF_DRV_RUNNING)
2300 mii = device_get_softc(sc->vge_miibus);
2301 error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
2304 mask = ifr->ifr_reqcap ^ ifp->if_capenable;
2305 #ifdef DEVICE_POLLING
2306 if (mask & IFCAP_POLLING) {
2307 if (ifr->ifr_reqcap & IFCAP_POLLING) {
2308 error = ether_poll_register(vge_poll, ifp);
2312 /* Disable interrupts */
2313 CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS_POLLING);
2314 CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2315 CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
2316 ifp->if_capenable |= IFCAP_POLLING;
2319 error = ether_poll_deregister(ifp);
2320 /* Enable interrupts. */
2322 CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS);
2323 CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2324 CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
2325 ifp->if_capenable &= ~IFCAP_POLLING;
2329 #endif /* DEVICE_POLLING */
2331 if ((mask & IFCAP_TXCSUM) != 0 &&
2332 (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
2333 ifp->if_capenable ^= IFCAP_TXCSUM;
2334 if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
2335 ifp->if_hwassist |= VGE_CSUM_FEATURES;
2337 ifp->if_hwassist &= ~VGE_CSUM_FEATURES;
2339 if ((mask & IFCAP_RXCSUM) != 0 &&
2340 (ifp->if_capabilities & IFCAP_RXCSUM) != 0)
2341 ifp->if_capenable ^= IFCAP_RXCSUM;
2342 if ((mask & IFCAP_WOL_UCAST) != 0 &&
2343 (ifp->if_capabilities & IFCAP_WOL_UCAST) != 0)
2344 ifp->if_capenable ^= IFCAP_WOL_UCAST;
2345 if ((mask & IFCAP_WOL_MCAST) != 0 &&
2346 (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0)
2347 ifp->if_capenable ^= IFCAP_WOL_MCAST;
2348 if ((mask & IFCAP_WOL_MAGIC) != 0 &&
2349 (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
2350 ifp->if_capenable ^= IFCAP_WOL_MAGIC;
2351 if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
2352 (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
2353 ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
2354 if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
2355 (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) {
2356 ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
2360 VLAN_CAPABILITIES(ifp);
2363 error = ether_ioctl(ifp, command, data);
2371 vge_watchdog(void *arg)
2373 struct vge_softc *sc;
2377 VGE_LOCK_ASSERT(sc);
2378 vge_stats_update(sc);
2379 callout_reset(&sc->vge_watchdog, hz, vge_watchdog, sc);
2380 if (sc->vge_timer == 0 || --sc->vge_timer > 0)
2384 if_printf(ifp, "watchdog timeout\n");
2385 if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2388 vge_rxeof(sc, VGE_RX_DESC_CNT);
2390 ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2391 vge_init_locked(sc);
2395 * Stop the adapter and free any mbufs allocated to the
2399 vge_stop(struct vge_softc *sc)
2403 VGE_LOCK_ASSERT(sc);
2406 callout_stop(&sc->vge_watchdog);
2408 ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2410 CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
2411 CSR_WRITE_1(sc, VGE_CRS0, VGE_CR0_STOP);
2412 CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2413 CSR_WRITE_2(sc, VGE_TXQCSRC, 0xFFFF);
2414 CSR_WRITE_1(sc, VGE_RXQCSRC, 0xFF);
2415 CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO, 0);
2417 vge_stats_update(sc);
2418 VGE_CHAIN_RESET(sc);
2424 * Device suspend routine. Stop the interface and save some PCI
2425 * settings in case the BIOS doesn't restore them properly on
2429 vge_suspend(device_t dev)
2431 struct vge_softc *sc;
2433 sc = device_get_softc(dev);
2438 sc->vge_flags |= VGE_FLAG_SUSPENDED;
2445 * Device resume routine. Restore some PCI settings in case the BIOS
2446 * doesn't, re-enable busmastering, and restart the interface if
2450 vge_resume(device_t dev)
2452 struct vge_softc *sc;
2456 sc = device_get_softc(dev);
2458 if ((sc->vge_flags & VGE_FLAG_PMCAP) != 0) {
2459 /* Disable PME and clear PME status. */
2460 pmstat = pci_read_config(sc->vge_dev,
2461 sc->vge_pmcap + PCIR_POWER_STATUS, 2);
2462 if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) {
2463 pmstat &= ~PCIM_PSTAT_PMEENABLE;
2464 pci_write_config(sc->vge_dev,
2465 sc->vge_pmcap + PCIR_POWER_STATUS, pmstat, 2);
2469 /* Restart MII auto-polling. */
2470 vge_miipoll_start(sc);
2472 /* Reinitialize interface if necessary. */
2473 if ((ifp->if_flags & IFF_UP) != 0) {
2474 ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2475 vge_init_locked(sc);
2477 sc->vge_flags &= ~VGE_FLAG_SUSPENDED;
2484 * Stop all chip I/O so that the kernel's probe routines don't
2485 * get confused by errant DMAs when rebooting.
2488 vge_shutdown(device_t dev)
2491 return (vge_suspend(dev));
2494 #define VGE_SYSCTL_STAT_ADD32(c, h, n, p, d) \
2495 SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
2498 vge_sysctl_node(struct vge_softc *sc)
2500 struct sysctl_ctx_list *ctx;
2501 struct sysctl_oid_list *child, *parent;
2502 struct sysctl_oid *tree;
2503 struct vge_hw_stats *stats;
2505 stats = &sc->vge_stats;
2506 ctx = device_get_sysctl_ctx(sc->vge_dev);
2507 child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->vge_dev));
2509 SYSCTL_ADD_INT(ctx, child, OID_AUTO, "int_holdoff",
2510 CTLFLAG_RW, &sc->vge_int_holdoff, 0, "interrupt holdoff");
2511 SYSCTL_ADD_INT(ctx, child, OID_AUTO, "rx_coal_pkt",
2512 CTLFLAG_RW, &sc->vge_rx_coal_pkt, 0, "rx coalescing packet");
2513 SYSCTL_ADD_INT(ctx, child, OID_AUTO, "tx_coal_pkt",
2514 CTLFLAG_RW, &sc->vge_tx_coal_pkt, 0, "tx coalescing packet");
2516 /* Pull in device tunables. */
2517 sc->vge_int_holdoff = VGE_INT_HOLDOFF_DEFAULT;
2518 resource_int_value(device_get_name(sc->vge_dev),
2519 device_get_unit(sc->vge_dev), "int_holdoff", &sc->vge_int_holdoff);
2520 sc->vge_rx_coal_pkt = VGE_RX_COAL_PKT_DEFAULT;
2521 resource_int_value(device_get_name(sc->vge_dev),
2522 device_get_unit(sc->vge_dev), "rx_coal_pkt", &sc->vge_rx_coal_pkt);
2523 sc->vge_tx_coal_pkt = VGE_TX_COAL_PKT_DEFAULT;
2524 resource_int_value(device_get_name(sc->vge_dev),
2525 device_get_unit(sc->vge_dev), "tx_coal_pkt", &sc->vge_tx_coal_pkt);
2527 tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
2528 NULL, "VGE statistics");
2529 parent = SYSCTL_CHILDREN(tree);
2531 /* Rx statistics. */
2532 tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
2533 NULL, "RX MAC statistics");
2534 child = SYSCTL_CHILDREN(tree);
2535 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames",
2536 &stats->rx_frames, "frames");
2537 VGE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
2538 &stats->rx_good_frames, "Good frames");
2539 VGE_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows",
2540 &stats->rx_fifo_oflows, "FIFO overflows");
2541 VGE_SYSCTL_STAT_ADD32(ctx, child, "runts",
2542 &stats->rx_runts, "Too short frames");
2543 VGE_SYSCTL_STAT_ADD32(ctx, child, "runts_errs",
2544 &stats->rx_runts_errs, "Too short frames with errors");
2545 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
2546 &stats->rx_pkts_64, "64 bytes frames");
2547 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
2548 &stats->rx_pkts_65_127, "65 to 127 bytes frames");
2549 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
2550 &stats->rx_pkts_128_255, "128 to 255 bytes frames");
2551 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
2552 &stats->rx_pkts_256_511, "256 to 511 bytes frames");
2553 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
2554 &stats->rx_pkts_512_1023, "512 to 1023 bytes frames");
2555 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
2556 &stats->rx_pkts_1024_1518, "1024 to 1518 bytes frames");
2557 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max",
2558 &stats->rx_pkts_1519_max, "1519 to max frames");
2559 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max_errs",
2560 &stats->rx_pkts_1519_max_errs, "1519 to max frames with error");
2561 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_jumbo",
2562 &stats->rx_jumbos, "Jumbo frames");
2563 VGE_SYSCTL_STAT_ADD32(ctx, child, "crcerrs",
2564 &stats->rx_crcerrs, "CRC errors");
2565 VGE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
2566 &stats->rx_pause_frames, "CRC errors");
2567 VGE_SYSCTL_STAT_ADD32(ctx, child, "align_errs",
2568 &stats->rx_alignerrs, "Alignment errors");
2569 VGE_SYSCTL_STAT_ADD32(ctx, child, "nobufs",
2570 &stats->rx_nobufs, "Frames with no buffer event");
2571 VGE_SYSCTL_STAT_ADD32(ctx, child, "sym_errs",
2572 &stats->rx_symerrs, "Frames with symbol errors");
2573 VGE_SYSCTL_STAT_ADD32(ctx, child, "len_errs",
2574 &stats->rx_lenerrs, "Frames with length mismatched");
2576 /* Tx statistics. */
2577 tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
2578 NULL, "TX MAC statistics");
2579 child = SYSCTL_CHILDREN(tree);
2580 VGE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
2581 &stats->tx_good_frames, "Good frames");
2582 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
2583 &stats->tx_pkts_64, "64 bytes frames");
2584 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
2585 &stats->tx_pkts_65_127, "65 to 127 bytes frames");
2586 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
2587 &stats->tx_pkts_128_255, "128 to 255 bytes frames");
2588 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
2589 &stats->tx_pkts_256_511, "256 to 511 bytes frames");
2590 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
2591 &stats->tx_pkts_512_1023, "512 to 1023 bytes frames");
2592 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
2593 &stats->tx_pkts_1024_1518, "1024 to 1518 bytes frames");
2594 VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_jumbo",
2595 &stats->tx_jumbos, "Jumbo frames");
2596 VGE_SYSCTL_STAT_ADD32(ctx, child, "colls",
2597 &stats->tx_colls, "Collisions");
2598 VGE_SYSCTL_STAT_ADD32(ctx, child, "late_colls",
2599 &stats->tx_latecolls, "Late collisions");
2600 VGE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
2601 &stats->tx_pause, "Pause frames");
2602 #ifdef VGE_ENABLE_SQEERR
2603 VGE_SYSCTL_STAT_ADD32(ctx, child, "sqeerrs",
2604 &stats->tx_sqeerrs, "SQE errors");
2606 /* Clear MAC statistics. */
2607 vge_stats_clear(sc);
2610 #undef VGE_SYSCTL_STAT_ADD32
2613 vge_stats_clear(struct vge_softc *sc)
2617 CSR_WRITE_1(sc, VGE_MIBCSR,
2618 CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_FREEZE);
2619 CSR_WRITE_1(sc, VGE_MIBCSR,
2620 CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_CLR);
2621 for (i = VGE_TIMEOUT; i > 0; i--) {
2623 if ((CSR_READ_1(sc, VGE_MIBCSR) & VGE_MIBCSR_CLR) == 0)
2627 device_printf(sc->vge_dev, "MIB clear timed out!\n");
2628 CSR_WRITE_1(sc, VGE_MIBCSR, CSR_READ_1(sc, VGE_MIBCSR) &
2629 ~VGE_MIBCSR_FREEZE);
2633 vge_stats_update(struct vge_softc *sc)
2635 struct vge_hw_stats *stats;
2637 uint32_t mib[VGE_MIB_CNT], val;
2640 VGE_LOCK_ASSERT(sc);
2642 stats = &sc->vge_stats;
2645 CSR_WRITE_1(sc, VGE_MIBCSR,
2646 CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_FLUSH);
2647 for (i = VGE_TIMEOUT; i > 0; i--) {
2649 if ((CSR_READ_1(sc, VGE_MIBCSR) & VGE_MIBCSR_FLUSH) == 0)
2653 device_printf(sc->vge_dev, "MIB counter dump timed out!\n");
2654 vge_stats_clear(sc);
2658 bzero(mib, sizeof(mib));
2660 /* Set MIB read index to 0. */
2661 CSR_WRITE_1(sc, VGE_MIBCSR,
2662 CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_RINI);
2663 for (i = 0; i < VGE_MIB_CNT; i++) {
2664 val = CSR_READ_4(sc, VGE_MIBDATA);
2665 if (i != VGE_MIB_DATA_IDX(val)) {
2666 /* Reading interrupted. */
2669 mib[i] = val & VGE_MIB_DATA_MASK;
2673 stats->rx_frames += mib[VGE_MIB_RX_FRAMES];
2674 stats->rx_good_frames += mib[VGE_MIB_RX_GOOD_FRAMES];
2675 stats->rx_fifo_oflows += mib[VGE_MIB_RX_FIFO_OVERRUNS];
2676 stats->rx_runts += mib[VGE_MIB_RX_RUNTS];
2677 stats->rx_runts_errs += mib[VGE_MIB_RX_RUNTS_ERRS];
2678 stats->rx_pkts_64 += mib[VGE_MIB_RX_PKTS_64];
2679 stats->rx_pkts_65_127 += mib[VGE_MIB_RX_PKTS_65_127];
2680 stats->rx_pkts_128_255 += mib[VGE_MIB_RX_PKTS_128_255];
2681 stats->rx_pkts_256_511 += mib[VGE_MIB_RX_PKTS_256_511];
2682 stats->rx_pkts_512_1023 += mib[VGE_MIB_RX_PKTS_512_1023];
2683 stats->rx_pkts_1024_1518 += mib[VGE_MIB_RX_PKTS_1024_1518];
2684 stats->rx_pkts_1519_max += mib[VGE_MIB_RX_PKTS_1519_MAX];
2685 stats->rx_pkts_1519_max_errs += mib[VGE_MIB_RX_PKTS_1519_MAX_ERRS];
2686 stats->rx_jumbos += mib[VGE_MIB_RX_JUMBOS];
2687 stats->rx_crcerrs += mib[VGE_MIB_RX_CRCERRS];
2688 stats->rx_pause_frames += mib[VGE_MIB_RX_PAUSE];
2689 stats->rx_alignerrs += mib[VGE_MIB_RX_ALIGNERRS];
2690 stats->rx_nobufs += mib[VGE_MIB_RX_NOBUFS];
2691 stats->rx_symerrs += mib[VGE_MIB_RX_SYMERRS];
2692 stats->rx_lenerrs += mib[VGE_MIB_RX_LENERRS];
2695 stats->tx_good_frames += mib[VGE_MIB_TX_GOOD_FRAMES];
2696 stats->tx_pkts_64 += mib[VGE_MIB_TX_PKTS_64];
2697 stats->tx_pkts_65_127 += mib[VGE_MIB_TX_PKTS_65_127];
2698 stats->tx_pkts_128_255 += mib[VGE_MIB_TX_PKTS_128_255];
2699 stats->tx_pkts_256_511 += mib[VGE_MIB_TX_PKTS_256_511];
2700 stats->tx_pkts_512_1023 += mib[VGE_MIB_TX_PKTS_512_1023];
2701 stats->tx_pkts_1024_1518 += mib[VGE_MIB_TX_PKTS_1024_1518];
2702 stats->tx_jumbos += mib[VGE_MIB_TX_JUMBOS];
2703 stats->tx_colls += mib[VGE_MIB_TX_COLLS];
2704 stats->tx_pause += mib[VGE_MIB_TX_PAUSE];
2705 #ifdef VGE_ENABLE_SQEERR
2706 stats->tx_sqeerrs += mib[VGE_MIB_TX_SQEERRS];
2708 stats->tx_latecolls += mib[VGE_MIB_TX_LATECOLLS];
2710 /* Update counters in ifnet. */
2711 if_inc_counter(ifp, IFCOUNTER_OPACKETS, mib[VGE_MIB_TX_GOOD_FRAMES]);
2713 if_inc_counter(ifp, IFCOUNTER_COLLISIONS,
2714 mib[VGE_MIB_TX_COLLS] + mib[VGE_MIB_TX_LATECOLLS]);
2716 if_inc_counter(ifp, IFCOUNTER_OERRORS,
2717 mib[VGE_MIB_TX_COLLS] + mib[VGE_MIB_TX_LATECOLLS]);
2719 if_inc_counter(ifp, IFCOUNTER_IPACKETS, mib[VGE_MIB_RX_GOOD_FRAMES]);
2721 if_inc_counter(ifp, IFCOUNTER_IERRORS,
2722 mib[VGE_MIB_RX_FIFO_OVERRUNS] +
2723 mib[VGE_MIB_RX_RUNTS] +
2724 mib[VGE_MIB_RX_RUNTS_ERRS] +
2725 mib[VGE_MIB_RX_CRCERRS] +
2726 mib[VGE_MIB_RX_ALIGNERRS] +
2727 mib[VGE_MIB_RX_NOBUFS] +
2728 mib[VGE_MIB_RX_SYMERRS] +
2729 mib[VGE_MIB_RX_LENERRS]);
2733 vge_intr_holdoff(struct vge_softc *sc)
2737 VGE_LOCK_ASSERT(sc);
2740 * Set Tx interrupt supression threshold.
2741 * It's possible to use single-shot timer in VGE_CRS1 register
2742 * in Tx path such that driver can remove most of Tx completion
2743 * interrupts. However this requires additional access to
2744 * VGE_CRS1 register to reload the timer in addintion to
2745 * activating Tx kick command. Another downside is we don't know
2746 * what single-shot timer value should be used in advance so
2747 * reclaiming transmitted mbufs could be delayed a lot which in
2748 * turn slows down Tx operation.
2750 CSR_WRITE_1(sc, VGE_CAMCTL, VGE_PAGESEL_TXSUPPTHR);
2751 CSR_WRITE_1(sc, VGE_TXSUPPTHR, sc->vge_tx_coal_pkt);
2753 /* Set Rx interrupt suppresion threshold. */
2754 CSR_WRITE_1(sc, VGE_CAMCTL, VGE_PAGESEL_RXSUPPTHR);
2755 CSR_WRITE_1(sc, VGE_RXSUPPTHR, sc->vge_rx_coal_pkt);
2757 intctl = CSR_READ_1(sc, VGE_INTCTL1);
2758 intctl &= ~VGE_INTCTL_SC_RELOAD;
2759 intctl |= VGE_INTCTL_HC_RELOAD;
2760 if (sc->vge_tx_coal_pkt <= 0)
2761 intctl |= VGE_INTCTL_TXINTSUP_DISABLE;
2763 intctl &= ~VGE_INTCTL_TXINTSUP_DISABLE;
2764 if (sc->vge_rx_coal_pkt <= 0)
2765 intctl |= VGE_INTCTL_RXINTSUP_DISABLE;
2767 intctl &= ~VGE_INTCTL_RXINTSUP_DISABLE;
2768 CSR_WRITE_1(sc, VGE_INTCTL1, intctl);
2769 CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_HOLDOFF);
2770 if (sc->vge_int_holdoff > 0) {
2771 /* Set interrupt holdoff timer. */
2772 CSR_WRITE_1(sc, VGE_CAMCTL, VGE_PAGESEL_INTHLDOFF);
2773 CSR_WRITE_1(sc, VGE_INTHOLDOFF,
2774 VGE_INT_HOLDOFF_USEC(sc->vge_int_holdoff));
2775 /* Enable holdoff timer. */
2776 CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_HOLDOFF);
2781 vge_setlinkspeed(struct vge_softc *sc)
2783 struct mii_data *mii;
2786 VGE_LOCK_ASSERT(sc);
2788 mii = device_get_softc(sc->vge_miibus);
2791 if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
2792 (IFM_ACTIVE | IFM_AVALID)) {
2793 switch IFM_SUBTYPE(mii->mii_media_active) {
2803 /* Clear forced MAC speed/duplex configuration. */
2804 CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2805 CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2806 vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_100T2CR, 0);
2807 vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_ANAR,
2808 ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
2809 vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_BMCR,
2810 BMCR_AUTOEN | BMCR_STARTNEG);
2813 /* Poll link state until vge(4) get a 10/100 link. */
2814 for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
2816 if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
2817 == (IFM_ACTIVE | IFM_AVALID)) {
2818 switch (IFM_SUBTYPE(mii->mii_media_active)) {
2827 pause("vgelnk", hz);
2830 if (i == MII_ANEGTICKS_GIGE)
2831 device_printf(sc->vge_dev, "establishing link failed, "
2832 "WOL may not work!");
2835 * No link, force MAC to have 100Mbps, full-duplex link.
2836 * This is the last resort and may/may not work.
2838 mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
2839 mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
2843 vge_setwol(struct vge_softc *sc)
2849 VGE_LOCK_ASSERT(sc);
2851 if ((sc->vge_flags & VGE_FLAG_PMCAP) == 0) {
2852 /* No PME capability, PHY power down. */
2853 vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_BMCR,
2855 vge_miipoll_stop(sc);
2861 /* Clear WOL on pattern match. */
2862 CSR_WRITE_1(sc, VGE_WOLCR0C, VGE_WOLCR0_PATTERN_ALL);
2863 /* Disable WOL on magic/unicast packet. */
2864 CSR_WRITE_1(sc, VGE_WOLCR1C, 0x0F);
2865 CSR_WRITE_1(sc, VGE_WOLCFGC, VGE_WOLCFG_SAB | VGE_WOLCFG_SAM |
2867 if ((ifp->if_capenable & IFCAP_WOL) != 0) {
2868 vge_setlinkspeed(sc);
2870 if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0)
2871 val |= VGE_WOLCR1_UCAST;
2872 if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
2873 val |= VGE_WOLCR1_MAGIC;
2874 CSR_WRITE_1(sc, VGE_WOLCR1S, val);
2876 if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
2877 val |= VGE_WOLCFG_SAM | VGE_WOLCFG_SAB;
2878 CSR_WRITE_1(sc, VGE_WOLCFGS, val | VGE_WOLCFG_PMEOVR);
2879 /* Disable MII auto-polling. */
2880 vge_miipoll_stop(sc);
2882 CSR_SETBIT_1(sc, VGE_DIAGCTL,
2883 VGE_DIAGCTL_MACFORCE | VGE_DIAGCTL_FDXFORCE);
2884 CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_GMII);
2886 /* Clear WOL status on pattern match. */
2887 CSR_WRITE_1(sc, VGE_WOLSR0C, 0xFF);
2888 CSR_WRITE_1(sc, VGE_WOLSR1C, 0xFF);
2890 val = CSR_READ_1(sc, VGE_PWRSTAT);
2891 val |= VGE_STICKHW_SWPTAG;
2892 CSR_WRITE_1(sc, VGE_PWRSTAT, val);
2893 /* Put hardware into sleep. */
2894 val = CSR_READ_1(sc, VGE_PWRSTAT);
2895 val |= VGE_STICKHW_DS0 | VGE_STICKHW_DS1;
2896 CSR_WRITE_1(sc, VGE_PWRSTAT, val);
2897 /* Request PME if WOL is requested. */
2898 pmstat = pci_read_config(sc->vge_dev, sc->vge_pmcap +
2899 PCIR_POWER_STATUS, 2);
2900 pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
2901 if ((ifp->if_capenable & IFCAP_WOL) != 0)
2902 pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
2903 pci_write_config(sc->vge_dev, sc->vge_pmcap + PCIR_POWER_STATUS,
2908 vge_clrwol(struct vge_softc *sc)
2912 val = CSR_READ_1(sc, VGE_PWRSTAT);
2913 val &= ~VGE_STICKHW_SWPTAG;
2914 CSR_WRITE_1(sc, VGE_PWRSTAT, val);
2915 /* Disable WOL and clear power state indicator. */
2916 val = CSR_READ_1(sc, VGE_PWRSTAT);
2917 val &= ~(VGE_STICKHW_DS0 | VGE_STICKHW_DS1);
2918 CSR_WRITE_1(sc, VGE_PWRSTAT, val);
2920 CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_GMII);
2921 CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2923 /* Clear WOL on pattern match. */
2924 CSR_WRITE_1(sc, VGE_WOLCR0C, VGE_WOLCR0_PATTERN_ALL);
2925 /* Disable WOL on magic/unicast packet. */
2926 CSR_WRITE_1(sc, VGE_WOLCR1C, 0x0F);
2927 CSR_WRITE_1(sc, VGE_WOLCFGC, VGE_WOLCFG_SAB | VGE_WOLCFG_SAM |
2929 /* Clear WOL status on pattern match. */
2930 CSR_WRITE_1(sc, VGE_WOLSR0C, 0xFF);
2931 CSR_WRITE_1(sc, VGE_WOLSR1C, 0xFF);