]> CyberLeo.Net >> Repos - FreeBSD/FreeBSD.git/blob - sys/gnu/dts/arm/aspeed-g4.dtsi
Update svn-1.9.7 to 1.10.0.
[FreeBSD/FreeBSD.git] / sys / gnu / dts / arm / aspeed-g4.dtsi
1 // SPDX-License-Identifier: GPL-2.0+
2 #include <dt-bindings/clock/aspeed-clock.h>
3
4 / {
5         model = "Aspeed BMC";
6         compatible = "aspeed,ast2400";
7         #address-cells = <1>;
8         #size-cells = <1>;
9         interrupt-parent = <&vic>;
10
11         aliases {
12                 i2c0 = &i2c0;
13                 i2c1 = &i2c1;
14                 i2c2 = &i2c2;
15                 i2c3 = &i2c3;
16                 i2c4 = &i2c4;
17                 i2c5 = &i2c5;
18                 i2c6 = &i2c6;
19                 i2c7 = &i2c7;
20                 i2c8 = &i2c8;
21                 i2c9 = &i2c9;
22                 i2c10 = &i2c10;
23                 i2c11 = &i2c11;
24                 i2c12 = &i2c12;
25                 i2c13 = &i2c13;
26                 serial0 = &uart1;
27                 serial1 = &uart2;
28                 serial2 = &uart3;
29                 serial3 = &uart4;
30                 serial4 = &uart5;
31                 serial5 = &vuart;
32         };
33
34         cpus {
35                 #address-cells = <1>;
36                 #size-cells = <0>;
37
38                 cpu@0 {
39                         compatible = "arm,arm926ej-s";
40                         device_type = "cpu";
41                         reg = <0>;
42                 };
43         };
44
45         memory@40000000 {
46                 device_type = "memory";
47                 reg = <0x40000000 0>;
48         };
49
50         ahb {
51                 compatible = "simple-bus";
52                 #address-cells = <1>;
53                 #size-cells = <1>;
54                 ranges;
55
56                 fmc: flash-controller@1e620000 {
57                         reg = < 0x1e620000 0x94
58                                 0x20000000 0x10000000 >;
59                         #address-cells = <1>;
60                         #size-cells = <0>;
61                         compatible = "aspeed,ast2400-fmc";
62                         clocks = <&syscon ASPEED_CLK_AHB>;
63                         status = "disabled";
64                         interrupts = <19>;
65                         flash@0 {
66                                 reg = < 0 >;
67                                 compatible = "jedec,spi-nor";
68                                 status = "disabled";
69                         };
70                 };
71
72                 spi: flash-controller@1e630000 {
73                         reg = < 0x1e630000 0x18
74                                 0x30000000 0x10000000 >;
75                         #address-cells = <1>;
76                         #size-cells = <0>;
77                         compatible = "aspeed,ast2400-spi";
78                         clocks = <&syscon ASPEED_CLK_AHB>;
79                         status = "disabled";
80                         flash@0 {
81                                 reg = < 0 >;
82                                 compatible = "jedec,spi-nor";
83                                 status = "disabled";
84                         };
85                 };
86
87                 vic: interrupt-controller@1e6c0080 {
88                         compatible = "aspeed,ast2400-vic";
89                         interrupt-controller;
90                         #interrupt-cells = <1>;
91                         valid-sources = <0xffffffff 0x0007ffff>;
92                         reg = <0x1e6c0080 0x80>;
93                 };
94
95                 mac0: ethernet@1e660000 {
96                         compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
97                         reg = <0x1e660000 0x180>;
98                         interrupts = <2>;
99                         clocks = <&syscon ASPEED_CLK_GATE_MAC1CLK>;
100                         status = "disabled";
101                 };
102
103                 mac1: ethernet@1e680000 {
104                         compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
105                         reg = <0x1e680000 0x180>;
106                         interrupts = <3>;
107                         clocks = <&syscon ASPEED_CLK_GATE_MAC2CLK>;
108                         status = "disabled";
109                 };
110
111                 apb {
112                         compatible = "simple-bus";
113                         #address-cells = <1>;
114                         #size-cells = <1>;
115                         ranges;
116
117                         syscon: syscon@1e6e2000 {
118                                 compatible = "aspeed,ast2400-scu", "syscon", "simple-mfd";
119                                 reg = <0x1e6e2000 0x1a8>;
120                                 #address-cells = <1>;
121                                 #size-cells = <0>;
122                                 #clock-cells = <1>;
123                                 #reset-cells = <1>;
124
125                                 pinctrl: pinctrl {
126                                         compatible = "aspeed,g4-pinctrl";
127                                 };
128                         };
129
130                         adc: adc@1e6e9000 {
131                                 compatible = "aspeed,ast2400-adc";
132                                 reg = <0x1e6e9000 0xb0>;
133                                 clocks = <&syscon ASPEED_CLK_APB>;
134                                 resets = <&syscon ASPEED_RESET_ADC>;
135                                 #io-channel-cells = <1>;
136                                 status = "disabled";
137                         };
138
139                         sram@1e720000 {
140                                 compatible = "mmio-sram";
141                                 reg = <0x1e720000 0x8000>;      // 32K
142                         };
143
144                         gpio: gpio@1e780000 {
145                                 #gpio-cells = <2>;
146                                 gpio-controller;
147                                 compatible = "aspeed,ast2400-gpio";
148                                 reg = <0x1e780000 0x1000>;
149                                 interrupts = <20>;
150                                 gpio-ranges = <&pinctrl 0 0 220>;
151                                 clocks = <&syscon ASPEED_CLK_APB>;
152                                 interrupt-controller;
153                         };
154
155                         timer: timer@1e782000 {
156                                 /* This timer is a Faraday FTTMR010 derivative */
157                                 compatible = "aspeed,ast2400-timer";
158                                 reg = <0x1e782000 0x90>;
159                                 interrupts = <16 17 18 35 36 37 38 39>;
160                                 clocks = <&syscon ASPEED_CLK_APB>;
161                                 clock-names = "PCLK";
162                         };
163
164                         uart1: serial@1e783000 {
165                                 compatible = "ns16550a";
166                                 reg = <0x1e783000 0x20>;
167                                 reg-shift = <2>;
168                                 interrupts = <9>;
169                                 clocks = <&syscon ASPEED_CLK_GATE_UART1CLK>;
170                                 no-loopback-test;
171                                 status = "disabled";
172                         };
173
174                         uart5: serial@1e784000 {
175                                 compatible = "ns16550a";
176                                 reg = <0x1e784000 0x20>;
177                                 reg-shift = <2>;
178                                 interrupts = <10>;
179                                 clocks = <&syscon ASPEED_CLK_GATE_UART5CLK>;
180                                 no-loopback-test;
181                                 status = "disabled";
182                         };
183
184                         wdt1: watchdog@1e785000 {
185                                 compatible = "aspeed,ast2400-wdt";
186                                 reg = <0x1e785000 0x1c>;
187                                 clocks = <&syscon ASPEED_CLK_APB>;
188                         };
189
190                         wdt2: watchdog@1e785020 {
191                                 compatible = "aspeed,ast2400-wdt";
192                                 reg = <0x1e785020 0x1c>;
193                                 clocks = <&syscon ASPEED_CLK_APB>;
194                         };
195
196                         pwm_tacho: pwm-tacho-controller@1e786000 {
197                                 compatible = "aspeed,ast2400-pwm-tacho";
198                                 #address-cells = <1>;
199                                 #size-cells = <0>;
200                                 reg = <0x1e786000 0x1000>;
201                                 clocks = <&syscon ASPEED_CLK_APB>;
202                                 resets = <&syscon ASPEED_RESET_PWM>;
203                                 status = "disabled";
204                         };
205
206                         vuart: serial@1e787000 {
207                                 compatible = "aspeed,ast2400-vuart";
208                                 reg = <0x1e787000 0x40>;
209                                 reg-shift = <2>;
210                                 interrupts = <8>;
211                                 clocks = <&syscon ASPEED_CLK_APB>;
212                                 no-loopback-test;
213                                 status = "disabled";
214                         };
215
216                         lpc: lpc@1e789000 {
217                                 compatible = "aspeed,ast2400-lpc", "simple-mfd";
218                                 reg = <0x1e789000 0x1000>;
219
220                                 #address-cells = <1>;
221                                 #size-cells = <1>;
222                                 ranges = <0x0 0x1e789000 0x1000>;
223
224                                 lpc_bmc: lpc-bmc@0 {
225                                         compatible = "aspeed,ast2400-lpc-bmc";
226                                         reg = <0x0 0x80>;
227                                 };
228
229                                 lpc_host: lpc-host@80 {
230                                         compatible = "aspeed,ast2400-lpc-host", "simple-mfd", "syscon";
231                                         reg = <0x80 0x1e0>;
232                                         reg-io-width = <4>;
233
234                                         #address-cells = <1>;
235                                         #size-cells = <1>;
236                                         ranges = <0x0 0x80 0x1e0>;
237
238                                         lpc_ctrl: lpc-ctrl@0 {
239                                                 compatible = "aspeed,ast2400-lpc-ctrl";
240                                                 reg = <0x0 0x80>;
241                                                 status = "disabled";
242                                         };
243
244                                         lpc_snoop: lpc-snoop@0 {
245                                                 compatible = "aspeed,ast2400-lpc-snoop";
246                                                 reg = <0x0 0x80>;
247                                                 interrupts = <8>;
248                                                 status = "disabled";
249                                         };
250
251                                         lhc: lhc@20 {
252                                                 compatible = "aspeed,ast2400-lhc";
253                                                 reg = <0x20 0x24 0x48 0x8>;
254                                         };
255                                 };
256                         };
257
258                         uart2: serial@1e78d000 {
259                                 compatible = "ns16550a";
260                                 reg = <0x1e78d000 0x20>;
261                                 reg-shift = <2>;
262                                 interrupts = <32>;
263                                 clocks = <&syscon ASPEED_CLK_GATE_UART2CLK>;
264                                 no-loopback-test;
265                                 status = "disabled";
266                         };
267
268                         uart3: serial@1e78e000 {
269                                 compatible = "ns16550a";
270                                 reg = <0x1e78e000 0x20>;
271                                 reg-shift = <2>;
272                                 interrupts = <33>;
273                                 clocks = <&syscon ASPEED_CLK_GATE_UART3CLK>;
274                                 no-loopback-test;
275                                 status = "disabled";
276                         };
277
278                         uart4: serial@1e78f000 {
279                                 compatible = "ns16550a";
280                                 reg = <0x1e78f000 0x20>;
281                                 reg-shift = <2>;
282                                 interrupts = <34>;
283                                 clocks = <&syscon ASPEED_CLK_GATE_UART4CLK>;
284                                 no-loopback-test;
285                                 status = "disabled";
286                         };
287
288                         i2c: i2c@1e78a000 {
289                                 compatible = "simple-bus";
290                                 #address-cells = <1>;
291                                 #size-cells = <1>;
292                                 ranges = <0 0x1e78a000 0x1000>;
293                         };
294                 };
295         };
296 };
297
298 &i2c {
299         i2c_ic: interrupt-controller@0 {
300                 #interrupt-cells = <1>;
301                 compatible = "aspeed,ast2400-i2c-ic";
302                 reg = <0x0 0x40>;
303                 interrupts = <12>;
304                 interrupt-controller;
305         };
306
307         i2c0: i2c-bus@40 {
308                 #address-cells = <1>;
309                 #size-cells = <0>;
310                 #interrupt-cells = <1>;
311
312                 reg = <0x40 0x40>;
313                 compatible = "aspeed,ast2400-i2c-bus";
314                 clocks = <&syscon ASPEED_CLK_APB>;
315                 resets = <&syscon ASPEED_RESET_I2C>;
316                 bus-frequency = <100000>;
317                 interrupts = <0>;
318                 interrupt-parent = <&i2c_ic>;
319                 status = "disabled";
320                 /* Does not need pinctrl properties */
321         };
322
323         i2c1: i2c-bus@80 {
324                 #address-cells = <1>;
325                 #size-cells = <0>;
326                 #interrupt-cells = <1>;
327
328                 reg = <0x80 0x40>;
329                 compatible = "aspeed,ast2400-i2c-bus";
330                 clocks = <&syscon ASPEED_CLK_APB>;
331                 resets = <&syscon ASPEED_RESET_I2C>;
332                 bus-frequency = <100000>;
333                 interrupts = <1>;
334                 interrupt-parent = <&i2c_ic>;
335                 status = "disabled";
336                 /* Does not need pinctrl properties */
337         };
338
339         i2c2: i2c-bus@c0 {
340                 #address-cells = <1>;
341                 #size-cells = <0>;
342                 #interrupt-cells = <1>;
343
344                 reg = <0xc0 0x40>;
345                 compatible = "aspeed,ast2400-i2c-bus";
346                 clocks = <&syscon ASPEED_CLK_APB>;
347                 resets = <&syscon ASPEED_RESET_I2C>;
348                 bus-frequency = <100000>;
349                 interrupts = <2>;
350                 interrupt-parent = <&i2c_ic>;
351                 pinctrl-names = "default";
352                 pinctrl-0 = <&pinctrl_i2c3_default>;
353                 status = "disabled";
354         };
355
356         i2c3: i2c-bus@100 {
357                 #address-cells = <1>;
358                 #size-cells = <0>;
359                 #interrupt-cells = <1>;
360
361                 reg = <0x100 0x40>;
362                 compatible = "aspeed,ast2400-i2c-bus";
363                 clocks = <&syscon ASPEED_CLK_APB>;
364                 resets = <&syscon ASPEED_RESET_I2C>;
365                 bus-frequency = <100000>;
366                 interrupts = <3>;
367                 interrupt-parent = <&i2c_ic>;
368                 pinctrl-names = "default";
369                 pinctrl-0 = <&pinctrl_i2c4_default>;
370                 status = "disabled";
371         };
372
373         i2c4: i2c-bus@140 {
374                 #address-cells = <1>;
375                 #size-cells = <0>;
376                 #interrupt-cells = <1>;
377
378                 reg = <0x140 0x40>;
379                 compatible = "aspeed,ast2400-i2c-bus";
380                 clocks = <&syscon ASPEED_CLK_APB>;
381                 resets = <&syscon ASPEED_RESET_I2C>;
382                 bus-frequency = <100000>;
383                 interrupts = <4>;
384                 interrupt-parent = <&i2c_ic>;
385                 pinctrl-names = "default";
386                 pinctrl-0 = <&pinctrl_i2c5_default>;
387                 status = "disabled";
388         };
389
390         i2c5: i2c-bus@180 {
391                 #address-cells = <1>;
392                 #size-cells = <0>;
393                 #interrupt-cells = <1>;
394
395                 reg = <0x180 0x40>;
396                 compatible = "aspeed,ast2400-i2c-bus";
397                 clocks = <&syscon ASPEED_CLK_APB>;
398                 resets = <&syscon ASPEED_RESET_I2C>;
399                 bus-frequency = <100000>;
400                 interrupts = <5>;
401                 interrupt-parent = <&i2c_ic>;
402                 pinctrl-names = "default";
403                 pinctrl-0 = <&pinctrl_i2c6_default>;
404                 status = "disabled";
405         };
406
407         i2c6: i2c-bus@1c0 {
408                 #address-cells = <1>;
409                 #size-cells = <0>;
410                 #interrupt-cells = <1>;
411
412                 reg = <0x1c0 0x40>;
413                 compatible = "aspeed,ast2400-i2c-bus";
414                 clocks = <&syscon ASPEED_CLK_APB>;
415                 resets = <&syscon ASPEED_RESET_I2C>;
416                 bus-frequency = <100000>;
417                 interrupts = <6>;
418                 interrupt-parent = <&i2c_ic>;
419                 pinctrl-names = "default";
420                 pinctrl-0 = <&pinctrl_i2c7_default>;
421                 status = "disabled";
422         };
423
424         i2c7: i2c-bus@300 {
425                 #address-cells = <1>;
426                 #size-cells = <0>;
427                 #interrupt-cells = <1>;
428
429                 reg = <0x300 0x40>;
430                 compatible = "aspeed,ast2400-i2c-bus";
431                 clocks = <&syscon ASPEED_CLK_APB>;
432                 resets = <&syscon ASPEED_RESET_I2C>;
433                 bus-frequency = <100000>;
434                 interrupts = <7>;
435                 interrupt-parent = <&i2c_ic>;
436                 pinctrl-names = "default";
437                 pinctrl-0 = <&pinctrl_i2c8_default>;
438                 status = "disabled";
439         };
440
441         i2c8: i2c-bus@340 {
442                 #address-cells = <1>;
443                 #size-cells = <0>;
444                 #interrupt-cells = <1>;
445
446                 reg = <0x340 0x40>;
447                 compatible = "aspeed,ast2400-i2c-bus";
448                 clocks = <&syscon ASPEED_CLK_APB>;
449                 resets = <&syscon ASPEED_RESET_I2C>;
450                 bus-frequency = <100000>;
451                 interrupts = <8>;
452                 interrupt-parent = <&i2c_ic>;
453                 pinctrl-names = "default";
454                 pinctrl-0 = <&pinctrl_i2c9_default>;
455                 status = "disabled";
456         };
457
458         i2c9: i2c-bus@380 {
459                 #address-cells = <1>;
460                 #size-cells = <0>;
461                 #interrupt-cells = <1>;
462
463                 reg = <0x380 0x40>;
464                 compatible = "aspeed,ast2400-i2c-bus";
465                 clocks = <&syscon ASPEED_CLK_APB>;
466                 resets = <&syscon ASPEED_RESET_I2C>;
467                 bus-frequency = <100000>;
468                 interrupts = <9>;
469                 interrupt-parent = <&i2c_ic>;
470                 pinctrl-names = "default";
471                 pinctrl-0 = <&pinctrl_i2c10_default>;
472                 status = "disabled";
473         };
474
475         i2c10: i2c-bus@3c0 {
476                 #address-cells = <1>;
477                 #size-cells = <0>;
478                 #interrupt-cells = <1>;
479
480                 reg = <0x3c0 0x40>;
481                 compatible = "aspeed,ast2400-i2c-bus";
482                 clocks = <&syscon ASPEED_CLK_APB>;
483                 resets = <&syscon ASPEED_RESET_I2C>;
484                 bus-frequency = <100000>;
485                 interrupts = <10>;
486                 interrupt-parent = <&i2c_ic>;
487                 pinctrl-names = "default";
488                 pinctrl-0 = <&pinctrl_i2c11_default>;
489                 status = "disabled";
490         };
491
492         i2c11: i2c-bus@400 {
493                 #address-cells = <1>;
494                 #size-cells = <0>;
495                 #interrupt-cells = <1>;
496
497                 reg = <0x400 0x40>;
498                 compatible = "aspeed,ast2400-i2c-bus";
499                 clocks = <&syscon ASPEED_CLK_APB>;
500                 resets = <&syscon ASPEED_RESET_I2C>;
501                 bus-frequency = <100000>;
502                 interrupts = <11>;
503                 interrupt-parent = <&i2c_ic>;
504                 pinctrl-names = "default";
505                 pinctrl-0 = <&pinctrl_i2c12_default>;
506                 status = "disabled";
507         };
508
509         i2c12: i2c-bus@440 {
510                 #address-cells = <1>;
511                 #size-cells = <0>;
512                 #interrupt-cells = <1>;
513
514                 reg = <0x440 0x40>;
515                 compatible = "aspeed,ast2400-i2c-bus";
516                 clocks = <&syscon ASPEED_CLK_APB>;
517                 resets = <&syscon ASPEED_RESET_I2C>;
518                 bus-frequency = <100000>;
519                 interrupts = <12>;
520                 interrupt-parent = <&i2c_ic>;
521                 pinctrl-names = "default";
522                 pinctrl-0 = <&pinctrl_i2c13_default>;
523                 status = "disabled";
524         };
525
526         i2c13: i2c-bus@480 {
527                 #address-cells = <1>;
528                 #size-cells = <0>;
529                 #interrupt-cells = <1>;
530
531                 reg = <0x480 0x40>;
532                 compatible = "aspeed,ast2400-i2c-bus";
533                 clocks = <&syscon ASPEED_CLK_APB>;
534                 resets = <&syscon ASPEED_RESET_I2C>;
535                 bus-frequency = <100000>;
536                 interrupts = <13>;
537                 interrupt-parent = <&i2c_ic>;
538                 pinctrl-names = "default";
539                 pinctrl-0 = <&pinctrl_i2c14_default>;
540                 status = "disabled";
541         };
542 };
543
544 &pinctrl {
545         pinctrl_acpi_default: acpi_default {
546                 function = "ACPI";
547                 groups = "ACPI";
548         };
549
550         pinctrl_adc0_default: adc0_default {
551                 function = "ADC0";
552                 groups = "ADC0";
553         };
554
555         pinctrl_adc1_default: adc1_default {
556                 function = "ADC1";
557                 groups = "ADC1";
558         };
559
560         pinctrl_adc10_default: adc10_default {
561                 function = "ADC10";
562                 groups = "ADC10";
563         };
564
565         pinctrl_adc11_default: adc11_default {
566                 function = "ADC11";
567                 groups = "ADC11";
568         };
569
570         pinctrl_adc12_default: adc12_default {
571                 function = "ADC12";
572                 groups = "ADC12";
573         };
574
575         pinctrl_adc13_default: adc13_default {
576                 function = "ADC13";
577                 groups = "ADC13";
578         };
579
580         pinctrl_adc14_default: adc14_default {
581                 function = "ADC14";
582                 groups = "ADC14";
583         };
584
585         pinctrl_adc15_default: adc15_default {
586                 function = "ADC15";
587                 groups = "ADC15";
588         };
589
590         pinctrl_adc2_default: adc2_default {
591                 function = "ADC2";
592                 groups = "ADC2";
593         };
594
595         pinctrl_adc3_default: adc3_default {
596                 function = "ADC3";
597                 groups = "ADC3";
598         };
599
600         pinctrl_adc4_default: adc4_default {
601                 function = "ADC4";
602                 groups = "ADC4";
603         };
604
605         pinctrl_adc5_default: adc5_default {
606                 function = "ADC5";
607                 groups = "ADC5";
608         };
609
610         pinctrl_adc6_default: adc6_default {
611                 function = "ADC6";
612                 groups = "ADC6";
613         };
614
615         pinctrl_adc7_default: adc7_default {
616                 function = "ADC7";
617                 groups = "ADC7";
618         };
619
620         pinctrl_adc8_default: adc8_default {
621                 function = "ADC8";
622                 groups = "ADC8";
623         };
624
625         pinctrl_adc9_default: adc9_default {
626                 function = "ADC9";
627                 groups = "ADC9";
628         };
629
630         pinctrl_bmcint_default: bmcint_default {
631                 function = "BMCINT";
632                 groups = "BMCINT";
633         };
634
635         pinctrl_ddcclk_default: ddcclk_default {
636                 function = "DDCCLK";
637                 groups = "DDCCLK";
638         };
639
640         pinctrl_ddcdat_default: ddcdat_default {
641                 function = "DDCDAT";
642                 groups = "DDCDAT";
643         };
644
645         pinctrl_extrst_default: extrst_default {
646                 function = "EXTRST";
647                 groups = "EXTRST";
648         };
649
650         pinctrl_flack_default: flack_default {
651                 function = "FLACK";
652                 groups = "FLACK";
653         };
654
655         pinctrl_flbusy_default: flbusy_default {
656                 function = "FLBUSY";
657                 groups = "FLBUSY";
658         };
659
660         pinctrl_flwp_default: flwp_default {
661                 function = "FLWP";
662                 groups = "FLWP";
663         };
664
665         pinctrl_gpid_default: gpid_default {
666                 function = "GPID";
667                 groups = "GPID";
668         };
669
670         pinctrl_gpid0_default: gpid0_default {
671                 function = "GPID0";
672                 groups = "GPID0";
673         };
674
675         pinctrl_gpid2_default: gpid2_default {
676                 function = "GPID2";
677                 groups = "GPID2";
678         };
679
680         pinctrl_gpid4_default: gpid4_default {
681                 function = "GPID4";
682                 groups = "GPID4";
683         };
684
685         pinctrl_gpid6_default: gpid6_default {
686                 function = "GPID6";
687                 groups = "GPID6";
688         };
689
690         pinctrl_gpie0_default: gpie0_default {
691                 function = "GPIE0";
692                 groups = "GPIE0";
693         };
694
695         pinctrl_gpie2_default: gpie2_default {
696                 function = "GPIE2";
697                 groups = "GPIE2";
698         };
699
700         pinctrl_gpie4_default: gpie4_default {
701                 function = "GPIE4";
702                 groups = "GPIE4";
703         };
704
705         pinctrl_gpie6_default: gpie6_default {
706                 function = "GPIE6";
707                 groups = "GPIE6";
708         };
709
710         pinctrl_i2c10_default: i2c10_default {
711                 function = "I2C10";
712                 groups = "I2C10";
713         };
714
715         pinctrl_i2c11_default: i2c11_default {
716                 function = "I2C11";
717                 groups = "I2C11";
718         };
719
720         pinctrl_i2c12_default: i2c12_default {
721                 function = "I2C12";
722                 groups = "I2C12";
723         };
724
725         pinctrl_i2c13_default: i2c13_default {
726                 function = "I2C13";
727                 groups = "I2C13";
728         };
729
730         pinctrl_i2c14_default: i2c14_default {
731                 function = "I2C14";
732                 groups = "I2C14";
733         };
734
735         pinctrl_i2c3_default: i2c3_default {
736                 function = "I2C3";
737                 groups = "I2C3";
738         };
739
740         pinctrl_i2c4_default: i2c4_default {
741                 function = "I2C4";
742                 groups = "I2C4";
743         };
744
745         pinctrl_i2c5_default: i2c5_default {
746                 function = "I2C5";
747                 groups = "I2C5";
748         };
749
750         pinctrl_i2c6_default: i2c6_default {
751                 function = "I2C6";
752                 groups = "I2C6";
753         };
754
755         pinctrl_i2c7_default: i2c7_default {
756                 function = "I2C7";
757                 groups = "I2C7";
758         };
759
760         pinctrl_i2c8_default: i2c8_default {
761                 function = "I2C8";
762                 groups = "I2C8";
763         };
764
765         pinctrl_i2c9_default: i2c9_default {
766                 function = "I2C9";
767                 groups = "I2C9";
768         };
769
770         pinctrl_lpcpd_default: lpcpd_default {
771                 function = "LPCPD";
772                 groups = "LPCPD";
773         };
774
775         pinctrl_lpcpme_default: lpcpme_default {
776                 function = "LPCPME";
777                 groups = "LPCPME";
778         };
779
780         pinctrl_lpcrst_default: lpcrst_default {
781                 function = "LPCRST";
782                 groups = "LPCRST";
783         };
784
785         pinctrl_lpcsmi_default: lpcsmi_default {
786                 function = "LPCSMI";
787                 groups = "LPCSMI";
788         };
789
790         pinctrl_mac1link_default: mac1link_default {
791                 function = "MAC1LINK";
792                 groups = "MAC1LINK";
793         };
794
795         pinctrl_mac2link_default: mac2link_default {
796                 function = "MAC2LINK";
797                 groups = "MAC2LINK";
798         };
799
800         pinctrl_mdio1_default: mdio1_default {
801                 function = "MDIO1";
802                 groups = "MDIO1";
803         };
804
805         pinctrl_mdio2_default: mdio2_default {
806                 function = "MDIO2";
807                 groups = "MDIO2";
808         };
809
810         pinctrl_ncts1_default: ncts1_default {
811                 function = "NCTS1";
812                 groups = "NCTS1";
813         };
814
815         pinctrl_ncts2_default: ncts2_default {
816                 function = "NCTS2";
817                 groups = "NCTS2";
818         };
819
820         pinctrl_ncts3_default: ncts3_default {
821                 function = "NCTS3";
822                 groups = "NCTS3";
823         };
824
825         pinctrl_ncts4_default: ncts4_default {
826                 function = "NCTS4";
827                 groups = "NCTS4";
828         };
829
830         pinctrl_ndcd1_default: ndcd1_default {
831                 function = "NDCD1";
832                 groups = "NDCD1";
833         };
834
835         pinctrl_ndcd2_default: ndcd2_default {
836                 function = "NDCD2";
837                 groups = "NDCD2";
838         };
839
840         pinctrl_ndcd3_default: ndcd3_default {
841                 function = "NDCD3";
842                 groups = "NDCD3";
843         };
844
845         pinctrl_ndcd4_default: ndcd4_default {
846                 function = "NDCD4";
847                 groups = "NDCD4";
848         };
849
850         pinctrl_ndsr1_default: ndsr1_default {
851                 function = "NDSR1";
852                 groups = "NDSR1";
853         };
854
855         pinctrl_ndsr2_default: ndsr2_default {
856                 function = "NDSR2";
857                 groups = "NDSR2";
858         };
859
860         pinctrl_ndsr3_default: ndsr3_default {
861                 function = "NDSR3";
862                 groups = "NDSR3";
863         };
864
865         pinctrl_ndsr4_default: ndsr4_default {
866                 function = "NDSR4";
867                 groups = "NDSR4";
868         };
869
870         pinctrl_ndtr1_default: ndtr1_default {
871                 function = "NDTR1";
872                 groups = "NDTR1";
873         };
874
875         pinctrl_ndtr2_default: ndtr2_default {
876                 function = "NDTR2";
877                 groups = "NDTR2";
878         };
879
880         pinctrl_ndtr3_default: ndtr3_default {
881                 function = "NDTR3";
882                 groups = "NDTR3";
883         };
884
885         pinctrl_ndtr4_default: ndtr4_default {
886                 function = "NDTR4";
887                 groups = "NDTR4";
888         };
889
890         pinctrl_ndts4_default: ndts4_default {
891                 function = "NDTS4";
892                 groups = "NDTS4";
893         };
894
895         pinctrl_nri1_default: nri1_default {
896                 function = "NRI1";
897                 groups = "NRI1";
898         };
899
900         pinctrl_nri2_default: nri2_default {
901                 function = "NRI2";
902                 groups = "NRI2";
903         };
904
905         pinctrl_nri3_default: nri3_default {
906                 function = "NRI3";
907                 groups = "NRI3";
908         };
909
910         pinctrl_nri4_default: nri4_default {
911                 function = "NRI4";
912                 groups = "NRI4";
913         };
914
915         pinctrl_nrts1_default: nrts1_default {
916                 function = "NRTS1";
917                 groups = "NRTS1";
918         };
919
920         pinctrl_nrts2_default: nrts2_default {
921                 function = "NRTS2";
922                 groups = "NRTS2";
923         };
924
925         pinctrl_nrts3_default: nrts3_default {
926                 function = "NRTS3";
927                 groups = "NRTS3";
928         };
929
930         pinctrl_oscclk_default: oscclk_default {
931                 function = "OSCCLK";
932                 groups = "OSCCLK";
933         };
934
935         pinctrl_pwm0_default: pwm0_default {
936                 function = "PWM0";
937                 groups = "PWM0";
938         };
939
940         pinctrl_pwm1_default: pwm1_default {
941                 function = "PWM1";
942                 groups = "PWM1";
943         };
944
945         pinctrl_pwm2_default: pwm2_default {
946                 function = "PWM2";
947                 groups = "PWM2";
948         };
949
950         pinctrl_pwm3_default: pwm3_default {
951                 function = "PWM3";
952                 groups = "PWM3";
953         };
954
955         pinctrl_pwm4_default: pwm4_default {
956                 function = "PWM4";
957                 groups = "PWM4";
958         };
959
960         pinctrl_pwm5_default: pwm5_default {
961                 function = "PWM5";
962                 groups = "PWM5";
963         };
964
965         pinctrl_pwm6_default: pwm6_default {
966                 function = "PWM6";
967                 groups = "PWM6";
968         };
969
970         pinctrl_pwm7_default: pwm7_default {
971                 function = "PWM7";
972                 groups = "PWM7";
973         };
974
975         pinctrl_rgmii1_default: rgmii1_default {
976                 function = "RGMII1";
977                 groups = "RGMII1";
978         };
979
980         pinctrl_rgmii2_default: rgmii2_default {
981                 function = "RGMII2";
982                 groups = "RGMII2";
983         };
984
985         pinctrl_rmii1_default: rmii1_default {
986                 function = "RMII1";
987                 groups = "RMII1";
988         };
989
990         pinctrl_rmii2_default: rmii2_default {
991                 function = "RMII2";
992                 groups = "RMII2";
993         };
994
995         pinctrl_rom16_default: rom16_default {
996                 function = "ROM16";
997                 groups = "ROM16";
998         };
999
1000         pinctrl_rom8_default: rom8_default {
1001                 function = "ROM8";
1002                 groups = "ROM8";
1003         };
1004
1005         pinctrl_romcs1_default: romcs1_default {
1006                 function = "ROMCS1";
1007                 groups = "ROMCS1";
1008         };
1009
1010         pinctrl_romcs2_default: romcs2_default {
1011                 function = "ROMCS2";
1012                 groups = "ROMCS2";
1013         };
1014
1015         pinctrl_romcs3_default: romcs3_default {
1016                 function = "ROMCS3";
1017                 groups = "ROMCS3";
1018         };
1019
1020         pinctrl_romcs4_default: romcs4_default {
1021                 function = "ROMCS4";
1022                 groups = "ROMCS4";
1023         };
1024
1025         pinctrl_rxd1_default: rxd1_default {
1026                 function = "RXD1";
1027                 groups = "RXD1";
1028         };
1029
1030         pinctrl_rxd2_default: rxd2_default {
1031                 function = "RXD2";
1032                 groups = "RXD2";
1033         };
1034
1035         pinctrl_rxd3_default: rxd3_default {
1036                 function = "RXD3";
1037                 groups = "RXD3";
1038         };
1039
1040         pinctrl_rxd4_default: rxd4_default {
1041                 function = "RXD4";
1042                 groups = "RXD4";
1043         };
1044
1045         pinctrl_salt1_default: salt1_default {
1046                 function = "SALT1";
1047                 groups = "SALT1";
1048         };
1049
1050         pinctrl_salt2_default: salt2_default {
1051                 function = "SALT2";
1052                 groups = "SALT2";
1053         };
1054
1055         pinctrl_salt3_default: salt3_default {
1056                 function = "SALT3";
1057                 groups = "SALT3";
1058         };
1059
1060         pinctrl_salt4_default: salt4_default {
1061                 function = "SALT4";
1062                 groups = "SALT4";
1063         };
1064
1065         pinctrl_sd1_default: sd1_default {
1066                 function = "SD1";
1067                 groups = "SD1";
1068         };
1069
1070         pinctrl_sd2_default: sd2_default {
1071                 function = "SD2";
1072                 groups = "SD2";
1073         };
1074
1075         pinctrl_sgpmck_default: sgpmck_default {
1076                 function = "SGPMCK";
1077                 groups = "SGPMCK";
1078         };
1079
1080         pinctrl_sgpmi_default: sgpmi_default {
1081                 function = "SGPMI";
1082                 groups = "SGPMI";
1083         };
1084
1085         pinctrl_sgpmld_default: sgpmld_default {
1086                 function = "SGPMLD";
1087                 groups = "SGPMLD";
1088         };
1089
1090         pinctrl_sgpmo_default: sgpmo_default {
1091                 function = "SGPMO";
1092                 groups = "SGPMO";
1093         };
1094
1095         pinctrl_sgpsck_default: sgpsck_default {
1096                 function = "SGPSCK";
1097                 groups = "SGPSCK";
1098         };
1099
1100         pinctrl_sgpsi0_default: sgpsi0_default {
1101                 function = "SGPSI0";
1102                 groups = "SGPSI0";
1103         };
1104
1105         pinctrl_sgpsi1_default: sgpsi1_default {
1106                 function = "SGPSI1";
1107                 groups = "SGPSI1";
1108         };
1109
1110         pinctrl_sgpsld_default: sgpsld_default {
1111                 function = "SGPSLD";
1112                 groups = "SGPSLD";
1113         };
1114
1115         pinctrl_sioonctrl_default: sioonctrl_default {
1116                 function = "SIOONCTRL";
1117                 groups = "SIOONCTRL";
1118         };
1119
1120         pinctrl_siopbi_default: siopbi_default {
1121                 function = "SIOPBI";
1122                 groups = "SIOPBI";
1123         };
1124
1125         pinctrl_siopbo_default: siopbo_default {
1126                 function = "SIOPBO";
1127                 groups = "SIOPBO";
1128         };
1129
1130         pinctrl_siopwreq_default: siopwreq_default {
1131                 function = "SIOPWREQ";
1132                 groups = "SIOPWREQ";
1133         };
1134
1135         pinctrl_siopwrgd_default: siopwrgd_default {
1136                 function = "SIOPWRGD";
1137                 groups = "SIOPWRGD";
1138         };
1139
1140         pinctrl_sios3_default: sios3_default {
1141                 function = "SIOS3";
1142                 groups = "SIOS3";
1143         };
1144
1145         pinctrl_sios5_default: sios5_default {
1146                 function = "SIOS5";
1147                 groups = "SIOS5";
1148         };
1149
1150         pinctrl_siosci_default: siosci_default {
1151                 function = "SIOSCI";
1152                 groups = "SIOSCI";
1153         };
1154
1155         pinctrl_spi1_default: spi1_default {
1156                 function = "SPI1";
1157                 groups = "SPI1";
1158         };
1159
1160         pinctrl_spi1debug_default: spi1debug_default {
1161                 function = "SPI1DEBUG";
1162                 groups = "SPI1DEBUG";
1163         };
1164
1165         pinctrl_spi1passthru_default: spi1passthru_default {
1166                 function = "SPI1PASSTHRU";
1167                 groups = "SPI1PASSTHRU";
1168         };
1169
1170         pinctrl_spics1_default: spics1_default {
1171                 function = "SPICS1";
1172                 groups = "SPICS1";
1173         };
1174
1175         pinctrl_timer3_default: timer3_default {
1176                 function = "TIMER3";
1177                 groups = "TIMER3";
1178         };
1179
1180         pinctrl_timer4_default: timer4_default {
1181                 function = "TIMER4";
1182                 groups = "TIMER4";
1183         };
1184
1185         pinctrl_timer5_default: timer5_default {
1186                 function = "TIMER5";
1187                 groups = "TIMER5";
1188         };
1189
1190         pinctrl_timer6_default: timer6_default {
1191                 function = "TIMER6";
1192                 groups = "TIMER6";
1193         };
1194
1195         pinctrl_timer7_default: timer7_default {
1196                 function = "TIMER7";
1197                 groups = "TIMER7";
1198         };
1199
1200         pinctrl_timer8_default: timer8_default {
1201                 function = "TIMER8";
1202                 groups = "TIMER8";
1203         };
1204
1205         pinctrl_txd1_default: txd1_default {
1206                 function = "TXD1";
1207                 groups = "TXD1";
1208         };
1209
1210         pinctrl_txd2_default: txd2_default {
1211                 function = "TXD2";
1212                 groups = "TXD2";
1213         };
1214
1215         pinctrl_txd3_default: txd3_default {
1216                 function = "TXD3";
1217                 groups = "TXD3";
1218         };
1219
1220         pinctrl_txd4_default: txd4_default {
1221                 function = "TXD4";
1222                 groups = "TXD4";
1223         };
1224
1225         pinctrl_uart6_default: uart6_default {
1226                 function = "UART6";
1227                 groups = "UART6";
1228         };
1229
1230         pinctrl_usbcki_default: usbcki_default {
1231                 function = "USBCKI";
1232                 groups = "USBCKI";
1233         };
1234
1235         pinctrl_vgabios_rom_default: vgabios_rom_default {
1236                 function = "VGABIOS_ROM";
1237                 groups = "VGABIOS_ROM";
1238         };
1239
1240         pinctrl_vgahs_default: vgahs_default {
1241                 function = "VGAHS";
1242                 groups = "VGAHS";
1243         };
1244
1245         pinctrl_vgavs_default: vgavs_default {
1246                 function = "VGAVS";
1247                 groups = "VGAVS";
1248         };
1249
1250         pinctrl_vpi18_default: vpi18_default {
1251                 function = "VPI18";
1252                 groups = "VPI18";
1253         };
1254
1255         pinctrl_vpi24_default: vpi24_default {
1256                 function = "VPI24";
1257                 groups = "VPI24";
1258         };
1259
1260         pinctrl_vpi30_default: vpi30_default {
1261                 function = "VPI30";
1262                 groups = "VPI30";
1263         };
1264
1265         pinctrl_vpo12_default: vpo12_default {
1266                 function = "VPO12";
1267                 groups = "VPO12";
1268         };
1269
1270         pinctrl_vpo24_default: vpo24_default {
1271                 function = "VPO24";
1272                 groups = "VPO24";
1273         };
1274
1275         pinctrl_wdtrst1_default: wdtrst1_default {
1276                 function = "WDTRST1";
1277                 groups = "WDTRST1";
1278         };
1279
1280         pinctrl_wdtrst2_default: wdtrst2_default {
1281                 function = "WDTRST2";
1282                 groups = "WDTRST2";
1283         };
1284 };