4 * Copyright(c) 2015 Broadcom Corporation. All rights reserved.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
10 * * Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * * Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in
14 * the documentation and/or other materials provided with the
16 * * Neither the name of Broadcom Corporation nor the names of its
17 * contributors may be used to endorse or promote products derived
18 * from this software without specific prior written permission.
20 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 #include <dt-bindings/interrupt-controller/arm-gic.h>
34 #include <dt-bindings/interrupt-controller/irq.h>
35 #include <dt-bindings/clock/bcm-nsp.h>
37 #include "skeleton.dtsi"
40 compatible = "brcm,nsp";
41 model = "Broadcom Northstar Plus SoC";
42 interrupt-parent = <&gic>;
50 compatible = "arm,cortex-a9";
51 next-level-cache = <&L2>;
57 compatible = "arm,cortex-a9";
58 next-level-cache = <&L2>;
59 enable-method = "brcm,bcm-nsp-smp";
60 secondary-boot-reg = <0xffff0fec>;
66 compatible = "arm,cortex-a9-pmu";
67 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH
68 GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
69 interrupt-affinity = <&cpu0>, <&cpu1>;
73 compatible = "simple-bus";
74 ranges = <0x00000000 0x19000000 0x00023000>;
78 a9pll: arm_clk@00000 {
80 compatible = "brcm,nsp-armpll";
82 reg = <0x00000 0x1000>;
86 compatible = "arm,cortex-a9-global-timer";
87 reg = <0x20200 0x100>;
88 interrupts = <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>;
89 clocks = <&periph_clk>;
93 compatible = "arm,cortex-a9-twd-timer";
95 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
96 IRQ_TYPE_LEVEL_HIGH)>;
97 clocks = <&periph_clk>;
101 compatible = "arm,cortex-a9-twd-wdt";
102 reg = <0x20620 0x20>;
103 interrupts = <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
104 IRQ_TYPE_LEVEL_HIGH)>;
105 clocks = <&periph_clk>;
108 gic: interrupt-controller@21000 {
109 compatible = "arm,cortex-a9-gic";
110 #interrupt-cells = <3>;
111 #address-cells = <0>;
112 interrupt-controller;
113 reg = <0x21000 0x1000>,
118 compatible = "arm,pl310-cache";
119 reg = <0x22000 0x1000>;
126 #address-cells = <1>;
132 compatible = "fixed-clock";
133 clock-frequency = <25000000>;
138 compatible = "fixed-factor-clock";
139 clocks = <&genpll BCM_NSP_GENPLL_IPROCFAST_CLK>;
144 iprocslow: iprocslow {
146 compatible = "fixed-factor-clock";
147 clocks = <&genpll BCM_NSP_GENPLL_IPROCFAST_CLK>;
152 periph_clk: periph_clk {
154 compatible = "fixed-factor-clock";
162 compatible = "simple-bus";
163 ranges = <0x00000000 0x18000000 0x0011c40c>;
164 #address-cells = <1>;
168 compatible = "brcm,nsp-gpio-a";
174 interrupt-controller;
175 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
176 gpio-ranges = <&pinctrl 0 0 32>;
180 compatible = "ns16550a";
181 reg = <0x0300 0x100>;
182 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
188 compatible = "ns16550a";
189 reg = <0x0400 0x100>;
190 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
196 compatible = "arm,pl330", "arm,primecell";
197 reg = <0x20000 0x1000>;
198 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
199 <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
200 <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
201 <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
202 <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
203 <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
204 <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
205 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
206 <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
207 clocks = <&iprocslow>;
208 clock-names = "apb_pclk";
212 amac0: ethernet@22000 {
213 compatible = "brcm,nsp-amac";
214 reg = <0x022000 0x1000>,
216 reg-names = "amac_base", "idm_base";
217 interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
221 amac1: ethernet@23000 {
222 compatible = "brcm,nsp-amac";
223 reg = <0x023000 0x1000>,
225 reg-names = "amac_base", "idm_base";
226 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
231 compatible = "brcm,nand-iproc", "brcm,brcmnand-v6.1";
232 reg = <0x026000 0x600>,
235 reg-names = "nand", "iproc-idm", "iproc-ext";
236 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
238 #address-cells = <1>;
245 compatible = "brcm,iproc-nsp-gpio", "brcm,iproc-gpio";
246 reg = <0x30000 0x50>;
250 interrupt-controller;
251 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
255 compatible = "brcm,iproc-pwm";
256 reg = <0x31000 0x28>;
263 compatible = "brcm,bcm-nsp-rng";
264 reg = <0x33000 0x14>;
268 compatible = "brcm,spi-bcm-qspi", "brcm,spi-nsp-qspi";
269 reg = <0x027200 0x184>,
273 reg-names = "mspi", "bspi", "intr_regs",
275 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
276 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
277 <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
278 <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
279 <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
280 <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
281 <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
282 interrupt-names = "spi_lr_fullness_reached",
283 "spi_lr_session_aborted",
285 "spi_lr_session_done",
289 clocks = <&iprocmed>;
290 clock-names = "iprocmed";
292 #address-cells = <1>;
296 ccbtimer0: timer@34000 {
297 compatible = "arm,sp804";
298 reg = <0x34000 0x1000>;
299 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
300 <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
301 clocks = <&iprocslow>;
302 clock-names = "apb_pclk";
305 ccbtimer1: timer@35000 {
306 compatible = "arm,sp804";
307 reg = <0x35000 0x1000>;
308 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
309 <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
310 clocks = <&iprocslow>;
311 clock-names = "apb_pclk";
315 compatible = "brcm,nsp-srab";
316 reg = <0x36000 0x1000>;
317 #address-cells = <1>;
322 /* ports are defined in board DTS */
326 compatible = "brcm,iproc-i2c";
327 reg = <0x38000 0x50>;
328 #address-cells = <1>;
330 interrupts = <GIC_SPI 89 IRQ_TYPE_NONE>;
331 clock-frequency = <100000>;
335 compatible = "arm,sp805", "arm,primecell";
336 reg = <0x39000 0x1000>;
337 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
338 clocks = <&iprocslow>, <&iprocslow>;
339 clock-names = "wdogclk", "apb_pclk";
342 lcpll0: lcpll0@3f100 {
344 compatible = "brcm,nsp-lcpll0";
345 reg = <0x3f100 0x14>;
347 clock-output-names = "lcpll0", "pcie_phy", "sdio",
351 genpll: genpll@3f140 {
353 compatible = "brcm,nsp-genpll";
354 reg = <0x3f140 0x24>;
356 clock-output-names = "genpll", "phy", "ethernetclk",
357 "usbclk", "iprocfast", "sata1",
361 pinctrl: pinctrl@3f1c0 {
362 compatible = "brcm,nsp-pinmux";
363 reg = <0x3f1c0 0x04>,
368 sata_phy: sata_phy@40100 {
369 compatible = "brcm,iproc-nsp-sata-phy";
370 reg = <0x40100 0x340>;
372 #address-cells = <1>;
375 sata_phy0: sata-phy@0 {
381 sata_phy1: sata-phy@1 {
389 compatible = "brcm,bcm-nsp-ahci";
390 reg-names = "ahci", "top-ctrl";
391 reg = <0x41000 0x1000>, <0x40020 0x1c>;
392 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
393 #address-cells = <1>;
400 phy-names = "sata-phy";
406 phy-names = "sata-phy";
411 pcie0: pcie@18012000 {
412 compatible = "brcm,iproc-pcie";
413 reg = <0x18012000 0x1000>;
415 #interrupt-cells = <1>;
416 interrupt-map-mask = <0 0 0 0>;
417 interrupt-map = <0 0 0 0 &gic GIC_SPI 131 IRQ_TYPE_NONE>;
419 linux,pci-domain = <0>;
421 bus-range = <0x00 0xff>;
423 #address-cells = <3>;
427 /* Note: The HW does not support I/O resources. So,
428 * only the memory resource range is being specified.
430 ranges = <0x82000000 0 0x08000000 0x08000000 0 0x8000000>;
434 msi-parent = <&msi0>;
436 compatible = "brcm,iproc-msi";
438 interrupt-parent = <&gic>;
439 interrupts = <GIC_SPI 127 IRQ_TYPE_NONE>,
440 <GIC_SPI 128 IRQ_TYPE_NONE>,
441 <GIC_SPI 129 IRQ_TYPE_NONE>,
442 <GIC_SPI 130 IRQ_TYPE_NONE>;
447 pcie1: pcie@18013000 {
448 compatible = "brcm,iproc-pcie";
449 reg = <0x18013000 0x1000>;
451 #interrupt-cells = <1>;
452 interrupt-map-mask = <0 0 0 0>;
453 interrupt-map = <0 0 0 0 &gic GIC_SPI 137 IRQ_TYPE_NONE>;
455 linux,pci-domain = <1>;
457 bus-range = <0x00 0xff>;
459 #address-cells = <3>;
463 /* Note: The HW does not support I/O resources. So,
464 * only the memory resource range is being specified.
466 ranges = <0x82000000 0 0x40000000 0x40000000 0 0x8000000>;
470 msi-parent = <&msi1>;
472 compatible = "brcm,iproc-msi";
474 interrupt-parent = <&gic>;
475 interrupts = <GIC_SPI 133 IRQ_TYPE_NONE>,
476 <GIC_SPI 134 IRQ_TYPE_NONE>,
477 <GIC_SPI 135 IRQ_TYPE_NONE>,
478 <GIC_SPI 136 IRQ_TYPE_NONE>;
483 pcie2: pcie@18014000 {
484 compatible = "brcm,iproc-pcie";
485 reg = <0x18014000 0x1000>;
487 #interrupt-cells = <1>;
488 interrupt-map-mask = <0 0 0 0>;
489 interrupt-map = <0 0 0 0 &gic GIC_SPI 143 IRQ_TYPE_NONE>;
491 linux,pci-domain = <2>;
493 bus-range = <0x00 0xff>;
495 #address-cells = <3>;
499 /* Note: The HW does not support I/O resources. So,
500 * only the memory resource range is being specified.
502 ranges = <0x82000000 0 0x48000000 0x48000000 0 0x8000000>;
506 msi-parent = <&msi2>;
508 compatible = "brcm,iproc-msi";
510 interrupt-parent = <&gic>;
511 interrupts = <GIC_SPI 139 IRQ_TYPE_NONE>,
512 <GIC_SPI 140 IRQ_TYPE_NONE>,
513 <GIC_SPI 141 IRQ_TYPE_NONE>,
514 <GIC_SPI 142 IRQ_TYPE_NONE>;