]> CyberLeo.Net >> Repos - FreeBSD/FreeBSD.git/blob - sys/gnu/dts/arm/imx6qdl-nit6xlite.dtsi
Import libxo-0.7.2; add xo_options.7.
[FreeBSD/FreeBSD.git] / sys / gnu / dts / arm / imx6qdl-nit6xlite.dtsi
1 /*
2  * Copyright 2015 Boundary Devices, Inc.
3  *
4  * This file is dual-licensed: you can use it either under the terms
5  * of the GPL or the X11 license, at your option. Note that this dual
6  * licensing only applies to this file, and not this project as a
7  * whole.
8  *
9  *  a) This file is free software; you can redistribute it and/or
10  *     modify it under the terms of the GNU General Public License
11  *     version 2 as published by the Free Software Foundation.
12  *
13  *     This file is distributed in the hope that it will be useful
14  *     but WITHOUT ANY WARRANTY; without even the implied warranty of
15  *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16  *     GNU General Public License for more details.
17  *
18  * Or, alternatively
19  *
20  *  b) Permission is hereby granted, free of charge, to any person
21  *     obtaining a copy of this software and associated documentation
22  *     files (the "Software"), to deal in the Software without
23  *     restriction, including without limitation the rights to use
24  *     copy, modify, merge, publish, distribute, sublicense, and/or
25  *     sell copies of the Software, and to permit persons to whom the
26  *     Software is furnished to do so, subject to the following
27  *     conditions:
28  *
29  *     The above copyright notice and this permission notice shall be
30  *     included in all copies or substantial portions of the Software.
31  *
32  *     THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
33  *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
34  *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
35  *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
36  *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
37  *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
38  *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
39  *     OTHER DEALINGS IN THE SOFTWARE.
40  */
41 #include <dt-bindings/gpio/gpio.h>
42 #include <dt-bindings/input/input.h>
43
44 / {
45         chosen {
46                 stdout-path = &uart2;
47         };
48
49         memory {
50                 reg = <0x10000000 0x20000000>;
51         };
52
53         regulators {
54                 compatible = "simple-bus";
55                 #address-cells = <1>;
56                 #size-cells = <0>;
57
58                 reg_2p5v: regulator@0 {
59                         compatible = "regulator-fixed";
60                         reg = <0>;
61                         regulator-name = "2P5V";
62                         regulator-min-microvolt = <2500000>;
63                         regulator-max-microvolt = <2500000>;
64                         regulator-always-on;
65                 };
66
67                 reg_3p3v: regulator@1 {
68                         compatible = "regulator-fixed";
69                         reg = <1>;
70                         regulator-name = "3P3V";
71                         regulator-min-microvolt = <3300000>;
72                         regulator-max-microvolt = <3300000>;
73                         regulator-always-on;
74                 };
75
76                 reg_usb_otg_vbus: regulator@2 {
77                         compatible = "regulator-fixed";
78                         reg = <2>;
79                         regulator-name = "usb_otg_vbus";
80                         regulator-min-microvolt = <5000000>;
81                         regulator-max-microvolt = <5000000>;
82                         gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
83                         enable-active-high;
84                 };
85
86                 reg_wlan_vmmc: regulator@3 {
87                         compatible = "regulator-fixed";
88                         reg = <3>;
89                         pinctrl-names = "default";
90                         pinctrl-0 = <&pinctrl_wlan_vmmc>;
91                         regulator-name = "reg_wlan_vmmc";
92                         regulator-min-microvolt = <1800000>;
93                         regulator-max-microvolt = <1800000>;
94                         gpio = <&gpio6 7 GPIO_ACTIVE_HIGH>;
95                         startup-delay-us = <70000>;
96                         enable-active-high;
97                 };
98         };
99
100         gpio-keys {
101                 compatible = "gpio-keys";
102                 pinctrl-names = "default";
103                 pinctrl-0 = <&pinctrl_gpio_keys>;
104
105                 home {
106                         label = "Home";
107                         gpios = <&gpio7 13 IRQ_TYPE_LEVEL_LOW>;
108                         linux,code = <102>;
109                 };
110
111                 back {
112                         label = "Back";
113                         gpios = <&gpio4 5 IRQ_TYPE_LEVEL_LOW>;
114                         linux,code = <158>;
115                 };
116         };
117
118         leds {
119                 compatible = "gpio-leds";
120                 pinctrl-names = "default";
121                 pinctrl-0 = <&pinctrl_leds>;
122
123                 j14-pin1 {
124                         gpios = <&gpio1 2 GPIO_ACTIVE_LOW>;
125                         retain-state-suspended;
126                         default-state = "off";
127                 };
128
129                 j14-pin3 {
130                         gpios = <&gpio1 3 GPIO_ACTIVE_LOW>;
131                         retain-state-suspended;
132                         default-state = "off";
133                 };
134
135                 j14-pins8-9 {
136                         gpios = <&gpio3 29 GPIO_ACTIVE_LOW>;
137                         retain-state-suspended;
138                         default-state = "off";
139                 };
140
141                 j46-pin2 {
142                         gpios = <&gpio1 7 GPIO_ACTIVE_LOW>;
143                         retain-state-suspended;
144                         default-state = "off";
145                 };
146
147                 j46-pin3 {
148                         gpios = <&gpio1 8 GPIO_ACTIVE_LOW>;
149                         retain-state-suspended;
150                         default-state = "off";
151                 };
152         };
153
154         backlight-lcd {
155                 compatible = "pwm-backlight";
156                 pwms = <&pwm1 0 5000000>;
157                 brightness-levels = <0 4 8 16 32 64 128 255>;
158                 default-brightness-level = <7>;
159                 power-supply = <&reg_3p3v>;
160                 status = "okay";
161         };
162
163         backlight_lvds0: backlight-lvds0 {
164                 compatible = "pwm-backlight";
165                 pwms = <&pwm4 0 5000000>;
166                 brightness-levels = <0 4 8 16 32 64 128 255>;
167                 default-brightness-level = <7>;
168                 power-supply = <&reg_3p3v>;
169                 status = "okay";
170         };
171
172         panel-lvds0 {
173                 compatible = "hannstar,hsd100pxn1";
174                 backlight = <&backlight_lvds0>;
175
176                 port {
177                         panel_in_lvds0: endpoint {
178                                 remote-endpoint = <&lvds0_out>;
179                         };
180                 };
181         };
182
183         sound {
184                 compatible = "fsl,imx6dl-nit6xlite-sgtl5000",
185                              "fsl,imx-audio-sgtl5000";
186                 model = "imx6dl-nit6xlite-sgtl5000";
187                 ssi-controller = <&ssi1>;
188                 audio-codec = <&codec>;
189                 audio-routing =
190                         "MIC_IN", "Mic Jack",
191                         "Mic Jack", "Mic Bias",
192                         "Headphone Jack", "HP_OUT";
193                 mux-int-port = <1>;
194                 mux-ext-port = <3>;
195         };
196 };
197
198 &audmux {
199         pinctrl-names = "default";
200         pinctrl-0 = <&pinctrl_audmux>;
201         status = "okay";
202 };
203
204 &clks {
205         assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
206                           <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
207         assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
208                                  <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
209 };
210
211 &ecspi1 {
212         fsl,spi-num-chipselects = <1>;
213         cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>;
214         pinctrl-names = "default";
215         pinctrl-0 = <&pinctrl_ecspi1>;
216         status = "okay";
217
218         flash: m25p80@0 {
219                 compatible = "microchip,sst25vf016b";
220                 spi-max-frequency = <20000000>;
221                 reg = <0>;
222         };
223 };
224
225 &fec {
226         pinctrl-names = "default";
227         pinctrl-0 = <&pinctrl_enet>;
228         phy-mode = "rgmii";
229         phy-reset-gpios = <&gpio1 27 GPIO_ACTIVE_LOW>;
230         txen-skew-ps = <0>;
231         txc-skew-ps = <3000>;
232         rxdv-skew-ps = <0>;
233         rxc-skew-ps = <3000>;
234         rxd0-skew-ps = <0>;
235         rxd1-skew-ps = <0>;
236         rxd2-skew-ps = <0>;
237         rxd3-skew-ps = <0>;
238         txd0-skew-ps = <0>;
239         txd1-skew-ps = <0>;
240         txd2-skew-ps = <0>;
241         txd3-skew-ps = <0>;
242         interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>,
243                               <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
244         fsl,err006687-workaround-present;
245         status = "okay";
246 };
247
248 &hdmi {
249         ddc-i2c-bus = <&i2c2>;
250         status = "okay";
251 };
252
253 &i2c1 {
254         clock-frequency = <100000>;
255         pinctrl-names = "default";
256         pinctrl-0 = <&pinctrl_i2c1>;
257         status = "okay";
258
259         codec: sgtl5000@0a {
260                 compatible = "fsl,sgtl5000";
261                 pinctrl-names = "default";
262                 pinctrl-0 = <&pinctrl_sgtl5000>;
263                 reg = <0x0a>;
264                 clocks = <&clks IMX6QDL_CLK_CKO>;
265                 VDDA-supply = <&reg_2p5v>;
266                 VDDIO-supply = <&reg_3p3v>;
267         };
268 };
269
270 &i2c2 {
271         clock-frequency = <100000>;
272         pinctrl-names = "default";
273         pinctrl-0 = <&pinctrl_i2c2>;
274         status = "okay";
275 };
276
277 &i2c3 {
278         clock-frequency = <100000>;
279         pinctrl-names = "default";
280         pinctrl-0 = <&pinctrl_i2c3>;
281         status = "okay";
282
283         touchscreen@04 {
284                 compatible = "eeti,egalax_ts";
285                 reg = <0x04>;
286                 interrupt-parent = <&gpio1>;
287                 interrupts = <9 IRQ_TYPE_EDGE_FALLING>;
288                 wakeup-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>;
289         };
290
291         touchscreen@38 {
292                 compatible = "edt,edt-ft5x06";
293                 reg = <0x38>;
294                 interrupt-parent = <&gpio1>;
295                 interrupts = <9 IRQ_TYPE_EDGE_FALLING>;
296         };
297
298         rtc@6f {
299                 compatible = "isil,isl1208";
300                 pinctrl-names = "default";
301                 pinctrl-0 = <&pinctrl_rtc>;
302                 reg = <0x6f>;
303                 interrupts-extended = <&gpio2 26 IRQ_TYPE_LEVEL_LOW>;
304         };
305 };
306
307 &iomuxc {
308         pinctrl-names = "default";
309         pinctrl-0 = <&pinctrl_j10>;
310         pinctrl-1 = <&pinctrl_j28>;
311
312         imx6dl-nit6xlite {
313                 pinctrl_audmux: audmuxgrp {
314                         fsl,pins = <
315                                 MX6QDL_PAD_CSI0_DAT7__AUD3_RXD          0x130b0
316                                 MX6QDL_PAD_CSI0_DAT4__AUD3_TXC          0x130b0
317                                 MX6QDL_PAD_CSI0_DAT5__AUD3_TXD          0x110b0
318                                 MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS         0x130b0
319                         >;
320                 };
321
322                 pinctrl_ecspi1: ecspi1grp {
323                         fsl,pins = <
324                                 MX6QDL_PAD_EIM_D17__ECSPI1_MISO         0x100b1
325                                 MX6QDL_PAD_EIM_D18__ECSPI1_MOSI         0x100b1
326                                 MX6QDL_PAD_EIM_D16__ECSPI1_SCLK         0x100b1
327                                 MX6QDL_PAD_EIM_D19__GPIO3_IO19          0x000b1
328                         >;
329                 };
330
331                 pinctrl_enet: enetgrp {
332                         fsl,pins = <
333                                 MX6QDL_PAD_ENET_MDIO__ENET_MDIO         0x100b0
334                                 MX6QDL_PAD_ENET_MDC__ENET_MDC           0x100b0
335                                 MX6QDL_PAD_RGMII_TXC__RGMII_TXC         0x100b0
336                                 MX6QDL_PAD_RGMII_TD0__RGMII_TD0         0x100b0
337                                 MX6QDL_PAD_RGMII_TD1__RGMII_TD1         0x100b0
338                                 MX6QDL_PAD_RGMII_TD2__RGMII_TD2         0x100b0
339                                 MX6QDL_PAD_RGMII_TD3__RGMII_TD3         0x100b0
340                                 MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL   0x100b0
341                                 MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK    0x100b0
342                                 MX6QDL_PAD_RGMII_RXC__RGMII_RXC         0x1b030
343                                 MX6QDL_PAD_RGMII_RD0__RGMII_RD0         0x1b030
344                                 MX6QDL_PAD_RGMII_RD1__RGMII_RD1         0x1b030
345                                 MX6QDL_PAD_RGMII_RD2__RGMII_RD2         0x1b030
346                                 MX6QDL_PAD_RGMII_RD3__RGMII_RD3         0x1b030
347                                 MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL   0x1b030
348                                 /* Phy reset */
349                                 MX6QDL_PAD_ENET_RXD0__GPIO1_IO27        0x0f0b0
350                                 MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28       0x1b0b0
351                                 MX6QDL_PAD_GPIO_6__ENET_IRQ             0x000b1
352                         >;
353                 };
354
355                 pinctrl_gpio_keys: gpio-keysgrp {
356                         fsl,pins = <
357                                 /* Home Button: J14 pin 5 */
358                                 MX6QDL_PAD_GPIO_18__GPIO7_IO13          0x1b0b0
359                                 /* Back Button: J14 pin 7 */
360                                 MX6QDL_PAD_GPIO_19__GPIO4_IO05          0x1b0b0
361                         >;
362                 };
363
364                 pinctrl_i2c1: i2c1grp {
365                         fsl,pins = <
366                                 MX6QDL_PAD_EIM_D21__I2C1_SCL    0x4001b8b1
367                                 MX6QDL_PAD_EIM_D28__I2C1_SDA    0x4001b8b1
368                         >;
369                 };
370
371                 pinctrl_i2c2: i2c2grp {
372                         fsl,pins = <
373                                 MX6QDL_PAD_KEY_COL3__I2C2_SCL   0x4001b8b1
374                                 MX6QDL_PAD_KEY_ROW3__I2C2_SDA   0x4001b8b1
375                         >;
376                 };
377
378                 pinctrl_i2c3: i2c3grp {
379                         fsl,pins = <
380                                 MX6QDL_PAD_GPIO_5__I2C3_SCL     0x4001b8b1
381                                 MX6QDL_PAD_GPIO_16__I2C3_SDA    0x4001b8b1
382                                 /* Touch IRQ: J7 pin 4 */
383                                 MX6QDL_PAD_GPIO_9__GPIO1_IO09   0x1b0b0
384                                 /* tcs2004 IRQ */
385                                 MX6QDL_PAD_EIM_LBA__GPIO2_IO27  0x1b0b0
386                                 /* tsc2004 reset */
387                                 MX6QDL_PAD_KEY_COL2__GPIO4_IO10 0x0b0b0
388                         >;
389                 };
390
391                 pinctrl_j10: j10grp {
392                         fsl,pins = <
393                                 /* Broadcom WiFi module pins */
394                                 MX6QDL_PAD_NANDF_D0__GPIO2_IO00         0x1b0b0
395                                 MX6QDL_PAD_NANDF_D1__GPIO2_IO01         0x1b0b0
396                                 MX6QDL_PAD_NANDF_D3__GPIO2_IO03         0x1b0b0
397                                 MX6QDL_PAD_NANDF_D4__GPIO2_IO04         0x1b0b0
398                                 MX6QDL_PAD_NANDF_WP_B__GPIO6_IO09       0x0b0b0
399                                 MX6QDL_PAD_NANDF_CS1__GPIO6_IO14        0x1b0b0
400                                 MX6QDL_PAD_SD1_CLK__OSC32K_32K_OUT      0x000b0
401                         >;
402                 };
403
404                 pinctrl_j28: j28grp {
405                         fsl,pins = <
406                                 MX6QDL_PAD_GPIO_4__GPIO1_IO04           0x1b0b0
407                         >;
408                 };
409
410                 pinctrl_leds: ledsgrp {
411                         fsl,pins = <
412                                 MX6QDL_PAD_GPIO_2__GPIO1_IO02           0x0b0b0
413                                 MX6QDL_PAD_GPIO_3__GPIO1_IO03           0x0b0b0
414                                 MX6QDL_PAD_EIM_D29__GPIO3_IO29          0x030b0
415                                 MX6QDL_PAD_GPIO_7__GPIO1_IO07           0x0b0b0
416                                 MX6QDL_PAD_GPIO_8__GPIO1_IO08           0x0b0b0
417                         >;
418                 };
419
420                 pinctrl_pwm1: pwm1grp {
421                         fsl,pins = <
422                                 MX6QDL_PAD_SD1_DAT3__PWM1_OUT           0x1b0b1
423                         >;
424                 };
425
426                 pinctrl_pwm3: pwm3grp {
427                         fsl,pins = <
428                                 MX6QDL_PAD_SD1_DAT1__PWM3_OUT           0x1b0b1
429                         >;
430                 };
431
432                 pinctrl_pwm4: pwm4grp {
433                         fsl,pins = <
434                                 MX6QDL_PAD_SD1_CMD__PWM4_OUT            0x1b0b1
435                         >;
436                 };
437
438                 pinctrl_wlan_vmmc: wlan-vmmcgrp {
439                         fsl,pins = <
440                                 MX6QDL_PAD_NANDF_CLE__GPIO6_IO07        0x030b0
441                         >;
442                 };
443
444                 pinctrl_rtc: rtcgrp {
445                         fsl,pins = <
446                                 MX6QDL_PAD_EIM_RW__GPIO2_IO26           0x1b0b0
447                         >;
448                 };
449
450                 pinctrl_sgtl5000: sgtl5000grp {
451                         fsl,pins = <
452                                 MX6QDL_PAD_GPIO_0__CCM_CLKO1            0x000b0
453                                 MX6QDL_PAD_EIM_A25__GPIO5_IO02          0x1b0b0
454                         >;
455                 };
456
457                 pinctrl_uart1: uart1grp {
458                         fsl,pins = <
459                                 MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA      0x1b0b1
460                                 MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA      0x1b0b1
461                         >;
462                 };
463
464                 pinctrl_uart2: uart2grp {
465                         fsl,pins = <
466                                 MX6QDL_PAD_EIM_D26__UART2_TX_DATA       0x1b0b1
467                                 MX6QDL_PAD_EIM_D27__UART2_RX_DATA       0x1b0b1
468                         >;
469                 };
470
471                 pinctrl_uart3: uart3grp {
472                         fsl,pins = <
473                                 MX6QDL_PAD_EIM_D24__UART3_TX_DATA       0x1b0b1
474                                 MX6QDL_PAD_EIM_D25__UART3_RX_DATA       0x1b0b1
475                                 MX6QDL_PAD_EIM_D23__UART3_CTS_B         0x1b0b1
476                                 MX6QDL_PAD_EIM_D31__UART3_RTS_B         0x1b0b1
477                         >;
478                 };
479
480                 pinctrl_usbotg: usbotggrp {
481                         fsl,pins = <
482                                 MX6QDL_PAD_GPIO_1__USB_OTG_ID           0x17059
483                                 MX6QDL_PAD_KEY_COL4__USB_OTG_OC         0x1b0b0
484                                 /* power enable, high active */
485                                 MX6QDL_PAD_EIM_D22__GPIO3_IO22          0x000b0
486                         >;
487                 };
488
489                 pinctrl_usdhc2: usdhc2grp {
490                         fsl,pins = <
491                                 MX6QDL_PAD_SD2_CMD__SD2_CMD             0x17059
492                                 MX6QDL_PAD_SD2_CLK__SD2_CLK             0x10059
493                                 MX6QDL_PAD_SD2_DAT0__SD2_DATA0          0x17059
494                                 MX6QDL_PAD_SD2_DAT1__SD2_DATA1          0x17059
495                                 MX6QDL_PAD_SD2_DAT2__SD2_DATA2          0x17059
496                                 MX6QDL_PAD_SD2_DAT3__SD2_DATA3          0x17059
497                         >;
498                 };
499
500                 pinctrl_usdhc3: usdhc3grp {
501                         fsl,pins = <
502                                 MX6QDL_PAD_SD3_CMD__SD3_CMD             0x17059
503                                 MX6QDL_PAD_SD3_CLK__SD3_CLK             0x10059
504                                 MX6QDL_PAD_SD3_DAT0__SD3_DATA0          0x17059
505                                 MX6QDL_PAD_SD3_DAT1__SD3_DATA1          0x17059
506                                 MX6QDL_PAD_SD3_DAT2__SD3_DATA2          0x17059
507                                 MX6QDL_PAD_SD3_DAT3__SD3_DATA3          0x17059
508                                 MX6QDL_PAD_SD3_DAT5__GPIO7_IO00         0x1b0b0
509                         >;
510                 };
511         };
512 };
513
514 &ldb {
515         status = "okay";
516
517         lvds-channel@0 {
518                 fsl,data-mapping = "spwg";
519                 fsl,data-width = <18>;
520                 status = "okay";
521
522                 port@4 {
523                         reg = <4>;
524
525                         lvds0_out: endpoint {
526                                 remote-endpoint = <&panel_in_lvds0>;
527                         };
528                 };
529         };
530 };
531
532 &pcie {
533         status = "okay";
534 };
535
536 &pwm1 {
537         pinctrl-names = "default";
538         pinctrl-0 = <&pinctrl_pwm1>;
539         status = "okay";
540 };
541
542 &pwm3 {
543         pinctrl-names = "default";
544         pinctrl-0 = <&pinctrl_pwm3>;
545         status = "okay";
546 };
547
548 &pwm4 {
549         pinctrl-names = "default";
550         pinctrl-0 = <&pinctrl_pwm4>;
551         status = "okay";
552 };
553
554 &ssi1 {
555         status = "okay";
556 };
557
558 &uart1 {
559         pinctrl-names = "default";
560         pinctrl-0 = <&pinctrl_uart1>;
561         status = "okay";
562 };
563
564 &uart2 {
565         pinctrl-names = "default";
566         pinctrl-0 = <&pinctrl_uart2>;
567         status = "okay";
568 };
569
570 &uart3 {
571         pinctrl-names = "default";
572         pinctrl-0 = <&pinctrl_uart3>;
573         uart-has-rtscts;
574         status = "okay";
575 };
576
577 &usbh1 {
578         status = "okay";
579 };
580
581 &usbotg {
582         vbus-supply = <&reg_usb_otg_vbus>;
583         pinctrl-names = "default";
584         pinctrl-0 = <&pinctrl_usbotg>;
585         disable-over-current;
586         status = "okay";
587 };
588
589 &usdhc2 {
590         pinctrl-names = "default";
591         pinctrl-0 = <&pinctrl_usdhc2>;
592         bus-width = <4>;
593         non-removable;
594         vmmc-supply = <&reg_3p3v>;
595         vqmmc-supply = <&reg_wlan_vmmc>;
596         vqmmc-1-8-v;
597         ocr-limit = <0x180>;     /* 1.65v - 2.1v */
598         cap-power-off-card;
599         keep-power-in-suspend;
600         status = "okay";
601 };
602
603 &usdhc3 {
604         pinctrl-names = "default";
605         pinctrl-0 = <&pinctrl_usdhc3>;
606         cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>;
607         vmmc-supply = <&reg_3p3v>;
608         status = "okay";
609 };