2 * Copyright 2015 Endless Mobile, Inc.
3 * Author: Carlo Caione <carlo@endlessm.com>
5 * This file is dual-licensed: you can use it either under the terms
6 * of the GPL or the X11 license, at your option. Note that this dual
7 * licensing only applies to this file, and not this project as a
10 * a) This library is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of the
13 * License, or (at your option) any later version.
15 * This library is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program. If not, see <http://www.gnu.org/licenses/>.
25 * b) Permission is hereby granted, free of charge, to any person
26 * obtaining a copy of this software and associated documentation
27 * files (the "Software"), to deal in the Software without
28 * restriction, including without limitation the rights to use,
29 * copy, modify, merge, publish, distribute, sublicense, and/or
30 * sell copies of the Software, and to permit persons to whom the
31 * Software is furnished to do so, subject to the following
34 * The above copyright notice and this permission notice shall be
35 * included in all copies or substantial portions of the Software.
37 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
38 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
39 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
40 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
41 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
42 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
43 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
44 * OTHER DEALINGS IN THE SOFTWARE.
47 #include <dt-bindings/clock/meson8b-clkc.h>
48 #include <dt-bindings/gpio/meson8b-gpio.h>
49 #include <dt-bindings/reset/amlogic,meson8b-reset.h>
50 #include <dt-bindings/reset/amlogic,meson8b-clkc-reset.h>
60 compatible = "arm,cortex-a5";
61 next-level-cache = <&L2>;
63 enable-method = "amlogic,meson8b-smp";
64 resets = <&clkc CLKC_RESET_CPU0_SOFT_RESET>;
65 operating-points-v2 = <&cpu_opp_table>;
66 clocks = <&clkc CLKID_CPUCLK>;
71 compatible = "arm,cortex-a5";
72 next-level-cache = <&L2>;
74 enable-method = "amlogic,meson8b-smp";
75 resets = <&clkc CLKC_RESET_CPU1_SOFT_RESET>;
76 operating-points-v2 = <&cpu_opp_table>;
77 clocks = <&clkc CLKID_CPUCLK>;
82 compatible = "arm,cortex-a5";
83 next-level-cache = <&L2>;
85 enable-method = "amlogic,meson8b-smp";
86 resets = <&clkc CLKC_RESET_CPU2_SOFT_RESET>;
87 operating-points-v2 = <&cpu_opp_table>;
88 clocks = <&clkc CLKID_CPUCLK>;
93 compatible = "arm,cortex-a5";
94 next-level-cache = <&L2>;
96 enable-method = "amlogic,meson8b-smp";
97 resets = <&clkc CLKC_RESET_CPU3_SOFT_RESET>;
98 operating-points-v2 = <&cpu_opp_table>;
99 clocks = <&clkc CLKID_CPUCLK>;
103 cpu_opp_table: opp-table {
104 compatible = "operating-points-v2";
108 opp-hz = /bits/ 64 <96000000>;
109 opp-microvolt = <860000>;
112 opp-hz = /bits/ 64 <192000000>;
113 opp-microvolt = <860000>;
116 opp-hz = /bits/ 64 <312000000>;
117 opp-microvolt = <860000>;
120 opp-hz = /bits/ 64 <408000000>;
121 opp-microvolt = <860000>;
124 opp-hz = /bits/ 64 <504000000>;
125 opp-microvolt = <860000>;
128 opp-hz = /bits/ 64 <600000000>;
129 opp-microvolt = <860000>;
132 opp-hz = /bits/ 64 <720000000>;
133 opp-microvolt = <860000>;
136 opp-hz = /bits/ 64 <816000000>;
137 opp-microvolt = <900000>;
140 opp-hz = /bits/ 64 <1008000000>;
141 opp-microvolt = <1140000>;
144 opp-hz = /bits/ 64 <1200000000>;
145 opp-microvolt = <1140000>;
148 opp-hz = /bits/ 64 <1320000000>;
149 opp-microvolt = <1140000>;
152 opp-hz = /bits/ 64 <1488000000>;
153 opp-microvolt = <1140000>;
156 opp-hz = /bits/ 64 <1536000000>;
157 opp-microvolt = <1140000>;
162 compatible = "arm,cortex-a5-pmu";
163 interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
164 <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
165 <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
166 <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
167 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
171 #address-cells = <1>;
175 /* 2 MiB reserved for Hardware ROM Firmware? */
177 reg = <0x0 0x200000>;
185 compatible = "amlogic,meson8b-pmu", "syscon";
189 pinctrl_aobus: pinctrl@84 {
190 compatible = "amlogic,meson8b-aobus-pinctrl";
192 #address-cells = <1>;
196 gpio_ao: ao-bank@14 {
200 reg-names = "mux", "pull", "gpio";
203 gpio-ranges = <&pinctrl_aobus 0 0 16>;
206 uart_ao_a_pins: uart_ao_a {
208 groups = "uart_tx_ao_a", "uart_rx_ao_a";
209 function = "uart_ao";
214 ir_recv_pins: remote {
216 groups = "remote_input";
225 clkc: clock-controller@4000 {
228 compatible = "amlogic,meson8b-clkc";
229 reg = <0x8000 0x4>, <0x4000 0x400>;
232 reset: reset-controller@4404 {
233 compatible = "amlogic,meson8b-reset";
238 analog_top: analog-top@81a8 {
239 compatible = "amlogic,meson8b-analog-top", "syscon";
244 compatible = "amlogic,meson8b-pwm";
250 pinctrl_cbus: pinctrl@9880 {
251 compatible = "amlogic,meson8b-cbus-pinctrl";
253 #address-cells = <1>;
262 reg-names = "mux", "pull", "pull-enable", "gpio";
265 gpio-ranges = <&pinctrl_cbus 0 0 83>;
268 eth_rgmii_pins: eth-rgmii {
270 groups = "eth_tx_clk",
285 function = "ethernet";
290 eth_rmii_pins: eth-rmii {
292 groups = "eth_tx_en",
301 function = "ethernet";
308 groups = "i2c_sda_a", "i2c_sck_a";
316 groups = "sd_d0_b", "sd_d1_b", "sd_d2_b",
317 "sd_d3_b", "sd_clk_b", "sd_cmd_b";
323 pwm_c1_pins: pwm-c1 {
331 uart_b0_pins: uart-b0 {
333 groups = "uart_tx_b0",
340 uart_b0_cts_rts_pins: uart-b0-cts-rts {
342 groups = "uart_cts_b0",
353 compatible = "amlogic,meson8b-smp-sram";
360 compatible = "amlogic,meson8b-efuse";
361 clocks = <&clkc CLKID_EFUSE>;
362 clock-names = "core";
366 compatible = "amlogic,meson8b-dwmac", "snps,dwmac-3.70a", "snps,dwmac";
368 reg = <0xc9410000 0x10000
371 clocks = <&clkc CLKID_ETH>,
374 clock-names = "stmmaceth", "clkin0", "clkin1";
376 resets = <&reset RESET_ETHERNET>;
377 reset-names = "stmmaceth";
381 compatible = "amlogic,meson-gpio-intc",
382 "amlogic,meson8b-gpio-intc";
387 compatible = "amlogic,meson8b-rng", "amlogic,meson-rng";
388 clocks = <&clkc CLKID_RNG0>;
389 clock-names = "core";
393 clocks = <&clkc CLKID_CLK81>;
397 clocks = <&clkc CLKID_I2C>;
401 clocks = <&clkc CLKID_I2C>;
405 arm,data-latency = <3 3 3>;
406 arm,tag-latency = <2 2 2>;
407 arm,filter-ranges = <0x100000 0xc0000000>;
409 prefetch-instr = <1>;
415 compatible = "arm,cortex-a5-scu";
420 compatible = "arm,cortex-a5-global-timer";
422 interrupts = <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
423 clocks = <&clkc CLKID_PERIPH>;
426 * the arm_global_timer driver currently does not handle clock
427 * rate changes. Keep it disabled for now.
433 compatible = "arm,cortex-a5-twd-timer";
435 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
436 clocks = <&clkc CLKID_PERIPH>;
441 compatible = "amlogic,meson8b-pwm";
445 compatible = "amlogic,meson8b-pwm";
449 compatible = "amlogic,meson8b-saradc", "amlogic,meson-saradc";
450 clocks = <&clkc CLKID_XTAL>,
451 <&clkc CLKID_SAR_ADC>;
452 clock-names = "clkin", "core";
456 compatible = "amlogic,meson8b-sdio", "amlogic,meson-mx-sdio";
457 clocks = <&clkc CLKID_SDIO>, <&clkc CLKID_CLK81>;
458 clock-names = "core", "clkin";
462 clocks = <&clkc CLKID_XTAL>, <&clkc CLKID_CLK81>;
463 clock-names = "xtal", "pclk";
467 compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
468 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_CLK81>;
469 clock-names = "baud", "xtal", "pclk";
473 compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
474 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART0>;
475 clock-names = "baud", "xtal", "pclk";
479 compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
480 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART1>;
481 clock-names = "baud", "xtal", "pclk";
485 compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
486 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART2>;
487 clock-names = "baud", "xtal", "pclk";
491 compatible = "amlogic,meson8b-usb", "snps,dwc2";
492 clocks = <&clkc CLKID_USB0_DDR_BRIDGE>;
497 compatible = "amlogic,meson8b-usb", "snps,dwc2";
498 clocks = <&clkc CLKID_USB1_DDR_BRIDGE>;
503 compatible = "amlogic,meson8b-usb2-phy", "amlogic,meson-mx-usb2-phy";
504 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB0>;
505 clock-names = "usb_general", "usb";
506 resets = <&reset RESET_USB_OTG>;
510 compatible = "amlogic,meson8b-usb2-phy", "amlogic,meson-mx-usb2-phy";
511 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB1>;
512 clock-names = "usb_general", "usb";
513 resets = <&reset RESET_USB_OTG>;
517 compatible = "amlogic,meson8b-wdt";