]> CyberLeo.Net >> Repos - FreeBSD/FreeBSD.git/blob - sys/gnu/dts/arm/tegra124.dtsi
MFV: r361597
[FreeBSD/FreeBSD.git] / sys / gnu / dts / arm / tegra124.dtsi
1 // SPDX-License-Identifier: GPL-2.0
2 #include <dt-bindings/clock/tegra124-car.h>
3 #include <dt-bindings/gpio/tegra-gpio.h>
4 #include <dt-bindings/memory/tegra124-mc.h>
5 #include <dt-bindings/pinctrl/pinctrl-tegra.h>
6 #include <dt-bindings/interrupt-controller/arm-gic.h>
7 #include <dt-bindings/reset/tegra124-car.h>
8 #include <dt-bindings/thermal/tegra124-soctherm.h>
9
10 / {
11         compatible = "nvidia,tegra124";
12         interrupt-parent = <&lic>;
13         #address-cells = <2>;
14         #size-cells = <2>;
15
16         memory@80000000 {
17                 device_type = "memory";
18                 reg = <0x0 0x80000000 0x0 0x0>;
19         };
20
21         pcie@1003000 {
22                 compatible = "nvidia,tegra124-pcie";
23                 device_type = "pci";
24                 reg = <0x0 0x01003000 0x0 0x00000800   /* PADS registers */
25                        0x0 0x01003800 0x0 0x00000800   /* AFI registers */
26                        0x0 0x02000000 0x0 0x10000000>; /* configuration space */
27                 reg-names = "pads", "afi", "cs";
28                 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
29                              <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
30                 interrupt-names = "intr", "msi";
31
32                 #interrupt-cells = <1>;
33                 interrupt-map-mask = <0 0 0 0>;
34                 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
35
36                 bus-range = <0x00 0xff>;
37                 #address-cells = <3>;
38                 #size-cells = <2>;
39
40                 ranges = <0x82000000 0 0x01000000 0x0 0x01000000 0 0x00001000   /* port 0 configuration space */
41                           0x82000000 0 0x01001000 0x0 0x01001000 0 0x00001000   /* port 1 configuration space */
42                           0x81000000 0 0x0        0x0 0x12000000 0 0x00010000   /* downstream I/O (64 KiB) */
43                           0x82000000 0 0x13000000 0x0 0x13000000 0 0x0d000000   /* non-prefetchable memory (208 MiB) */
44                           0xc2000000 0 0x20000000 0x0 0x20000000 0 0x20000000>; /* prefetchable memory (512 MiB) */
45
46                 clocks = <&tegra_car TEGRA124_CLK_PCIE>,
47                          <&tegra_car TEGRA124_CLK_AFI>,
48                          <&tegra_car TEGRA124_CLK_PLL_E>,
49                          <&tegra_car TEGRA124_CLK_CML0>;
50                 clock-names = "pex", "afi", "pll_e", "cml";
51                 resets = <&tegra_car 70>,
52                          <&tegra_car 72>,
53                          <&tegra_car 74>;
54                 reset-names = "pex", "afi", "pcie_x";
55                 status = "disabled";
56
57                 pci@1,0 {
58                         device_type = "pci";
59                         assigned-addresses = <0x82000800 0 0x01000000 0 0x1000>;
60                         reg = <0x000800 0 0 0 0>;
61                         bus-range = <0x00 0xff>;
62                         status = "disabled";
63
64                         #address-cells = <3>;
65                         #size-cells = <2>;
66                         ranges;
67
68                         nvidia,num-lanes = <2>;
69                 };
70
71                 pci@2,0 {
72                         device_type = "pci";
73                         assigned-addresses = <0x82001000 0 0x01001000 0 0x1000>;
74                         reg = <0x001000 0 0 0 0>;
75                         bus-range = <0x00 0xff>;
76                         status = "disabled";
77
78                         #address-cells = <3>;
79                         #size-cells = <2>;
80                         ranges;
81
82                         nvidia,num-lanes = <1>;
83                 };
84         };
85
86         host1x@50000000 {
87                 compatible = "nvidia,tegra124-host1x", "simple-bus";
88                 reg = <0x0 0x50000000 0x0 0x00034000>;
89                 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
90                              <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
91                 clocks = <&tegra_car TEGRA124_CLK_HOST1X>;
92                 resets = <&tegra_car 28>;
93                 reset-names = "host1x";
94                 iommus = <&mc TEGRA_SWGROUP_HC>;
95
96                 #address-cells = <2>;
97                 #size-cells = <2>;
98
99                 ranges = <0 0x54000000 0 0x54000000 0 0x01000000>;
100
101                 dc@54200000 {
102                         compatible = "nvidia,tegra124-dc";
103                         reg = <0x0 0x54200000 0x0 0x00040000>;
104                         interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
105                         clocks = <&tegra_car TEGRA124_CLK_DISP1>,
106                                  <&tegra_car TEGRA124_CLK_PLL_P>;
107                         clock-names = "dc", "parent";
108                         resets = <&tegra_car 27>;
109                         reset-names = "dc";
110
111                         iommus = <&mc TEGRA_SWGROUP_DC>;
112
113                         nvidia,head = <0>;
114                 };
115
116                 dc@54240000 {
117                         compatible = "nvidia,tegra124-dc";
118                         reg = <0x0 0x54240000 0x0 0x00040000>;
119                         interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
120                         clocks = <&tegra_car TEGRA124_CLK_DISP2>,
121                                  <&tegra_car TEGRA124_CLK_PLL_P>;
122                         clock-names = "dc", "parent";
123                         resets = <&tegra_car 26>;
124                         reset-names = "dc";
125
126                         iommus = <&mc TEGRA_SWGROUP_DCB>;
127
128                         nvidia,head = <1>;
129                 };
130
131                 hdmi: hdmi@54280000 {
132                         compatible = "nvidia,tegra124-hdmi";
133                         reg = <0x0 0x54280000 0x0 0x00040000>;
134                         interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
135                         clocks = <&tegra_car TEGRA124_CLK_HDMI>,
136                                  <&tegra_car TEGRA124_CLK_PLL_D2_OUT0>;
137                         clock-names = "hdmi", "parent";
138                         resets = <&tegra_car 51>;
139                         reset-names = "hdmi";
140                         status = "disabled";
141                 };
142
143                 vic@54340000 {
144                         compatible = "nvidia,tegra124-vic";
145                         reg = <0x0 0x54340000 0x0 0x00040000>;
146                         interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
147                         clocks = <&tegra_car TEGRA124_CLK_VIC03>;
148                         clock-names = "vic";
149                         resets = <&tegra_car 178>;
150                         reset-names = "vic";
151
152                         iommus = <&mc TEGRA_SWGROUP_VIC>;
153                 };
154
155                 sor@54540000 {
156                         compatible = "nvidia,tegra124-sor";
157                         reg = <0x0 0x54540000 0x0 0x00040000>;
158                         interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
159                         clocks = <&tegra_car TEGRA124_CLK_SOR0>,
160                                  <&tegra_car TEGRA124_CLK_SOR0_OUT>,
161                                  <&tegra_car TEGRA124_CLK_PLL_D_OUT0>,
162                                  <&tegra_car TEGRA124_CLK_PLL_DP>,
163                                  <&tegra_car TEGRA124_CLK_CLK_M>;
164                         clock-names = "sor", "out", "parent", "dp", "safe";
165                         resets = <&tegra_car 182>;
166                         reset-names = "sor";
167                         status = "disabled";
168                 };
169
170                 dpaux: dpaux@545c0000 {
171                         compatible = "nvidia,tegra124-dpaux";
172                         reg = <0x0 0x545c0000 0x0 0x00040000>;
173                         interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
174                         clocks = <&tegra_car TEGRA124_CLK_DPAUX>,
175                                  <&tegra_car TEGRA124_CLK_PLL_DP>;
176                         clock-names = "dpaux", "parent";
177                         resets = <&tegra_car 181>;
178                         reset-names = "dpaux";
179                         status = "disabled";
180                 };
181         };
182
183         gic: interrupt-controller@50041000 {
184                 compatible = "arm,cortex-a15-gic";
185                 #interrupt-cells = <3>;
186                 interrupt-controller;
187                 reg = <0x0 0x50041000 0x0 0x1000>,
188                       <0x0 0x50042000 0x0 0x1000>,
189                       <0x0 0x50044000 0x0 0x2000>,
190                       <0x0 0x50046000 0x0 0x2000>;
191                 interrupts = <GIC_PPI 9
192                         (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
193                 interrupt-parent = <&gic>;
194         };
195
196         /*
197          * Please keep the following 0, notation in place as a former mainline
198          * U-Boot version was looking for that particular notation in order to
199          * perform required fix-ups on that GPU node.
200          */
201         gpu@0,57000000 {
202                 compatible = "nvidia,gk20a";
203                 reg = <0x0 0x57000000 0x0 0x01000000>,
204                       <0x0 0x58000000 0x0 0x01000000>;
205                 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
206                              <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
207                 interrupt-names = "stall", "nonstall";
208                 clocks = <&tegra_car TEGRA124_CLK_GPU>,
209                          <&tegra_car TEGRA124_CLK_PLL_P_OUT5>;
210                 clock-names = "gpu", "pwr";
211                 resets = <&tegra_car 184>;
212                 reset-names = "gpu";
213
214                 iommus = <&mc TEGRA_SWGROUP_GPU>;
215
216                 status = "disabled";
217         };
218
219         lic: interrupt-controller@60004000 {
220                 compatible = "nvidia,tegra124-ictlr", "nvidia,tegra30-ictlr";
221                 reg = <0x0 0x60004000 0x0 0x100>,
222                       <0x0 0x60004100 0x0 0x100>,
223                       <0x0 0x60004200 0x0 0x100>,
224                       <0x0 0x60004300 0x0 0x100>,
225                       <0x0 0x60004400 0x0 0x100>;
226                 interrupt-controller;
227                 #interrupt-cells = <3>;
228                 interrupt-parent = <&gic>;
229         };
230
231         timer@60005000 {
232                 compatible = "nvidia,tegra124-timer", "nvidia,tegra30-timer", "nvidia,tegra20-timer";
233                 reg = <0x0 0x60005000 0x0 0x400>;
234                 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
235                              <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
236                              <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
237                              <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
238                              <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
239                              <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
240                 clocks = <&tegra_car TEGRA124_CLK_TIMER>;
241         };
242
243         tegra_car: clock@60006000 {
244                 compatible = "nvidia,tegra124-car";
245                 reg = <0x0 0x60006000 0x0 0x1000>;
246                 #clock-cells = <1>;
247                 #reset-cells = <1>;
248                 nvidia,external-memory-controller = <&emc>;
249         };
250
251         flow-controller@60007000 {
252                 compatible = "nvidia,tegra124-flowctrl";
253                 reg = <0x0 0x60007000 0x0 0x1000>;
254         };
255
256         actmon@6000c800 {
257                 compatible = "nvidia,tegra124-actmon";
258                 reg = <0x0 0x6000c800 0x0 0x400>;
259                 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
260                 clocks = <&tegra_car TEGRA124_CLK_ACTMON>,
261                          <&tegra_car TEGRA124_CLK_EMC>;
262                 clock-names = "actmon", "emc";
263                 resets = <&tegra_car 119>;
264                 reset-names = "actmon";
265         };
266
267         gpio: gpio@6000d000 {
268                 compatible = "nvidia,tegra124-gpio", "nvidia,tegra30-gpio";
269                 reg = <0x0 0x6000d000 0x0 0x1000>;
270                 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
271                              <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
272                              <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
273                              <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
274                              <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
275                              <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
276                              <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
277                              <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
278                 #gpio-cells = <2>;
279                 gpio-controller;
280                 #interrupt-cells = <2>;
281                 interrupt-controller;
282                 /*
283                 gpio-ranges = <&pinmux 0 0 251>;
284                 */
285         };
286
287         apbdma: dma@60020000 {
288                 compatible = "nvidia,tegra124-apbdma", "nvidia,tegra148-apbdma";
289                 reg = <0x0 0x60020000 0x0 0x1400>;
290                 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
291                              <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
292                              <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
293                              <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
294                              <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
295                              <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
296                              <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
297                              <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
298                              <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
299                              <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
300                              <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
301                              <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
302                              <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
303                              <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
304                              <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
305                              <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
306                              <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
307                              <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
308                              <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
309                              <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
310                              <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
311                              <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
312                              <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
313                              <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
314                              <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
315                              <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
316                              <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
317                              <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
318                              <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
319                              <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
320                              <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
321                              <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
322                 clocks = <&tegra_car TEGRA124_CLK_APBDMA>;
323                 resets = <&tegra_car 34>;
324                 reset-names = "dma";
325                 #dma-cells = <1>;
326         };
327
328         apbmisc@70000800 {
329                 compatible = "nvidia,tegra124-apbmisc", "nvidia,tegra20-apbmisc";
330                 reg = <0x0 0x70000800 0x0 0x64>,   /* Chip revision */
331                       <0x0 0x7000e864 0x0 0x04>;   /* Strapping options */
332         };
333
334         pinmux: pinmux@70000868 {
335                 compatible = "nvidia,tegra124-pinmux";
336                 reg = <0x0 0x70000868 0x0 0x164>, /* Pad control registers */
337                       <0x0 0x70003000 0x0 0x434>, /* Mux registers */
338                       <0x0 0x70000820 0x0 0x008>; /* MIPI pad control */
339         };
340
341         /*
342          * There are two serial driver i.e. 8250 based simple serial
343          * driver and APB DMA based serial driver for higher baudrate
344          * and performace. To enable the 8250 based driver, the compatible
345          * is "nvidia,tegra124-uart", "nvidia,tegra20-uart" and to enable
346          * the APB DMA based serial driver, the compatible is
347          * "nvidia,tegra124-hsuart", "nvidia,tegra30-hsuart".
348          */
349         uarta: serial@70006000 {
350                 compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
351                 reg = <0x0 0x70006000 0x0 0x40>;
352                 reg-shift = <2>;
353                 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
354                 clocks = <&tegra_car TEGRA124_CLK_UARTA>;
355                 resets = <&tegra_car 6>;
356                 reset-names = "serial";
357                 dmas = <&apbdma 8>, <&apbdma 8>;
358                 dma-names = "rx", "tx";
359                 status = "disabled";
360         };
361
362         uartb: serial@70006040 {
363                 compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
364                 reg = <0x0 0x70006040 0x0 0x40>;
365                 reg-shift = <2>;
366                 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
367                 clocks = <&tegra_car TEGRA124_CLK_UARTB>;
368                 resets = <&tegra_car 7>;
369                 reset-names = "serial";
370                 dmas = <&apbdma 9>, <&apbdma 9>;
371                 dma-names = "rx", "tx";
372                 status = "disabled";
373         };
374
375         uartc: serial@70006200 {
376                 compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
377                 reg = <0x0 0x70006200 0x0 0x40>;
378                 reg-shift = <2>;
379                 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
380                 clocks = <&tegra_car TEGRA124_CLK_UARTC>;
381                 resets = <&tegra_car 55>;
382                 reset-names = "serial";
383                 dmas = <&apbdma 10>, <&apbdma 10>;
384                 dma-names = "rx", "tx";
385                 status = "disabled";
386         };
387
388         uartd: serial@70006300 {
389                 compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
390                 reg = <0x0 0x70006300 0x0 0x40>;
391                 reg-shift = <2>;
392                 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
393                 clocks = <&tegra_car TEGRA124_CLK_UARTD>;
394                 resets = <&tegra_car 65>;
395                 reset-names = "serial";
396                 dmas = <&apbdma 19>, <&apbdma 19>;
397                 dma-names = "rx", "tx";
398                 status = "disabled";
399         };
400
401         pwm: pwm@7000a000 {
402                 compatible = "nvidia,tegra124-pwm", "nvidia,tegra20-pwm";
403                 reg = <0x0 0x7000a000 0x0 0x100>;
404                 #pwm-cells = <2>;
405                 clocks = <&tegra_car TEGRA124_CLK_PWM>;
406                 resets = <&tegra_car 17>;
407                 reset-names = "pwm";
408                 status = "disabled";
409         };
410
411         i2c@7000c000 {
412                 compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
413                 reg = <0x0 0x7000c000 0x0 0x100>;
414                 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
415                 #address-cells = <1>;
416                 #size-cells = <0>;
417                 clocks = <&tegra_car TEGRA124_CLK_I2C1>;
418                 clock-names = "div-clk";
419                 resets = <&tegra_car 12>;
420                 reset-names = "i2c";
421                 dmas = <&apbdma 21>, <&apbdma 21>;
422                 dma-names = "rx", "tx";
423                 status = "disabled";
424         };
425
426         i2c@7000c400 {
427                 compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
428                 reg = <0x0 0x7000c400 0x0 0x100>;
429                 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
430                 #address-cells = <1>;
431                 #size-cells = <0>;
432                 clocks = <&tegra_car TEGRA124_CLK_I2C2>;
433                 clock-names = "div-clk";
434                 resets = <&tegra_car 54>;
435                 reset-names = "i2c";
436                 dmas = <&apbdma 22>, <&apbdma 22>;
437                 dma-names = "rx", "tx";
438                 status = "disabled";
439         };
440
441         i2c@7000c500 {
442                 compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
443                 reg = <0x0 0x7000c500 0x0 0x100>;
444                 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
445                 #address-cells = <1>;
446                 #size-cells = <0>;
447                 clocks = <&tegra_car TEGRA124_CLK_I2C3>;
448                 clock-names = "div-clk";
449                 resets = <&tegra_car 67>;
450                 reset-names = "i2c";
451                 dmas = <&apbdma 23>, <&apbdma 23>;
452                 dma-names = "rx", "tx";
453                 status = "disabled";
454         };
455
456         i2c@7000c700 {
457                 compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
458                 reg = <0x0 0x7000c700 0x0 0x100>;
459                 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
460                 #address-cells = <1>;
461                 #size-cells = <0>;
462                 clocks = <&tegra_car TEGRA124_CLK_I2C4>;
463                 clock-names = "div-clk";
464                 resets = <&tegra_car 103>;
465                 reset-names = "i2c";
466                 dmas = <&apbdma 26>, <&apbdma 26>;
467                 dma-names = "rx", "tx";
468                 status = "disabled";
469         };
470
471         i2c@7000d000 {
472                 compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
473                 reg = <0x0 0x7000d000 0x0 0x100>;
474                 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
475                 #address-cells = <1>;
476                 #size-cells = <0>;
477                 clocks = <&tegra_car TEGRA124_CLK_I2C5>;
478                 clock-names = "div-clk";
479                 resets = <&tegra_car 47>;
480                 reset-names = "i2c";
481                 dmas = <&apbdma 24>, <&apbdma 24>;
482                 dma-names = "rx", "tx";
483                 status = "disabled";
484         };
485
486         i2c@7000d100 {
487                 compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
488                 reg = <0x0 0x7000d100 0x0 0x100>;
489                 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
490                 #address-cells = <1>;
491                 #size-cells = <0>;
492                 clocks = <&tegra_car TEGRA124_CLK_I2C6>;
493                 clock-names = "div-clk";
494                 resets = <&tegra_car 166>;
495                 reset-names = "i2c";
496                 dmas = <&apbdma 30>, <&apbdma 30>;
497                 dma-names = "rx", "tx";
498                 status = "disabled";
499         };
500
501         spi@7000d400 {
502                 compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
503                 reg = <0x0 0x7000d400 0x0 0x200>;
504                 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
505                 #address-cells = <1>;
506                 #size-cells = <0>;
507                 clocks = <&tegra_car TEGRA124_CLK_SBC1>;
508                 clock-names = "spi";
509                 resets = <&tegra_car 41>;
510                 reset-names = "spi";
511                 dmas = <&apbdma 15>, <&apbdma 15>;
512                 dma-names = "rx", "tx";
513                 status = "disabled";
514         };
515
516         spi@7000d600 {
517                 compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
518                 reg = <0x0 0x7000d600 0x0 0x200>;
519                 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
520                 #address-cells = <1>;
521                 #size-cells = <0>;
522                 clocks = <&tegra_car TEGRA124_CLK_SBC2>;
523                 clock-names = "spi";
524                 resets = <&tegra_car 44>;
525                 reset-names = "spi";
526                 dmas = <&apbdma 16>, <&apbdma 16>;
527                 dma-names = "rx", "tx";
528                 status = "disabled";
529         };
530
531         spi@7000d800 {
532                 compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
533                 reg = <0x0 0x7000d800 0x0 0x200>;
534                 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
535                 #address-cells = <1>;
536                 #size-cells = <0>;
537                 clocks = <&tegra_car TEGRA124_CLK_SBC3>;
538                 clock-names = "spi";
539                 resets = <&tegra_car 46>;
540                 reset-names = "spi";
541                 dmas = <&apbdma 17>, <&apbdma 17>;
542                 dma-names = "rx", "tx";
543                 status = "disabled";
544         };
545
546         spi@7000da00 {
547                 compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
548                 reg = <0x0 0x7000da00 0x0 0x200>;
549                 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
550                 #address-cells = <1>;
551                 #size-cells = <0>;
552                 clocks = <&tegra_car TEGRA124_CLK_SBC4>;
553                 clock-names = "spi";
554                 resets = <&tegra_car 68>;
555                 reset-names = "spi";
556                 dmas = <&apbdma 18>, <&apbdma 18>;
557                 dma-names = "rx", "tx";
558                 status = "disabled";
559         };
560
561         spi@7000dc00 {
562                 compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
563                 reg = <0x0 0x7000dc00 0x0 0x200>;
564                 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
565                 #address-cells = <1>;
566                 #size-cells = <0>;
567                 clocks = <&tegra_car TEGRA124_CLK_SBC5>;
568                 clock-names = "spi";
569                 resets = <&tegra_car 104>;
570                 reset-names = "spi";
571                 dmas = <&apbdma 27>, <&apbdma 27>;
572                 dma-names = "rx", "tx";
573                 status = "disabled";
574         };
575
576         spi@7000de00 {
577                 compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
578                 reg = <0x0 0x7000de00 0x0 0x200>;
579                 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
580                 #address-cells = <1>;
581                 #size-cells = <0>;
582                 clocks = <&tegra_car TEGRA124_CLK_SBC6>;
583                 clock-names = "spi";
584                 resets = <&tegra_car 105>;
585                 reset-names = "spi";
586                 dmas = <&apbdma 28>, <&apbdma 28>;
587                 dma-names = "rx", "tx";
588                 status = "disabled";
589         };
590
591         rtc@7000e000 {
592                 compatible = "nvidia,tegra124-rtc", "nvidia,tegra20-rtc";
593                 reg = <0x0 0x7000e000 0x0 0x100>;
594                 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
595                 clocks = <&tegra_car TEGRA124_CLK_RTC>;
596         };
597
598         pmc@7000e400 {
599                 compatible = "nvidia,tegra124-pmc";
600                 reg = <0x0 0x7000e400 0x0 0x400>;
601                 clocks = <&tegra_car TEGRA124_CLK_PCLK>, <&clk32k_in>;
602                 clock-names = "pclk", "clk32k_in";
603         };
604
605         fuse@7000f800 {
606                 compatible = "nvidia,tegra124-efuse";
607                 reg = <0x0 0x7000f800 0x0 0x400>;
608                 clocks = <&tegra_car TEGRA124_CLK_FUSE>;
609                 clock-names = "fuse";
610                 resets = <&tegra_car 39>;
611                 reset-names = "fuse";
612         };
613
614         mc: memory-controller@70019000 {
615                 compatible = "nvidia,tegra124-mc";
616                 reg = <0x0 0x70019000 0x0 0x1000>;
617                 clocks = <&tegra_car TEGRA124_CLK_MC>;
618                 clock-names = "mc";
619
620                 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
621
622                 #iommu-cells = <1>;
623         };
624
625         emc: external-memory-controller@7001b000 {
626                 compatible = "nvidia,tegra124-emc";
627                 reg = <0x0 0x7001b000 0x0 0x1000>;
628                 clocks = <&tegra_car TEGRA124_CLK_EMC>;
629                 clock-names = "emc";
630
631                 nvidia,memory-controller = <&mc>;
632         };
633
634         sata@70020000 {
635                 compatible = "nvidia,tegra124-ahci";
636                 reg = <0x0 0x70027000 0x0 0x2000>, /* AHCI */
637                       <0x0 0x70020000 0x0 0x7000>; /* SATA */
638                 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
639                 clocks = <&tegra_car TEGRA124_CLK_SATA>,
640                          <&tegra_car TEGRA124_CLK_SATA_OOB>,
641                          <&tegra_car TEGRA124_CLK_CML1>,
642                          <&tegra_car TEGRA124_CLK_PLL_E>;
643                 clock-names = "sata", "sata-oob", "cml1", "pll_e";
644                 resets = <&tegra_car 124>,
645                          <&tegra_car 123>,
646                          <&tegra_car 129>;
647                 reset-names = "sata", "sata-oob", "sata-cold";
648                 status = "disabled";
649         };
650
651         hda@70030000 {
652                 compatible = "nvidia,tegra124-hda", "nvidia,tegra30-hda";
653                 reg = <0x0 0x70030000 0x0 0x10000>;
654                 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
655                 clocks = <&tegra_car TEGRA124_CLK_HDA>,
656                          <&tegra_car TEGRA124_CLK_HDA2HDMI>,
657                          <&tegra_car TEGRA124_CLK_HDA2CODEC_2X>;
658                 clock-names = "hda", "hda2hdmi", "hda2codec_2x";
659                 resets = <&tegra_car 125>, /* hda */
660                          <&tegra_car 128>, /* hda2hdmi */
661                          <&tegra_car 111>; /* hda2codec_2x */
662                 reset-names = "hda", "hda2hdmi", "hda2codec_2x";
663                 status = "disabled";
664         };
665
666         usb@70090000 {
667                 compatible = "nvidia,tegra124-xusb";
668                 reg = <0x0 0x70090000 0x0 0x8000>,
669                       <0x0 0x70098000 0x0 0x1000>,
670                       <0x0 0x70099000 0x0 0x1000>;
671                 reg-names = "hcd", "fpci", "ipfs";
672
673                 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
674                              <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
675
676                 clocks = <&tegra_car TEGRA124_CLK_XUSB_HOST>,
677                          <&tegra_car TEGRA124_CLK_XUSB_HOST_SRC>,
678                          <&tegra_car TEGRA124_CLK_XUSB_FALCON_SRC>,
679                          <&tegra_car TEGRA124_CLK_XUSB_SS>,
680                          <&tegra_car TEGRA124_CLK_XUSB_SS_DIV2>,
681                          <&tegra_car TEGRA124_CLK_XUSB_SS_SRC>,
682                          <&tegra_car TEGRA124_CLK_XUSB_HS_SRC>,
683                          <&tegra_car TEGRA124_CLK_XUSB_FS_SRC>,
684                          <&tegra_car TEGRA124_CLK_PLL_U_480M>,
685                          <&tegra_car TEGRA124_CLK_CLK_M>,
686                          <&tegra_car TEGRA124_CLK_PLL_E>;
687                 clock-names = "xusb_host", "xusb_host_src",
688                               "xusb_falcon_src", "xusb_ss",
689                               "xusb_ss_div2", "xusb_ss_src",
690                               "xusb_hs_src", "xusb_fs_src",
691                               "pll_u_480m", "clk_m", "pll_e";
692                 resets = <&tegra_car 89>, <&tegra_car 156>,
693                          <&tegra_car 143>;
694                 reset-names = "xusb_host", "xusb_ss", "xusb_src";
695
696                 nvidia,xusb-padctl = <&padctl>;
697
698                 status = "disabled";
699         };
700
701         padctl: padctl@7009f000 {
702                 compatible = "nvidia,tegra124-xusb-padctl";
703                 reg = <0x0 0x7009f000 0x0 0x1000>;
704                 resets = <&tegra_car 142>;
705                 reset-names = "padctl";
706
707                 pads {
708                         usb2 {
709                                 status = "disabled";
710
711                                 lanes {
712                                         usb2-0 {
713                                                 status = "disabled";
714                                                 #phy-cells = <0>;
715                                         };
716
717                                         usb2-1 {
718                                                 status = "disabled";
719                                                 #phy-cells = <0>;
720                                         };
721
722                                         usb2-2 {
723                                                 status = "disabled";
724                                                 #phy-cells = <0>;
725                                         };
726                                 };
727                         };
728
729                         ulpi {
730                                 status = "disabled";
731
732                                 lanes {
733                                         ulpi-0 {
734                                                 status = "disabled";
735                                                 #phy-cells = <0>;
736                                         };
737                                 };
738                         };
739
740                         hsic {
741                                 status = "disabled";
742
743                                 lanes {
744                                         hsic-0 {
745                                                 status = "disabled";
746                                                 #phy-cells = <0>;
747                                         };
748
749                                         hsic-1 {
750                                                 status = "disabled";
751                                                 #phy-cells = <0>;
752                                         };
753                                 };
754                         };
755
756                         pcie {
757                                 status = "disabled";
758
759                                 lanes {
760                                         pcie-0 {
761                                                 status = "disabled";
762                                                 #phy-cells = <0>;
763                                         };
764
765                                         pcie-1 {
766                                                 status = "disabled";
767                                                 #phy-cells = <0>;
768                                         };
769
770                                         pcie-2 {
771                                                 status = "disabled";
772                                                 #phy-cells = <0>;
773                                         };
774
775                                         pcie-3 {
776                                                 status = "disabled";
777                                                 #phy-cells = <0>;
778                                         };
779
780                                         pcie-4 {
781                                                 status = "disabled";
782                                                 #phy-cells = <0>;
783                                         };
784                                 };
785                         };
786
787                         sata {
788                                 status = "disabled";
789
790                                 lanes {
791                                         sata-0 {
792                                                 status = "disabled";
793                                                 #phy-cells = <0>;
794                                         };
795                                 };
796                         };
797                 };
798
799                 ports {
800                         usb2-0 {
801                                 status = "disabled";
802                         };
803
804                         usb2-1 {
805                                 status = "disabled";
806                         };
807
808                         usb2-2 {
809                                 status = "disabled";
810                         };
811
812                         ulpi-0 {
813                                 status = "disabled";
814                         };
815
816                         hsic-0 {
817                                 status = "disabled";
818                         };
819
820                         hsic-1 {
821                                 status = "disabled";
822                         };
823
824                         usb3-0 {
825                                 status = "disabled";
826                         };
827
828                         usb3-1 {
829                                 status = "disabled";
830                         };
831                 };
832         };
833
834         sdhci@700b0000 {
835                 compatible = "nvidia,tegra124-sdhci";
836                 reg = <0x0 0x700b0000 0x0 0x200>;
837                 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
838                 clocks = <&tegra_car TEGRA124_CLK_SDMMC1>;
839                 resets = <&tegra_car 14>;
840                 reset-names = "sdhci";
841                 status = "disabled";
842         };
843
844         sdhci@700b0200 {
845                 compatible = "nvidia,tegra124-sdhci";
846                 reg = <0x0 0x700b0200 0x0 0x200>;
847                 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
848                 clocks = <&tegra_car TEGRA124_CLK_SDMMC2>;
849                 resets = <&tegra_car 9>;
850                 reset-names = "sdhci";
851                 status = "disabled";
852         };
853
854         sdhci@700b0400 {
855                 compatible = "nvidia,tegra124-sdhci";
856                 reg = <0x0 0x700b0400 0x0 0x200>;
857                 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
858                 clocks = <&tegra_car TEGRA124_CLK_SDMMC3>;
859                 resets = <&tegra_car 69>;
860                 reset-names = "sdhci";
861                 status = "disabled";
862         };
863
864         sdhci@700b0600 {
865                 compatible = "nvidia,tegra124-sdhci";
866                 reg = <0x0 0x700b0600 0x0 0x200>;
867                 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
868                 clocks = <&tegra_car TEGRA124_CLK_SDMMC4>;
869                 resets = <&tegra_car 15>;
870                 reset-names = "sdhci";
871                 status = "disabled";
872         };
873
874         cec@70015000 {
875                 compatible = "nvidia,tegra124-cec";
876                 reg = <0x0 0x70015000 0x0 0x00001000>;
877                 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
878                 clocks = <&tegra_car TEGRA124_CLK_CEC>;
879                 clock-names = "cec";
880                 status = "disabled";
881                 hdmi-phandle = <&hdmi>;
882         };
883
884         soctherm: thermal-sensor@700e2000 {
885                 compatible = "nvidia,tegra124-soctherm";
886                 reg = <0x0 0x700e2000 0x0 0x600 /* SOC_THERM reg_base */
887                         0x0 0x60006000 0x0 0x400>; /* CAR reg_base */
888                 reg-names = "soctherm-reg", "car-reg";
889                 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
890                 clocks = <&tegra_car TEGRA124_CLK_TSENSOR>,
891                         <&tegra_car TEGRA124_CLK_SOC_THERM>;
892                 clock-names = "tsensor", "soctherm";
893                 resets = <&tegra_car 78>;
894                 reset-names = "soctherm";
895                 #thermal-sensor-cells = <1>;
896
897                 throttle-cfgs {
898                         throttle_heavy: heavy {
899                                 nvidia,priority = <100>;
900                                 nvidia,cpu-throt-percent = <85>;
901
902                                 #cooling-cells = <2>;
903                         };
904                 };
905         };
906
907         dfll: clock@70110000 {
908                 compatible = "nvidia,tegra124-dfll";
909                 reg = <0 0x70110000 0 0x100>, /* DFLL control */
910                       <0 0x70110000 0 0x100>, /* I2C output control */
911                       <0 0x70110100 0 0x100>, /* Integrated I2C controller */
912                       <0 0x70110200 0 0x100>; /* Look-up table RAM */
913                 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
914                 clocks = <&tegra_car TEGRA124_CLK_DFLL_SOC>,
915                          <&tegra_car TEGRA124_CLK_DFLL_REF>,
916                          <&tegra_car TEGRA124_CLK_I2C5>;
917                 clock-names = "soc", "ref", "i2c";
918                 resets = <&tegra_car TEGRA124_RST_DFLL_DVCO>;
919                 reset-names = "dvco";
920                 #clock-cells = <0>;
921                 clock-output-names = "dfllCPU_out";
922                 nvidia,sample-rate = <12500>;
923                 nvidia,droop-ctrl = <0x00000f00>;
924                 nvidia,force-mode = <1>;
925                 nvidia,cf = <10>;
926                 nvidia,ci = <0>;
927                 nvidia,cg = <2>;
928                 status = "disabled";
929         };
930
931         ahub@70300000 {
932                 compatible = "nvidia,tegra124-ahub";
933                 reg = <0x0 0x70300000 0x0 0x200>,
934                       <0x0 0x70300800 0x0 0x800>,
935                       <0x0 0x70300200 0x0 0x600>;
936                 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
937                 clocks = <&tegra_car TEGRA124_CLK_D_AUDIO>,
938                          <&tegra_car TEGRA124_CLK_APBIF>;
939                 clock-names = "d_audio", "apbif";
940                 resets = <&tegra_car 106>, /* d_audio */
941                          <&tegra_car 107>, /* apbif */
942                          <&tegra_car 30>,  /* i2s0 */
943                          <&tegra_car 11>,  /* i2s1 */
944                          <&tegra_car 18>,  /* i2s2 */
945                          <&tegra_car 101>, /* i2s3 */
946                          <&tegra_car 102>, /* i2s4 */
947                          <&tegra_car 108>, /* dam0 */
948                          <&tegra_car 109>, /* dam1 */
949                          <&tegra_car 110>, /* dam2 */
950                          <&tegra_car 10>,  /* spdif */
951                          <&tegra_car 153>, /* amx */
952                          <&tegra_car 185>, /* amx1 */
953                          <&tegra_car 154>, /* adx */
954                          <&tegra_car 180>, /* adx1 */
955                          <&tegra_car 186>, /* afc0 */
956                          <&tegra_car 187>, /* afc1 */
957                          <&tegra_car 188>, /* afc2 */
958                          <&tegra_car 189>, /* afc3 */
959                          <&tegra_car 190>, /* afc4 */
960                          <&tegra_car 191>; /* afc5 */
961                 reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
962                               "i2s3", "i2s4", "dam0", "dam1", "dam2",
963                               "spdif", "amx", "amx1", "adx", "adx1",
964                               "afc0", "afc1", "afc2", "afc3", "afc4", "afc5";
965                 dmas = <&apbdma 1>, <&apbdma 1>,
966                        <&apbdma 2>, <&apbdma 2>,
967                        <&apbdma 3>, <&apbdma 3>,
968                        <&apbdma 4>, <&apbdma 4>,
969                        <&apbdma 6>, <&apbdma 6>,
970                        <&apbdma 7>, <&apbdma 7>,
971                        <&apbdma 12>, <&apbdma 12>,
972                        <&apbdma 13>, <&apbdma 13>,
973                        <&apbdma 14>, <&apbdma 14>,
974                        <&apbdma 29>, <&apbdma 29>;
975                 dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
976                             "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
977                             "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
978                             "rx9", "tx9";
979                 ranges;
980                 #address-cells = <2>;
981                 #size-cells = <2>;
982
983                 tegra_i2s0: i2s@70301000 {
984                         compatible = "nvidia,tegra124-i2s";
985                         reg = <0x0 0x70301000 0x0 0x100>;
986                         nvidia,ahub-cif-ids = <4 4>;
987                         clocks = <&tegra_car TEGRA124_CLK_I2S0>;
988                         resets = <&tegra_car 30>;
989                         reset-names = "i2s";
990                         status = "disabled";
991                 };
992
993                 tegra_i2s1: i2s@70301100 {
994                         compatible = "nvidia,tegra124-i2s";
995                         reg = <0x0 0x70301100 0x0 0x100>;
996                         nvidia,ahub-cif-ids = <5 5>;
997                         clocks = <&tegra_car TEGRA124_CLK_I2S1>;
998                         resets = <&tegra_car 11>;
999                         reset-names = "i2s";
1000                         status = "disabled";
1001                 };
1002
1003                 tegra_i2s2: i2s@70301200 {
1004                         compatible = "nvidia,tegra124-i2s";
1005                         reg = <0x0 0x70301200 0x0 0x100>;
1006                         nvidia,ahub-cif-ids = <6 6>;
1007                         clocks = <&tegra_car TEGRA124_CLK_I2S2>;
1008                         resets = <&tegra_car 18>;
1009                         reset-names = "i2s";
1010                         status = "disabled";
1011                 };
1012
1013                 tegra_i2s3: i2s@70301300 {
1014                         compatible = "nvidia,tegra124-i2s";
1015                         reg = <0x0 0x70301300 0x0 0x100>;
1016                         nvidia,ahub-cif-ids = <7 7>;
1017                         clocks = <&tegra_car TEGRA124_CLK_I2S3>;
1018                         resets = <&tegra_car 101>;
1019                         reset-names = "i2s";
1020                         status = "disabled";
1021                 };
1022
1023                 tegra_i2s4: i2s@70301400 {
1024                         compatible = "nvidia,tegra124-i2s";
1025                         reg = <0x0 0x70301400 0x0 0x100>;
1026                         nvidia,ahub-cif-ids = <8 8>;
1027                         clocks = <&tegra_car TEGRA124_CLK_I2S4>;
1028                         resets = <&tegra_car 102>;
1029                         reset-names = "i2s";
1030                         status = "disabled";
1031                 };
1032         };
1033
1034         usb@7d000000 {
1035                 compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci", "usb-ehci";
1036                 reg = <0x0 0x7d000000 0x0 0x4000>;
1037                 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
1038                 phy_type = "utmi";
1039                 clocks = <&tegra_car TEGRA124_CLK_USBD>;
1040                 resets = <&tegra_car 22>;
1041                 reset-names = "usb";
1042                 nvidia,phy = <&phy1>;
1043                 status = "disabled";
1044         };
1045
1046         phy1: usb-phy@7d000000 {
1047                 compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy";
1048                 reg = <0x0 0x7d000000 0x0 0x4000>,
1049                       <0x0 0x7d000000 0x0 0x4000>;
1050                 phy_type = "utmi";
1051                 clocks = <&tegra_car TEGRA124_CLK_USBD>,
1052                          <&tegra_car TEGRA124_CLK_PLL_U>,
1053                          <&tegra_car TEGRA124_CLK_USBD>;
1054                 clock-names = "reg", "pll_u", "utmi-pads";
1055                 resets = <&tegra_car 22>, <&tegra_car 22>;
1056                 reset-names = "usb", "utmi-pads";
1057                 nvidia,hssync-start-delay = <0>;
1058                 nvidia,idle-wait-delay = <17>;
1059                 nvidia,elastic-limit = <16>;
1060                 nvidia,term-range-adj = <6>;
1061                 nvidia,xcvr-setup = <9>;
1062                 nvidia,xcvr-lsfslew = <0>;
1063                 nvidia,xcvr-lsrslew = <3>;
1064                 nvidia,hssquelch-level = <2>;
1065                 nvidia,hsdiscon-level = <5>;
1066                 nvidia,xcvr-hsslew = <12>;
1067                 nvidia,has-utmi-pad-registers;
1068                 status = "disabled";
1069         };
1070
1071         usb@7d004000 {
1072                 compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci", "usb-ehci";
1073                 reg = <0x0 0x7d004000 0x0 0x4000>;
1074                 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
1075                 phy_type = "utmi";
1076                 clocks = <&tegra_car TEGRA124_CLK_USB2>;
1077                 resets = <&tegra_car 58>;
1078                 reset-names = "usb";
1079                 nvidia,phy = <&phy2>;
1080                 status = "disabled";
1081         };
1082
1083         phy2: usb-phy@7d004000 {
1084                 compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy";
1085                 reg = <0x0 0x7d004000 0x0 0x4000>,
1086                       <0x0 0x7d000000 0x0 0x4000>;
1087                 phy_type = "utmi";
1088                 clocks = <&tegra_car TEGRA124_CLK_USB2>,
1089                          <&tegra_car TEGRA124_CLK_PLL_U>,
1090                          <&tegra_car TEGRA124_CLK_USBD>;
1091                 clock-names = "reg", "pll_u", "utmi-pads";
1092                 resets = <&tegra_car 58>, <&tegra_car 22>;
1093                 reset-names = "usb", "utmi-pads";
1094                 nvidia,hssync-start-delay = <0>;
1095                 nvidia,idle-wait-delay = <17>;
1096                 nvidia,elastic-limit = <16>;
1097                 nvidia,term-range-adj = <6>;
1098                 nvidia,xcvr-setup = <9>;
1099                 nvidia,xcvr-lsfslew = <0>;
1100                 nvidia,xcvr-lsrslew = <3>;
1101                 nvidia,hssquelch-level = <2>;
1102                 nvidia,hsdiscon-level = <5>;
1103                 nvidia,xcvr-hsslew = <12>;
1104                 status = "disabled";
1105         };
1106
1107         usb@7d008000 {
1108                 compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci", "usb-ehci";
1109                 reg = <0x0 0x7d008000 0x0 0x4000>;
1110                 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
1111                 phy_type = "utmi";
1112                 clocks = <&tegra_car TEGRA124_CLK_USB3>;
1113                 resets = <&tegra_car 59>;
1114                 reset-names = "usb";
1115                 nvidia,phy = <&phy3>;
1116                 status = "disabled";
1117         };
1118
1119         phy3: usb-phy@7d008000 {
1120                 compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy";
1121                 reg = <0x0 0x7d008000 0x0 0x4000>,
1122                       <0x0 0x7d000000 0x0 0x4000>;
1123                 phy_type = "utmi";
1124                 clocks = <&tegra_car TEGRA124_CLK_USB3>,
1125                          <&tegra_car TEGRA124_CLK_PLL_U>,
1126                          <&tegra_car TEGRA124_CLK_USBD>;
1127                 clock-names = "reg", "pll_u", "utmi-pads";
1128                 resets = <&tegra_car 59>, <&tegra_car 22>;
1129                 reset-names = "usb", "utmi-pads";
1130                 nvidia,hssync-start-delay = <0>;
1131                 nvidia,idle-wait-delay = <17>;
1132                 nvidia,elastic-limit = <16>;
1133                 nvidia,term-range-adj = <6>;
1134                 nvidia,xcvr-setup = <9>;
1135                 nvidia,xcvr-lsfslew = <0>;
1136                 nvidia,xcvr-lsrslew = <3>;
1137                 nvidia,hssquelch-level = <2>;
1138                 nvidia,hsdiscon-level = <5>;
1139                 nvidia,xcvr-hsslew = <12>;
1140                 status = "disabled";
1141         };
1142
1143         cpus {
1144                 #address-cells = <1>;
1145                 #size-cells = <0>;
1146
1147                 cpu@0 {
1148                         device_type = "cpu";
1149                         compatible = "arm,cortex-a15";
1150                         reg = <0>;
1151
1152                         clocks = <&tegra_car TEGRA124_CLK_CCLK_G>,
1153                                  <&tegra_car TEGRA124_CLK_CCLK_LP>,
1154                                  <&tegra_car TEGRA124_CLK_PLL_X>,
1155                                  <&tegra_car TEGRA124_CLK_PLL_P>,
1156                                  <&dfll>;
1157                         clock-names = "cpu_g", "cpu_lp", "pll_x", "pll_p", "dfll";
1158                         /* FIXME: what's the actual transition time? */
1159                         clock-latency = <300000>;
1160                 };
1161
1162                 cpu@1 {
1163                         device_type = "cpu";
1164                         compatible = "arm,cortex-a15";
1165                         reg = <1>;
1166                 };
1167
1168                 cpu@2 {
1169                         device_type = "cpu";
1170                         compatible = "arm,cortex-a15";
1171                         reg = <2>;
1172                 };
1173
1174                 cpu@3 {
1175                         device_type = "cpu";
1176                         compatible = "arm,cortex-a15";
1177                         reg = <3>;
1178                 };
1179         };
1180
1181         pmu {
1182                 compatible = "arm,cortex-a15-pmu";
1183                 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
1184                              <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
1185                              <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
1186                              <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
1187                 interrupt-affinity = <&{/cpus/cpu@0}>,
1188                                      <&{/cpus/cpu@1}>,
1189                                      <&{/cpus/cpu@2}>,
1190                                      <&{/cpus/cpu@3}>;
1191         };
1192
1193         thermal-zones {
1194                 cpu {
1195                         polling-delay-passive = <1000>;
1196                         polling-delay = <1000>;
1197
1198                         thermal-sensors =
1199                                 <&soctherm TEGRA124_SOCTHERM_SENSOR_CPU>;
1200
1201                         trips {
1202                                 cpu-shutdown-trip {
1203                                         temperature = <103000>;
1204                                         hysteresis = <0>;
1205                                         type = "critical";
1206                                 };
1207                                 cpu_throttle_trip: throttle-trip {
1208                                         temperature = <100000>;
1209                                         hysteresis = <1000>;
1210                                         type = "hot";
1211                                 };
1212                         };
1213
1214                         cooling-maps {
1215                                 map0 {
1216                                         trip = <&cpu_throttle_trip>;
1217                                         cooling-device = <&throttle_heavy 1 1>;
1218                                 };
1219                         };
1220                 };
1221
1222                 mem {
1223                         polling-delay-passive = <1000>;
1224                         polling-delay = <1000>;
1225
1226                         thermal-sensors =
1227                                 <&soctherm TEGRA124_SOCTHERM_SENSOR_MEM>;
1228
1229                         trips {
1230                                 mem-shutdown-trip {
1231                                         temperature = <103000>;
1232                                         hysteresis = <0>;
1233                                         type = "critical";
1234                                 };
1235                         };
1236
1237                         cooling-maps {
1238                                 /*
1239                                  * There are currently no cooling maps,
1240                                  * because there are no cooling devices.
1241                                  */
1242                         };
1243                 };
1244
1245                 gpu {
1246                         polling-delay-passive = <1000>;
1247                         polling-delay = <1000>;
1248
1249                         thermal-sensors =
1250                                 <&soctherm TEGRA124_SOCTHERM_SENSOR_GPU>;
1251
1252                         trips {
1253                                 gpu-shutdown-trip {
1254                                         temperature = <101000>;
1255                                         hysteresis = <0>;
1256                                         type = "critical";
1257                                 };
1258                                 gpu_throttle_trip: throttle-trip {
1259                                         temperature = <99000>;
1260                                         hysteresis = <1000>;
1261                                         type = "hot";
1262                                 };
1263                         };
1264
1265                         cooling-maps {
1266                                 map0 {
1267                                         trip = <&gpu_throttle_trip>;
1268                                         cooling-device = <&throttle_heavy 1 1>;
1269                                 };
1270                         };
1271                 };
1272
1273                 pllx {
1274                         polling-delay-passive = <1000>;
1275                         polling-delay = <1000>;
1276
1277                         thermal-sensors =
1278                                 <&soctherm TEGRA124_SOCTHERM_SENSOR_PLLX>;
1279
1280                         trips {
1281                                 pllx-shutdown-trip {
1282                                         temperature = <103000>;
1283                                         hysteresis = <0>;
1284                                         type = "critical";
1285                                 };
1286                         };
1287
1288                         cooling-maps {
1289                                 /*
1290                                  * There are currently no cooling maps,
1291                                  * because there are no cooling devices.
1292                                  */
1293                         };
1294                 };
1295         };
1296
1297         timer {
1298                 compatible = "arm,armv7-timer";
1299                 interrupts = <GIC_PPI 13
1300                                 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1301                              <GIC_PPI 14
1302                                 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1303                              <GIC_PPI 11
1304                                 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1305                              <GIC_PPI 10
1306                                 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
1307                 interrupt-parent = <&gic>;
1308         };
1309 };