1 // SPDX-License-Identifier: GPL-2.0
2 // Copyright (c) 2018, Linaro Limited
4 #include <dt-bindings/interrupt-controller/arm-gic.h>
5 #include <dt-bindings/clock/qcom,gcc-qcs404.h>
6 #include <dt-bindings/clock/qcom,rpmcc.h>
9 interrupt-parent = <&intc>;
18 compatible = "fixed-clock";
20 clock-frequency = <19200000>;
30 compatible = "arm,cortex-a53";
32 enable-method = "psci";
33 next-level-cache = <&L2_0>;
38 compatible = "arm,cortex-a53";
40 enable-method = "psci";
41 next-level-cache = <&L2_0>;
46 compatible = "arm,cortex-a53";
48 enable-method = "psci";
49 next-level-cache = <&L2_0>;
54 compatible = "arm,cortex-a53";
56 enable-method = "psci";
57 next-level-cache = <&L2_0>;
68 compatible = "qcom,scm-qcs404", "qcom,scm";
74 device_type = "memory";
75 /* We expect the bootloader to fill in the size */
76 reg = <0 0x80000000 0 0>;
80 compatible = "arm,psci-1.0";
84 remoteproc_adsp: remoteproc-adsp {
85 compatible = "qcom,qcs404-adsp-pas";
87 interrupts-extended = <&intc GIC_SPI 293 IRQ_TYPE_EDGE_RISING>,
88 <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
89 <&adsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
90 <&adsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
91 <&adsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
92 interrupt-names = "wdog", "fatal", "ready",
93 "handover", "stop-ack";
98 memory-region = <&adsp_fw_mem>;
100 qcom,smem-states = <&adsp_smp2p_out 0>;
101 qcom,smem-state-names = "stop";
106 interrupts = <GIC_SPI 289 IRQ_TYPE_EDGE_RISING>;
108 qcom,remote-pid = <2>;
109 mboxes = <&apcs_glb 8>;
115 remoteproc_cdsp: remoteproc-cdsp {
116 compatible = "qcom,qcs404-cdsp-pas";
118 interrupts-extended = <&intc GIC_SPI 229 IRQ_TYPE_EDGE_RISING>,
119 <&cdsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
120 <&cdsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
121 <&cdsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
122 <&cdsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
123 interrupt-names = "wdog", "fatal", "ready",
124 "handover", "stop-ack";
126 clocks = <&xo_board>;
129 memory-region = <&cdsp_fw_mem>;
131 qcom,smem-states = <&cdsp_smp2p_out 0>;
132 qcom,smem-state-names = "stop";
137 interrupts = <GIC_SPI 141 IRQ_TYPE_EDGE_RISING>;
139 qcom,remote-pid = <5>;
140 mboxes = <&apcs_glb 12>;
146 remoteproc_wcss: remoteproc-wcss {
147 compatible = "qcom,qcs404-wcss-pas";
149 interrupts-extended = <&intc GIC_SPI 153 IRQ_TYPE_EDGE_RISING>,
150 <&wcss_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
151 <&wcss_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
152 <&wcss_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
153 <&wcss_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
154 interrupt-names = "wdog", "fatal", "ready",
155 "handover", "stop-ack";
157 clocks = <&xo_board>;
160 memory-region = <&wlan_fw_mem>;
162 qcom,smem-states = <&wcss_smp2p_out 0>;
163 qcom,smem-state-names = "stop";
168 interrupts = <GIC_SPI 156 IRQ_TYPE_EDGE_RISING>;
170 qcom,remote-pid = <1>;
171 mboxes = <&apcs_glb 16>;
178 #address-cells = <2>;
183 reg = <0 0x85600000 0 0x90000>;
187 smem_region: memory@85f00000 {
188 reg = <0 0x85f00000 0 0x200000>;
193 reg = <0 0x86100000 0 0x300000>;
197 wlan_fw_mem: memory@86400000 {
198 reg = <0 0x86400000 0 0x1c00000>;
202 adsp_fw_mem: memory@88000000 {
203 reg = <0 0x88000000 0 0x1a00000>;
207 cdsp_fw_mem: memory@89a00000 {
208 reg = <0 0x89a00000 0 0x600000>;
212 wlan_msa_mem: memory@8a000000 {
213 reg = <0 0x8a000000 0 0x100000>;
219 compatible = "qcom,glink-rpm";
221 interrupts = <GIC_SPI 168 IRQ_TYPE_EDGE_RISING>;
222 qcom,rpm-msg-ram = <&rpm_msg_ram>;
223 mboxes = <&apcs_glb 0>;
225 rpm_requests: glink-channel {
226 compatible = "qcom,rpm-qcs404";
227 qcom,glink-channels = "rpm_requests";
229 rpmcc: clock-controller {
230 compatible = "qcom,rpmcc-qcs404";
237 compatible = "qcom,smem";
239 memory-region = <&smem_region>;
240 qcom,rpm-msg-ram = <&rpm_msg_ram>;
242 hwlocks = <&tcsr_mutex 3>;
246 compatible = "qcom,tcsr-mutex";
247 syscon = <&tcsr_mutex_regs 0 0x1000>;
252 #address-cells = <1>;
254 ranges = <0 0 0 0xffffffff>;
255 compatible = "simple-bus";
257 rpm_msg_ram: memory@60000 {
258 compatible = "qcom,rpm-msg-ram";
259 reg = <0x00060000 0x6000>;
263 compatible = "qcom,prng-ee";
264 reg = <0x000e3000 0x1000>;
265 clocks = <&gcc GCC_PRNG_AHB_CLK>;
266 clock-names = "core";
269 tlmm: pinctrl@1000000 {
270 compatible = "qcom,qcs404-pinctrl";
271 reg = <0x01000000 0x200000>,
272 <0x01300000 0x200000>,
273 <0x07b00000 0x200000>;
274 reg-names = "south", "north", "east";
275 interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
276 gpio-ranges = <&tlmm 0 0 120>;
279 interrupt-controller;
280 #interrupt-cells = <2>;
282 blsp1_i2c0_default: blsp1-i2c0-default {
283 pins = "gpio32", "gpio33";
284 function = "blsp_i2c0";
287 blsp1_i2c1_default: blsp1-i2c1-default {
288 pins = "gpio24", "gpio25";
289 function = "blsp_i2c1";
292 blsp1_i2c2_default: blsp1-i2c2-default {
295 function = "blsp_i2c_sda_a2";
300 function = "blsp_i2c_scl_a2";
304 blsp1_i2c3_default: blsp1-i2c3-default {
305 pins = "gpio84", "gpio85";
306 function = "blsp_i2c3";
309 blsp1_i2c4_default: blsp1-i2c4-default {
310 pins = "gpio117", "gpio118";
311 function = "blsp_i2c4";
314 blsp1_uart0_default: blsp1-uart0-default {
315 pins = "gpio30", "gpio31", "gpio32", "gpio33";
316 function = "blsp_uart0";
319 blsp1_uart1_default: blsp1-uart1-default {
320 pins = "gpio22", "gpio23";
321 function = "blsp_uart1";
324 blsp1_uart2_default: blsp1-uart2-default {
327 function = "blsp_uart_rx_a2";
332 function = "blsp_uart_tx_a2";
336 blsp1_uart3_default: blsp1-uart3-default {
337 pins = "gpio82", "gpio83", "gpio84", "gpio85";
338 function = "blsp_uart3";
341 blsp2_i2c0_default: blsp2-i2c0-default {
342 pins = "gpio28", "gpio29";
343 function = "blsp_i2c5";
346 blsp1_spi0_default: blsp1-spi0-default {
347 pins = "gpio30", "gpio31", "gpio32", "gpio33";
348 function = "blsp_spi0";
351 blsp1_spi1_default: blsp1-spi1-default {
352 pins = "gpio22", "gpio23", "gpio24", "gpio25";
353 function = "blsp_spi1";
356 blsp1_spi2_default: blsp1-spi2-default {
357 pins = "gpio17", "gpio18", "gpio19", "gpio20";
358 function = "blsp_spi2";
361 blsp1_spi3_default: blsp1-spi3-default {
362 pins = "gpio82", "gpio83", "gpio84", "gpio85";
363 function = "blsp_spi3";
366 blsp1_spi4_default: blsp1-spi4-default {
367 pins = "gpio37", "gpio38", "gpio117", "gpio118";
368 function = "blsp_spi4";
371 blsp2_spi0_default: blsp2-spi0-default {
372 pins = "gpio26", "gpio27", "gpio28", "gpio29";
373 function = "blsp_spi5";
376 blsp2_uart0_default: blsp2-uart0-default {
377 pins = "gpio26", "gpio27", "gpio28", "gpio29";
378 function = "blsp_uart5";
382 gcc: clock-controller@1800000 {
383 compatible = "qcom,gcc-qcs404";
384 reg = <0x01800000 0x80000>;
387 assigned-clocks = <&gcc GCC_APSS_AHB_CLK_SRC>;
388 assigned-clock-rates = <19200000>;
391 tcsr_mutex_regs: syscon@1905000 {
392 compatible = "syscon";
393 reg = <0x01905000 0x20000>;
396 spmi_bus: spmi@200f000 {
397 compatible = "qcom,spmi-pmic-arb";
398 reg = <0x0200f000 0x001000>,
399 <0x02400000 0x800000>,
400 <0x02c00000 0x800000>,
401 <0x03800000 0x200000>,
402 <0x0200a000 0x002100>;
403 reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
404 interrupt-names = "periph_irq";
405 interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
408 #address-cells = <2>;
410 interrupt-controller;
411 #interrupt-cells = <4>;
414 sdcc1: sdcc@7804000 {
415 compatible = "qcom,sdhci-msm-v5";
416 reg = <0x07804000 0x1000>, <0x7805000 0x1000>;
417 reg-names = "hc_mem", "cmdq_mem";
419 interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
420 <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
421 interrupt-names = "hc_irq", "pwr_irq";
423 clocks = <&gcc GCC_SDCC1_APPS_CLK>,
424 <&gcc GCC_SDCC1_AHB_CLK>,
426 clock-names = "core", "iface", "xo";
431 blsp1_dma: dma@7884000 {
432 compatible = "qcom,bam-v1.7.0";
433 reg = <0x07884000 0x25000>;
434 interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
435 clocks = <&gcc GCC_BLSP1_AHB_CLK>;
436 clock-names = "bam_clk";
438 qcom,controlled-remotely = <1>;
443 blsp1_uart0: serial@78af000 {
444 compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
445 reg = <0x078af000 0x200>;
446 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
447 clocks = <&gcc GCC_BLSP1_UART0_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
448 clock-names = "core", "iface";
449 dmas = <&blsp1_dma 1>, <&blsp1_dma 0>;
450 dma-names = "rx", "tx";
451 pinctrl-names = "default";
452 pinctrl-0 = <&blsp1_uart0_default>;
456 blsp1_uart1: serial@78b0000 {
457 compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
458 reg = <0x078b0000 0x200>;
459 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
460 clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
461 clock-names = "core", "iface";
462 dmas = <&blsp1_dma 3>, <&blsp1_dma 2>;
463 dma-names = "rx", "tx";
464 pinctrl-names = "default";
465 pinctrl-0 = <&blsp1_uart1_default>;
469 blsp1_uart2: serial@78b1000 {
470 compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
471 reg = <0x078b1000 0x200>;
472 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
473 clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
474 clock-names = "core", "iface";
475 dmas = <&blsp1_dma 5>, <&blsp1_dma 4>;
476 dma-names = "rx", "tx";
477 pinctrl-names = "default";
478 pinctrl-0 = <&blsp1_uart2_default>;
483 compatible = "qcom,wcn3990-wifi";
484 reg = <0xa000000 0x800000>;
485 reg-names = "membase";
486 memory-region = <&wlan_msa_mem>;
487 interrupts = <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH>,
488 <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>,
489 <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>,
490 <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>,
491 <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>,
492 <GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>,
493 <GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>,
494 <GIC_SPI 284 IRQ_TYPE_LEVEL_HIGH>,
495 <GIC_SPI 285 IRQ_TYPE_LEVEL_HIGH>,
496 <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>,
497 <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>,
498 <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
502 blsp1_uart3: serial@78b2000 {
503 compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
504 reg = <0x078b2000 0x200>;
505 interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
506 clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
507 clock-names = "core", "iface";
508 dmas = <&blsp1_dma 7>, <&blsp1_dma 6>;
509 dma-names = "rx", "tx";
510 pinctrl-names = "default";
511 pinctrl-0 = <&blsp1_uart3_default>;
515 blsp1_i2c0: i2c@78b5000 {
516 compatible = "qcom,i2c-qup-v2.2.1";
517 reg = <0x078b5000 0x600>;
518 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
519 clocks = <&gcc GCC_BLSP1_AHB_CLK>,
520 <&gcc GCC_BLSP1_QUP0_I2C_APPS_CLK>;
521 clock-names = "iface", "core";
522 pinctrl-names = "default";
523 pinctrl-0 = <&blsp1_i2c0_default>;
524 #address-cells = <1>;
529 blsp1_spi0: spi@78b5000 {
530 compatible = "qcom,spi-qup-v2.2.1";
531 reg = <0x078b5000 0x600>;
532 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
533 clocks = <&gcc GCC_BLSP1_AHB_CLK>,
534 <&gcc GCC_BLSP1_QUP0_SPI_APPS_CLK>;
535 clock-names = "iface", "core";
536 pinctrl-names = "default";
537 pinctrl-0 = <&blsp1_spi0_default>;
538 #address-cells = <1>;
543 blsp1_i2c1: i2c@78b6000 {
544 compatible = "qcom,i2c-qup-v2.2.1";
545 reg = <0x078b6000 0x600>;
546 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
547 clocks = <&gcc GCC_BLSP1_AHB_CLK>,
548 <&gcc GCC_BLSP1_QUP1_I2C_APPS_CLK>;
549 clock-names = "iface", "core";
550 pinctrl-names = "default";
551 pinctrl-0 = <&blsp1_i2c1_default>;
552 #address-cells = <1>;
557 blsp1_spi1: spi@78b6000 {
558 compatible = "qcom,spi-qup-v2.2.1";
559 reg = <0x078b6000 0x600>;
560 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
561 clocks = <&gcc GCC_BLSP1_AHB_CLK>,
562 <&gcc GCC_BLSP1_QUP1_SPI_APPS_CLK>;
563 clock-names = "iface", "core";
564 pinctrl-names = "default";
565 pinctrl-0 = <&blsp1_spi1_default>;
566 #address-cells = <1>;
571 blsp1_i2c2: i2c@78b7000 {
572 compatible = "qcom,i2c-qup-v2.2.1";
573 reg = <0x078b7000 0x600>;
574 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
575 clocks = <&gcc GCC_BLSP1_AHB_CLK>,
576 <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>;
577 clock-names = "iface", "core";
578 pinctrl-names = "default";
579 pinctrl-0 = <&blsp1_i2c2_default>;
580 #address-cells = <1>;
585 blsp1_spi2: spi@78b7000 {
586 compatible = "qcom,spi-qup-v2.2.1";
587 reg = <0x078b7000 0x600>;
588 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
589 clocks = <&gcc GCC_BLSP1_AHB_CLK>,
590 <&gcc GCC_BLSP1_QUP2_SPI_APPS_CLK>;
591 clock-names = "iface", "core";
592 pinctrl-names = "default";
593 pinctrl-0 = <&blsp1_spi2_default>;
594 #address-cells = <1>;
599 blsp1_i2c3: i2c@78b8000 {
600 compatible = "qcom,i2c-qup-v2.2.1";
601 reg = <0x078b8000 0x600>;
602 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
603 clocks = <&gcc GCC_BLSP1_AHB_CLK>,
604 <&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>;
605 clock-names = "iface", "core";
606 pinctrl-names = "default";
607 pinctrl-0 = <&blsp1_i2c3_default>;
608 #address-cells = <1>;
613 blsp1_spi3: spi@78b8000 {
614 compatible = "qcom,spi-qup-v2.2.1";
615 reg = <0x078b8000 0x600>;
616 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
617 clocks = <&gcc GCC_BLSP1_AHB_CLK>,
618 <&gcc GCC_BLSP1_QUP3_SPI_APPS_CLK>;
619 clock-names = "iface", "core";
620 pinctrl-names = "default";
621 pinctrl-0 = <&blsp1_spi3_default>;
622 #address-cells = <1>;
627 blsp1_i2c4: i2c@78b9000 {
628 compatible = "qcom,i2c-qup-v2.2.1";
629 reg = <0x078b9000 0x600>;
630 interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
631 clocks = <&gcc GCC_BLSP1_AHB_CLK>,
632 <&gcc GCC_BLSP1_QUP4_I2C_APPS_CLK>;
633 clock-names = "iface", "core";
634 pinctrl-names = "default";
635 pinctrl-0 = <&blsp1_i2c4_default>;
636 #address-cells = <1>;
641 blsp1_spi4: spi@78b9000 {
642 compatible = "qcom,spi-qup-v2.2.1";
643 reg = <0x078b9000 0x600>;
644 interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
645 clocks = <&gcc GCC_BLSP1_AHB_CLK>,
646 <&gcc GCC_BLSP1_QUP4_SPI_APPS_CLK>;
647 clock-names = "iface", "core";
648 pinctrl-names = "default";
649 pinctrl-0 = <&blsp1_spi4_default>;
650 #address-cells = <1>;
655 blsp2_dma: dma@7ac4000 {
656 compatible = "qcom,bam-v1.7.0";
657 reg = <0x07ac4000 0x17000>;
658 interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>;
659 clocks = <&gcc GCC_BLSP2_AHB_CLK>;
660 clock-names = "bam_clk";
662 qcom,controlled-remotely = <1>;
667 blsp2_uart0: serial@7aef000 {
668 compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
669 reg = <0x07aef000 0x200>;
670 interrupts = <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>;
671 clocks = <&gcc GCC_BLSP2_UART0_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>;
672 clock-names = "core", "iface";
673 dmas = <&blsp2_dma 1>, <&blsp2_dma 0>;
674 dma-names = "rx", "tx";
675 pinctrl-names = "default";
676 pinctrl-0 = <&blsp2_uart0_default>;
680 blsp2_i2c0: i2c@7af5000 {
681 compatible = "qcom,i2c-qup-v2.2.1";
682 reg = <0x07af5000 0x600>;
683 interrupts = <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>;
684 clocks = <&gcc GCC_BLSP2_AHB_CLK>,
685 <&gcc GCC_BLSP2_QUP0_I2C_APPS_CLK>;
686 clock-names = "iface", "core";
687 pinctrl-names = "default";
688 pinctrl-0 = <&blsp2_i2c0_default>;
689 #address-cells = <1>;
694 blsp2_spi0: spi@7af5000 {
695 compatible = "qcom,spi-qup-v2.2.1";
696 reg = <0x07af5000 0x600>;
697 interrupts = <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>;
698 clocks = <&gcc GCC_BLSP2_AHB_CLK>,
699 <&gcc GCC_BLSP2_QUP0_SPI_APPS_CLK>;
700 clock-names = "iface", "core";
701 pinctrl-names = "default";
702 pinctrl-0 = <&blsp2_spi0_default>;
703 #address-cells = <1>;
708 intc: interrupt-controller@b000000 {
709 compatible = "qcom,msm-qgic2";
710 interrupt-controller;
711 #interrupt-cells = <3>;
712 reg = <0x0b000000 0x1000>,
716 apcs_glb: mailbox@b011000 {
717 compatible = "qcom,qcs404-apcs-apps-global", "syscon";
718 reg = <0x0b011000 0x1000>;
723 #address-cells = <1>;
726 compatible = "arm,armv7-timer-mem";
727 reg = <0x0b120000 0x1000>;
728 clock-frequency = <19200000>;
732 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
733 <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
734 reg = <0x0b121000 0x1000>,
740 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
741 reg = <0x0b123000 0x1000>;
747 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
748 reg = <0x0b124000 0x1000>;
754 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
755 reg = <0x0b125000 0x1000>;
761 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
762 reg = <0x0b126000 0x1000>;
768 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
769 reg = <0xb127000 0x1000>;
775 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
776 reg = <0x0b128000 0x1000>;
783 compatible = "arm,armv8-timer";
784 interrupts = <GIC_PPI 2 0xff08>,
791 compatible = "qcom,smp2p";
792 qcom,smem = <443>, <429>;
793 interrupts = <GIC_SPI 291 IRQ_TYPE_EDGE_RISING>;
794 mboxes = <&apcs_glb 10>;
795 qcom,local-pid = <0>;
796 qcom,remote-pid = <2>;
798 adsp_smp2p_out: master-kernel {
799 qcom,entry-name = "master-kernel";
800 #qcom,smem-state-cells = <1>;
803 adsp_smp2p_in: slave-kernel {
804 qcom,entry-name = "slave-kernel";
805 interrupt-controller;
806 #interrupt-cells = <2>;
811 compatible = "qcom,smp2p";
812 qcom,smem = <94>, <432>;
813 interrupts = <GIC_SPI 143 IRQ_TYPE_EDGE_RISING>;
814 mboxes = <&apcs_glb 14>;
815 qcom,local-pid = <0>;
816 qcom,remote-pid = <5>;
818 cdsp_smp2p_out: master-kernel {
819 qcom,entry-name = "master-kernel";
820 #qcom,smem-state-cells = <1>;
823 cdsp_smp2p_in: slave-kernel {
824 qcom,entry-name = "slave-kernel";
825 interrupt-controller;
826 #interrupt-cells = <2>;
831 compatible = "qcom,smp2p";
832 qcom,smem = <435>, <428>;
833 interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>;
834 mboxes = <&apcs_glb 18>;
835 qcom,local-pid = <0>;
836 qcom,remote-pid = <1>;
838 wcss_smp2p_out: master-kernel {
839 qcom,entry-name = "master-kernel";
840 #qcom,smem-state-cells = <1>;
843 wcss_smp2p_in: slave-kernel {
844 qcom,entry-name = "slave-kernel";
845 interrupt-controller;
846 #interrupt-cells = <2>;