]> CyberLeo.Net >> Repos - FreeBSD/FreeBSD.git/blob - sys/gnu/dts/arm64/realtek/rtd1295.dtsi
MFC r358430, r359934-r359936, r359939, r359969, r360093
[FreeBSD/FreeBSD.git] / sys / gnu / dts / arm64 / realtek / rtd1295.dtsi
1 // SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause)
2 /*
3  * Realtek RTD1295 SoC
4  *
5  * Copyright (c) 2016-2017 Andreas Färber
6  */
7
8 #include "rtd129x.dtsi"
9
10 / {
11         compatible = "realtek,rtd1295";
12
13         cpus {
14                 #address-cells = <2>;
15                 #size-cells = <0>;
16
17                 cpu0: cpu@0 {
18                         device_type = "cpu";
19                         compatible = "arm,cortex-a53";
20                         reg = <0x0 0x0>;
21                         next-level-cache = <&l2>;
22                 };
23
24                 cpu1: cpu@1 {
25                         device_type = "cpu";
26                         compatible = "arm,cortex-a53";
27                         reg = <0x0 0x1>;
28                         next-level-cache = <&l2>;
29                 };
30
31                 cpu2: cpu@2 {
32                         device_type = "cpu";
33                         compatible = "arm,cortex-a53";
34                         reg = <0x0 0x2>;
35                         next-level-cache = <&l2>;
36                 };
37
38                 cpu3: cpu@3 {
39                         device_type = "cpu";
40                         compatible = "arm,cortex-a53";
41                         reg = <0x0 0x3>;
42                         next-level-cache = <&l2>;
43                 };
44
45                 l2: l2-cache {
46                         compatible = "cache";
47                 };
48         };
49
50         reserved-memory {
51                 #address-cells = <1>;
52                 #size-cells = <1>;
53                 ranges;
54
55                 tee@10100000 {
56                         reg = <0x10100000 0xf00000>;
57                         no-map;
58                 };
59         };
60
61         timer {
62                 compatible = "arm,armv8-timer";
63                 interrupts = <GIC_PPI 13
64                         (GIC_CPU_MASK_RAW(0xf) | IRQ_TYPE_LEVEL_LOW)>,
65                              <GIC_PPI 14
66                         (GIC_CPU_MASK_RAW(0xf) | IRQ_TYPE_LEVEL_LOW)>,
67                              <GIC_PPI 11
68                         (GIC_CPU_MASK_RAW(0xf) | IRQ_TYPE_LEVEL_LOW)>,
69                              <GIC_PPI 10
70                         (GIC_CPU_MASK_RAW(0xf) | IRQ_TYPE_LEVEL_LOW)>;
71         };
72 };
73
74 &arm_pmu {
75         interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
76 };