2 * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
4 * Copyright (c) 2013 Adrian Chadd <adrian@FreeBSD.org>
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 #include <sys/cdefs.h>
30 __FBSDID("$FreeBSD$");
34 #include <sys/param.h>
36 #include <sys/kernel.h>
37 #include <sys/systm.h>
41 #include <sys/reboot.h>
44 #include <vm/vm_page.h>
46 #include <net/ethernet.h>
48 #include <machine/clock.h>
49 #include <machine/cpu.h>
50 #include <machine/cpuregs.h>
51 #include <machine/hwfunc.h>
52 #include <machine/md_var.h>
53 #include <machine/trap.h>
54 #include <machine/vmparam.h>
56 #include <mips/atheros/ar71xxreg.h>
57 #include <mips/atheros/ar934xreg.h>
59 #include <mips/atheros/ar71xx_cpudef.h>
60 #include <mips/atheros/ar71xx_setup.h>
62 #include <mips/atheros/ar71xx_chip.h>
63 #include <mips/atheros/ar934x_chip.h>
66 ar934x_chip_detect_mem_size(void)
71 ar934x_get_pll_freq(uint32_t ref, uint32_t ref_div, uint32_t nint,
72 uint32_t nfrac, uint32_t frac, uint32_t out_div)
84 t = t / (ref_div * frac);
87 ret /= (1 << out_div);
92 ar934x_chip_detect_sys_frequency(void)
94 uint32_t pll, out_div, ref_div, nint, nfrac, frac, clk_ctrl, postdiv;
95 uint32_t cpu_pll, ddr_pll;
99 bootstrap = ATH_READ_REG(AR934X_RESET_REG_BOOTSTRAP);
100 if (bootstrap & AR934X_BOOTSTRAP_REF_CLK_40)
101 u_ar71xx_refclk = 40 * 1000 * 1000;
103 u_ar71xx_refclk = 25 * 1000 * 1000;
105 pll = ATH_READ_REG(AR934X_SRIF_CPU_DPLL2_REG);
106 if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
107 out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
108 AR934X_SRIF_DPLL2_OUTDIV_MASK;
109 pll = ATH_READ_REG(AR934X_SRIF_CPU_DPLL1_REG);
110 nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
111 AR934X_SRIF_DPLL1_NINT_MASK;
112 nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
113 ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
114 AR934X_SRIF_DPLL1_REFDIV_MASK;
117 pll = ATH_READ_REG(AR934X_PLL_CPU_CONFIG_REG);
118 out_div = (pll >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
119 AR934X_PLL_CPU_CONFIG_OUTDIV_MASK;
120 ref_div = (pll >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
121 AR934X_PLL_CPU_CONFIG_REFDIV_MASK;
122 nint = (pll >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) &
123 AR934X_PLL_CPU_CONFIG_NINT_MASK;
124 nfrac = (pll >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
125 AR934X_PLL_CPU_CONFIG_NFRAC_MASK;
129 cpu_pll = ar934x_get_pll_freq(u_ar71xx_refclk, ref_div, nint,
130 nfrac, frac, out_div);
132 pll = ATH_READ_REG(AR934X_SRIF_DDR_DPLL2_REG);
133 if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
134 out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
135 AR934X_SRIF_DPLL2_OUTDIV_MASK;
136 pll = ATH_READ_REG(AR934X_SRIF_DDR_DPLL1_REG);
137 nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
138 AR934X_SRIF_DPLL1_NINT_MASK;
139 nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
140 ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
141 AR934X_SRIF_DPLL1_REFDIV_MASK;
144 pll = ATH_READ_REG(AR934X_PLL_DDR_CONFIG_REG);
145 out_div = (pll >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
146 AR934X_PLL_DDR_CONFIG_OUTDIV_MASK;
147 ref_div = (pll >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
148 AR934X_PLL_DDR_CONFIG_REFDIV_MASK;
149 nint = (pll >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) &
150 AR934X_PLL_DDR_CONFIG_NINT_MASK;
151 nfrac = (pll >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
152 AR934X_PLL_DDR_CONFIG_NFRAC_MASK;
156 ddr_pll = ar934x_get_pll_freq(u_ar71xx_refclk, ref_div, nint,
157 nfrac, frac, out_div);
159 clk_ctrl = ATH_READ_REG(AR934X_PLL_CPU_DDR_CLK_CTRL_REG);
161 postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT) &
162 AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK;
164 if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS)
165 u_ar71xx_cpu_freq = u_ar71xx_refclk;
166 else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL)
167 u_ar71xx_cpu_freq = cpu_pll / (postdiv + 1);
169 u_ar71xx_cpu_freq = ddr_pll / (postdiv + 1);
171 postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT) &
172 AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK;
174 if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS)
175 u_ar71xx_ddr_freq = u_ar71xx_refclk;
176 else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL)
177 u_ar71xx_ddr_freq = ddr_pll / (postdiv + 1);
179 u_ar71xx_ddr_freq = cpu_pll / (postdiv + 1);
181 postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT) &
182 AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK;
184 if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS)
185 u_ar71xx_ahb_freq = u_ar71xx_refclk;
186 else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL)
187 u_ar71xx_ahb_freq = ddr_pll / (postdiv + 1);
189 u_ar71xx_ahb_freq = cpu_pll / (postdiv + 1);
191 u_ar71xx_wdt_freq = u_ar71xx_refclk;
192 u_ar71xx_uart_freq = u_ar71xx_refclk;
195 * Next, fetch reference clock speed for MDIO bus.
197 reg = ATH_READ_REG(AR934X_PLL_SWITCH_CLOCK_CONTROL_REG);
198 if (reg & AR934X_PLL_SWITCH_CLOCK_CONTROL_MDIO_CLK_SEL) {
199 printf("%s: mdio=100MHz\n", __func__);
200 u_ar71xx_mdio_freq = (100 * 1000 * 1000);
202 printf("%s: mdio=%d Hz\n", __func__, u_ar71xx_refclk);
203 u_ar71xx_mdio_freq = u_ar71xx_refclk;
208 ar934x_chip_device_stop(uint32_t mask)
212 reg = ATH_READ_REG(AR934X_RESET_REG_RESET_MODULE);
213 ATH_WRITE_REG(AR934X_RESET_REG_RESET_MODULE, reg | mask);
217 ar934x_chip_device_start(uint32_t mask)
221 reg = ATH_READ_REG(AR934X_RESET_REG_RESET_MODULE);
222 ATH_WRITE_REG(AR934X_RESET_REG_RESET_MODULE, reg & ~mask);
226 ar934x_chip_device_stopped(uint32_t mask)
230 reg = ATH_READ_REG(AR934X_RESET_REG_RESET_MODULE);
231 return ((reg & mask) == mask);
235 ar934x_chip_set_mii_speed(uint32_t unit, uint32_t speed)
246 ar934x_chip_set_pll_ge(int unit, int speed, uint32_t pll)
251 ATH_WRITE_REG(AR934X_PLL_ETH_XMII_CONTROL_REG, pll);
257 printf("%s: invalid PLL set for arge unit: %d\n",
264 ar934x_chip_ddr_flush(ar71xx_flush_ddr_id_t id)
268 case AR71XX_CPU_DDR_FLUSH_GE0:
269 ar71xx_ddr_flush(AR934X_DDR_REG_FLUSH_GE0);
271 case AR71XX_CPU_DDR_FLUSH_GE1:
272 ar71xx_ddr_flush(AR934X_DDR_REG_FLUSH_GE1);
274 case AR71XX_CPU_DDR_FLUSH_USB:
275 ar71xx_ddr_flush(AR934X_DDR_REG_FLUSH_USB);
277 case AR71XX_CPU_DDR_FLUSH_PCIE:
278 ar71xx_ddr_flush(AR934X_DDR_REG_FLUSH_PCIE);
280 case AR71XX_CPU_DDR_FLUSH_WMAC:
281 ar71xx_ddr_flush(AR934X_DDR_REG_FLUSH_WMAC);
284 printf("%s: invalid DDR flush id (%d)\n", __func__, id);
291 ar934x_chip_get_eth_pll(unsigned int mac, int speed)
297 pll = AR934X_PLL_VAL_10;
300 pll = AR934X_PLL_VAL_100;
303 pll = AR934X_PLL_VAL_1000;
306 printf("%s%d: invalid speed %d\n", __func__, mac, speed);
313 ar934x_chip_reset_ethernet_switch(void)
316 ar71xx_device_stop(AR934X_RESET_ETH_SWITCH);
318 ar71xx_device_start(AR934X_RESET_ETH_SWITCH);
320 ar71xx_device_stop(AR934X_RESET_ETH_SWITCH_ANALOG);
322 ar71xx_device_start(AR934X_RESET_ETH_SWITCH_ANALOG);
327 ar934x_configure_gmac(uint32_t gmac_cfg)
331 reg = ATH_READ_REG(AR934X_GMAC_REG_ETH_CFG);
332 printf("%s: ETH_CFG=0x%08x\n", __func__, reg);
334 reg &= ~(AR934X_ETH_CFG_RGMII_GMAC0 | AR934X_ETH_CFG_MII_GMAC0 |
335 AR934X_ETH_CFG_MII_GMAC0 | AR934X_ETH_CFG_SW_ONLY_MODE |
336 AR934X_ETH_CFG_SW_PHY_SWAP);
340 ATH_WRITE_REG(AR934X_GMAC_REG_ETH_CFG, reg);
344 ar934x_chip_init_usb_peripheral(void)
348 reg = ATH_READ_REG(AR934X_RESET_REG_BOOTSTRAP);
349 if (reg & AR934X_BOOTSTRAP_USB_MODE_DEVICE)
352 ar71xx_device_stop(AR934X_RESET_USBSUS_OVERRIDE);
355 ar71xx_device_start(AR934X_RESET_USB_PHY);
358 ar71xx_device_start(AR934X_RESET_USB_PHY_ANALOG);
361 ar71xx_device_start(AR934X_RESET_USB_HOST);
366 ar934x_chip_set_mii_if(uint32_t unit, uint32_t mii_mode)
372 * Nothing to see here; although gmac0 can have its
373 * MII configuration changed, the register values
374 * are slightly different.
379 * XXX TODO: fetch default MII divider configuration
383 ar934x_chip_reset_wmac(void)
390 ar934x_chip_init_gmac(void)
394 if (resource_long_value("ar934x_gmac", 0, "gmac_cfg",
396 printf("%s: gmac_cfg=0x%08lx\n",
399 ar934x_configure_gmac((uint32_t) gmac_cfg);
404 * Reset the NAND Flash Controller.
406 * + active=1 means "make it active".
407 * + active=0 means "make it inactive".
410 ar934x_chip_reset_nfc(int active)
414 ar71xx_device_start(AR934X_RESET_NANDF);
417 ar71xx_device_start(AR934X_RESET_ETH_SWITCH_ANALOG);
420 ar71xx_device_stop(AR934X_RESET_ETH_SWITCH_ANALOG);
423 ar71xx_device_stop(AR934X_RESET_NANDF);
429 * Configure the GPIO output mux setup.
431 * The AR934x introduced an output mux which allowed
432 * certain functions to be configured on any pin.
433 * Specifically, the switch PHY link LEDs and
434 * WMAC external RX LNA switches are not limited to
435 * a specific GPIO pin.
438 ar934x_chip_gpio_output_configure(int gpio, uint8_t func)
443 if (gpio > AR934X_GPIO_COUNT)
446 reg = AR934X_GPIO_REG_OUT_FUNC0 + rounddown(gpio, 4);
449 /* read-modify-write */
450 t = ATH_READ_REG(AR71XX_GPIO_BASE + reg);
453 ATH_WRITE_REG(AR71XX_GPIO_BASE + reg, t);
456 ATH_READ_REG(AR71XX_GPIO_BASE + reg);
459 struct ar71xx_cpu_def ar934x_chip_def = {
460 &ar934x_chip_detect_mem_size,
461 &ar934x_chip_detect_sys_frequency,
462 &ar934x_chip_device_stop,
463 &ar934x_chip_device_start,
464 &ar934x_chip_device_stopped,
465 &ar934x_chip_set_pll_ge,
466 &ar934x_chip_set_mii_speed,
467 &ar934x_chip_set_mii_if,
468 &ar934x_chip_get_eth_pll,
469 &ar934x_chip_ddr_flush,
470 &ar934x_chip_init_usb_peripheral,
471 &ar934x_chip_reset_ethernet_switch,
472 &ar934x_chip_reset_wmac,
473 &ar934x_chip_init_gmac,
474 &ar934x_chip_reset_nfc,
475 &ar934x_chip_gpio_output_configure,