2 * Copyright (c) 2015 Adrian Chadd <adrian@FreeBSD.org>
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 #include <sys/cdefs.h>
28 __FBSDID("$FreeBSD$");
32 #include <sys/param.h>
34 #include <sys/kernel.h>
35 #include <sys/systm.h>
39 #include <sys/reboot.h>
42 #include <vm/vm_page.h>
44 #include <net/ethernet.h>
46 #include <machine/clock.h>
47 #include <machine/cpu.h>
48 #include <machine/cpuregs.h>
49 #include <machine/hwfunc.h>
50 #include <machine/md_var.h>
51 #include <machine/trap.h>
52 #include <machine/vmparam.h>
54 #include <mips/atheros/ar71xxreg.h>
55 //#include <mips/atheros/ar934xreg.h>
56 #include <mips/atheros/qca955xreg.h>
58 #include <mips/atheros/ar71xx_cpudef.h>
59 #include <mips/atheros/ar71xx_setup.h>
61 #include <mips/atheros/ar71xx_chip.h>
63 #include <mips/atheros/qca955x_chip.h>
66 qca955x_chip_detect_mem_size(void)
71 qca955x_chip_detect_sys_frequency(void)
73 unsigned long ref_rate;
74 unsigned long cpu_rate;
75 unsigned long ddr_rate;
76 unsigned long ahb_rate;
77 uint32_t pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv;
78 uint32_t cpu_pll, ddr_pll;
81 bootstrap = ATH_READ_REG(QCA955X_RESET_REG_BOOTSTRAP);
82 if (bootstrap & QCA955X_BOOTSTRAP_REF_CLK_40)
83 ref_rate = 40 * 1000 * 1000;
85 ref_rate = 25 * 1000 * 1000;
87 pll = ATH_READ_REG(QCA955X_PLL_CPU_CONFIG_REG);
88 out_div = (pll >> QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
89 QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK;
90 ref_div = (pll >> QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
91 QCA955X_PLL_CPU_CONFIG_REFDIV_MASK;
92 nint = (pll >> QCA955X_PLL_CPU_CONFIG_NINT_SHIFT) &
93 QCA955X_PLL_CPU_CONFIG_NINT_MASK;
94 frac = (pll >> QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
95 QCA955X_PLL_CPU_CONFIG_NFRAC_MASK;
97 cpu_pll = nint * ref_rate / ref_div;
98 cpu_pll += frac * ref_rate / (ref_div * (1 << 6));
99 cpu_pll /= (1 << out_div);
101 pll = ATH_READ_REG(QCA955X_PLL_DDR_CONFIG_REG);
102 out_div = (pll >> QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
103 QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK;
104 ref_div = (pll >> QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
105 QCA955X_PLL_DDR_CONFIG_REFDIV_MASK;
106 nint = (pll >> QCA955X_PLL_DDR_CONFIG_NINT_SHIFT) &
107 QCA955X_PLL_DDR_CONFIG_NINT_MASK;
108 frac = (pll >> QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
109 QCA955X_PLL_DDR_CONFIG_NFRAC_MASK;
111 ddr_pll = nint * ref_rate / ref_div;
112 ddr_pll += frac * ref_rate / (ref_div * (1 << 10));
113 ddr_pll /= (1 << out_div);
115 clk_ctrl = ATH_READ_REG(QCA955X_PLL_CLK_CTRL_REG);
117 postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
118 QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;
120 if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
122 else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL)
123 cpu_rate = ddr_pll / (postdiv + 1);
125 cpu_rate = cpu_pll / (postdiv + 1);
127 postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
128 QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;
130 if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
132 else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL)
133 ddr_rate = cpu_pll / (postdiv + 1);
135 ddr_rate = ddr_pll / (postdiv + 1);
137 postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
138 QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;
140 if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
142 else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
143 ahb_rate = ddr_pll / (postdiv + 1);
145 ahb_rate = cpu_pll / (postdiv + 1);
147 u_ar71xx_ddr_freq = ddr_rate;
148 u_ar71xx_cpu_freq = cpu_rate;
149 u_ar71xx_ahb_freq = ahb_rate;
151 u_ar71xx_wdt_freq = ref_rate;
152 u_ar71xx_uart_freq = ref_rate;
153 u_ar71xx_mdio_freq = ref_rate;
154 u_ar71xx_refclk = ref_rate;
158 qca955x_chip_device_stop(uint32_t mask)
162 reg = ATH_READ_REG(QCA955X_RESET_REG_RESET_MODULE);
163 ATH_WRITE_REG(QCA955X_RESET_REG_RESET_MODULE, reg | mask);
167 qca955x_chip_device_start(uint32_t mask)
171 reg = ATH_READ_REG(QCA955X_RESET_REG_RESET_MODULE);
172 ATH_WRITE_REG(QCA955X_RESET_REG_RESET_MODULE, reg & ~mask);
176 qca955x_chip_device_stopped(uint32_t mask)
180 reg = ATH_READ_REG(QCA955X_RESET_REG_RESET_MODULE);
181 return ((reg & mask) == mask);
185 qca955x_chip_set_mii_speed(uint32_t unit, uint32_t speed)
193 qca955x_chip_set_pll_ge(int unit, int speed, uint32_t pll)
197 ATH_WRITE_REG(QCA955X_PLL_ETH_XMII_CONTROL_REG, pll);
200 ATH_WRITE_REG(QCA955X_PLL_ETH_SGMII_CONTROL_REG, pll);
203 printf("%s: invalid PLL set for arge unit: %d\n",
210 qca955x_chip_ddr_flush(ar71xx_flush_ddr_id_t id)
214 case AR71XX_CPU_DDR_FLUSH_GE0:
215 ar71xx_ddr_flush(QCA955X_DDR_REG_FLUSH_GE0);
217 case AR71XX_CPU_DDR_FLUSH_GE1:
218 ar71xx_ddr_flush(QCA955X_DDR_REG_FLUSH_GE1);
220 case AR71XX_CPU_DDR_FLUSH_USB:
221 ar71xx_ddr_flush(QCA955X_DDR_REG_FLUSH_USB);
223 case AR71XX_CPU_DDR_FLUSH_PCIE:
224 ar71xx_ddr_flush(QCA955X_DDR_REG_FLUSH_PCIE);
226 case AR71XX_CPU_DDR_FLUSH_WMAC:
227 ar71xx_ddr_flush(QCA955X_DDR_REG_FLUSH_WMAC);
229 case AR71XX_CPU_DDR_FLUSH_PCIE_EP:
230 ar71xx_ddr_flush(QCA955X_DDR_REG_FLUSH_SRC1);
232 case AR71XX_CPU_DDR_FLUSH_CHECKSUM:
233 ar71xx_ddr_flush(QCA955X_DDR_REG_FLUSH_SRC2);
236 printf("%s: invalid flush (%d)\n", __func__, id);
241 qca955x_chip_get_eth_pll(unsigned int mac, int speed)
247 pll = QCA955X_PLL_VAL_10;
250 pll = QCA955X_PLL_VAL_100;
253 pll = QCA955X_PLL_VAL_1000;
256 printf("%s%d: invalid speed %d\n", __func__, mac, speed);
263 qca955x_chip_reset_ethernet_switch(void)
266 ar71xx_device_stop(AR934X_RESET_ETH_SWITCH);
268 ar71xx_device_start(AR934X_RESET_ETH_SWITCH);
274 qca955x_configure_gmac(uint32_t gmac_cfg)
278 reg = ATH_READ_REG(QCA955X_GMAC_REG_ETH_CFG);
279 printf("%s: ETH_CFG=0x%08x\n", __func__, reg);
280 reg &= ~(QCA955X_ETH_CFG_RGMII_EN | QCA955X_ETH_CFG_GE0_SGMII);
282 ATH_WRITE_REG(QCA955X_GMAC_REG_ETH_CFG, reg);
286 qca955x_chip_init_usb_peripheral(void)
291 qca955x_chip_set_mii_if(uint32_t unit, uint32_t mii_mode)
297 * Nothing to see here; although gmac0 can have its
298 * MII configuration changed, the register values
299 * are slightly different.
304 * XXX TODO: fetch default MII divider configuration
308 qca955x_chip_reset_wmac(void)
315 qca955x_chip_init_gmac(void)
319 if (resource_long_value("qca955x_gmac", 0, "gmac_cfg",
321 printf("%s: gmac_cfg=0x%08lx\n",
324 qca955x_configure_gmac((uint32_t) gmac_cfg);
329 * Reset the NAND Flash Controller.
331 * + active=1 means "make it active".
332 * + active=0 means "make it inactive".
335 qca955x_chip_reset_nfc(int active)
339 ar71xx_device_start(AR934X_RESET_NANDF);
342 ar71xx_device_start(AR934X_RESET_ETH_SWITCH_ANALOG);
345 ar71xx_device_stop(AR934X_RESET_ETH_SWITCH_ANALOG);
348 ar71xx_device_stop(AR934X_RESET_NANDF);
355 * Configure the GPIO output mux setup.
357 * The QCA955x has an output mux which allowed
358 * certain functions to be configured on any pin.
359 * Specifically, the switch PHY link LEDs and
360 * WMAC external RX LNA switches are not limited to
361 * a specific GPIO pin.
364 qca955x_chip_gpio_output_configure(int gpio, uint8_t func)
369 if (gpio > QCA955X_GPIO_COUNT)
372 reg = QCA955X_GPIO_REG_OUT_FUNC0 + rounddown(gpio, 4);
375 /* read-modify-write */
376 t = ATH_READ_REG(AR71XX_GPIO_BASE + reg);
379 ATH_WRITE_REG(AR71XX_GPIO_BASE + reg, t);
382 ATH_READ_REG(AR71XX_GPIO_BASE + reg);
385 struct ar71xx_cpu_def qca955x_chip_def = {
386 &qca955x_chip_detect_mem_size,
387 &qca955x_chip_detect_sys_frequency,
388 &qca955x_chip_device_stop,
389 &qca955x_chip_device_start,
390 &qca955x_chip_device_stopped,
391 &qca955x_chip_set_pll_ge,
392 &qca955x_chip_set_mii_speed,
393 &qca955x_chip_set_mii_if,
394 &qca955x_chip_get_eth_pll,
395 &qca955x_chip_ddr_flush,
396 &qca955x_chip_init_usb_peripheral,
397 &qca955x_chip_reset_ethernet_switch,
398 &qca955x_chip_reset_wmac,
399 &qca955x_chip_init_gmac,
400 &qca955x_chip_reset_nfc,
401 &qca955x_chip_gpio_output_configure,