1 /* $NetBSD: cpuregs.h,v 1.70 2006/05/15 02:26:54 simonb Exp $ */
4 * Copyright (c) 1992, 1993
5 * The Regents of the University of California. All rights reserved.
7 * This code is derived from software contributed to Berkeley by
8 * Ralph Campbell and Rick Macklem.
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. Neither the name of the University nor the names of its contributors
19 * may be used to endorse or promote products derived from this software
20 * without specific prior written permission.
22 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
23 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 * @(#)machConst.h 8.1 (Berkeley) 6/10/93
38 * Machine dependent constants.
40 * Copyright (C) 1989 Digital Equipment Corporation.
41 * Permission to use, copy, modify, and distribute this software and
42 * its documentation for any purpose and without fee is hereby granted,
43 * provided that the above copyright notice appears in all copies.
44 * Digital Equipment Corporation makes no representations about the
45 * suitability of this software for any purpose. It is provided "as is"
46 * without express or implied warranty.
48 * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machConst.h,
49 * v 9.2 89/10/21 15:55:22 jhh Exp SPRITE (DECWRL)
50 * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machAddrs.h,
51 * v 1.2 89/08/15 18:28:21 rab Exp SPRITE (DECWRL)
52 * from: Header: /sprite/src/kernel/vm/ds3100.md/RCS/vmPmaxConst.h,
53 * v 9.1 89/09/18 17:33:00 shirriff Exp SPRITE (DECWRL)
58 #ifndef _MIPS_CPUREGS_H_
59 #define _MIPS_CPUREGS_H_
63 * 32-bit mips CPUS partition their 32-bit address space into four segments:
65 * kuseg 0x00000000 - 0x7fffffff User virtual mem, mapped
66 * kseg0 0x80000000 - 0x9fffffff Physical memory, cached, unmapped
67 * kseg1 0xa0000000 - 0xbfffffff Physical memory, uncached, unmapped
68 * kseg2 0xc0000000 - 0xffffffff kernel-virtual, mapped
70 * Caching of mapped addresses is controlled by bits in the TLB entry.
73 #define MIPS_KSEG0_LARGEST_PHYS (0x20000000)
74 #define MIPS_KSEG0_PHYS_MASK (0x1fffffff)
75 #define MIPS_XKPHYS_LARGEST_PHYS (0x10000000000) /* 40 bit PA */
76 #define MIPS_XKPHYS_PHYS_MASK (0x0ffffffffff)
79 #define MIPS_KUSEG_START 0x00000000
80 #define MIPS_KSEG0_START ((intptr_t)(int32_t)0x80000000)
81 #define MIPS_KSEG0_END ((intptr_t)(int32_t)0x9fffffff)
82 #define MIPS_KSEG1_START ((intptr_t)(int32_t)0xa0000000)
83 #define MIPS_KSEG1_END ((intptr_t)(int32_t)0xbfffffff)
84 #define MIPS_KSSEG_START ((intptr_t)(int32_t)0xc0000000)
85 #define MIPS_KSSEG_END ((intptr_t)(int32_t)0xdfffffff)
86 #define MIPS_KSEG3_START ((intptr_t)(int32_t)0xe0000000)
87 #define MIPS_KSEG3_END ((intptr_t)(int32_t)0xffffffff)
88 #define MIPS_KSEG2_START MIPS_KSSEG_START
89 #define MIPS_KSEG2_END MIPS_KSSEG_END
92 #define MIPS_PHYS_TO_KSEG0(x) ((uintptr_t)(x) | MIPS_KSEG0_START)
93 #define MIPS_PHYS_TO_KSEG1(x) ((uintptr_t)(x) | MIPS_KSEG1_START)
94 #define MIPS_KSEG0_TO_PHYS(x) ((uintptr_t)(x) & MIPS_KSEG0_PHYS_MASK)
95 #define MIPS_KSEG1_TO_PHYS(x) ((uintptr_t)(x) & MIPS_KSEG0_PHYS_MASK)
97 #define MIPS_IS_KSEG0_ADDR(x) \
98 (((vm_offset_t)(x) >= MIPS_KSEG0_START) && \
99 ((vm_offset_t)(x) <= MIPS_KSEG0_END))
100 #define MIPS_IS_KSEG1_ADDR(x) \
101 (((vm_offset_t)(x) >= MIPS_KSEG1_START) && \
102 ((vm_offset_t)(x) <= MIPS_KSEG1_END))
103 #define MIPS_IS_VALID_PTR(x) (MIPS_IS_KSEG0_ADDR(x) || \
104 MIPS_IS_KSEG1_ADDR(x))
107 * Cache Coherency Attributes:
109 * UA: Uncached accelerated.
110 * C: Cacheable, coherency unspecified.
111 * CNC: Cacheable non-coherent.
112 * CC: Cacheable coherent.
113 * CCE: Cacheable coherent, exclusive read.
114 * CCEW: Cacheable coherent, exclusive write.
115 * CCUOW: Cacheable coherent, update on write.
117 * Note that some bits vary in meaning across implementations (and that the
118 * listing here is no doubt incomplete) and that the optimal cached mode varies
119 * between implementations. 0x02 is required to be UC and 0x03 is required to
122 * We define the following logical bits:
124 * The optimal uncached mode for the target CPU type. This must
125 * be suitable for use in accessing memory-mapped devices.
126 * CACHED: The optional cached mode for the target CPU type.
129 #define MIPS_CCA_UC 0x02 /* Uncached. */
130 #define MIPS_CCA_C 0x03 /* Cacheable, coherency unspecified. */
132 #if defined(CPU_R4000) || defined(CPU_R10000)
133 #define MIPS_CCA_CNC 0x03
134 #define MIPS_CCA_CCE 0x04
135 #define MIPS_CCA_CCEW 0x05
138 #define MIPS_CCA_CCUOW 0x06
142 #define MIPS_CCA_UA 0x07
145 #define MIPS_CCA_CACHED MIPS_CCA_CCEW
146 #endif /* defined(CPU_R4000) || defined(CPU_R10000) */
149 #define MIPS_CCA_CC 0x05 /* Cacheable Coherent. */
152 #ifndef MIPS_CCA_UNCACHED
153 #define MIPS_CCA_UNCACHED MIPS_CCA_UC
157 * If we don't know which cached mode to use and there is a cache coherent
158 * mode, use it. If there is not a cache coherent mode, use the required
161 #ifndef MIPS_CCA_CACHED
163 #define MIPS_CCA_CACHED MIPS_CCA_CC
165 #define MIPS_CCA_CACHED MIPS_CCA_C
169 #define MIPS_PHYS_TO_XKPHYS(cca,x) \
170 ((0x2ULL << 62) | ((unsigned long long)(cca) << 59) | (x))
171 #define MIPS_PHYS_TO_XKPHYS_CACHED(x) \
172 ((0x2ULL << 62) | ((unsigned long long)(MIPS_CCA_CACHED) << 59) | (x))
173 #define MIPS_PHYS_TO_XKPHYS_UNCACHED(x) \
174 ((0x2ULL << 62) | ((unsigned long long)(MIPS_CCA_UNCACHED) << 59) | (x))
176 #define MIPS_XKPHYS_TO_PHYS(x) ((uintptr_t)(x) & MIPS_XKPHYS_PHYS_MASK)
178 #define MIPS_XKPHYS_START 0x8000000000000000
179 #define MIPS_XKPHYS_END 0xbfffffffffffffff
180 #define MIPS_XUSEG_START 0x0000000000000000
181 #define MIPS_XUSEG_END 0x0000010000000000
182 #define MIPS_XKSEG_START 0xc000000000000000
183 #define MIPS_XKSEG_END 0xc00000ff80000000
184 #define MIPS_XKSEG_COMPAT32_START 0xffffffff80000000
185 #define MIPS_XKSEG_COMPAT32_END 0xffffffffffffffff
186 #define MIPS_XKSEG_TO_COMPAT32(va) ((va) & 0xffffffff)
189 #define MIPS_DIRECT_MAPPABLE(pa) 1
190 #define MIPS_PHYS_TO_DIRECT(pa) MIPS_PHYS_TO_XKPHYS_CACHED(pa)
191 #define MIPS_PHYS_TO_DIRECT_UNCACHED(pa) MIPS_PHYS_TO_XKPHYS_UNCACHED(pa)
192 #define MIPS_DIRECT_TO_PHYS(va) MIPS_XKPHYS_TO_PHYS(va)
194 #define MIPS_DIRECT_MAPPABLE(pa) ((pa) < MIPS_KSEG0_LARGEST_PHYS)
195 #define MIPS_PHYS_TO_DIRECT(pa) MIPS_PHYS_TO_KSEG0(pa)
196 #define MIPS_PHYS_TO_DIRECT_UNCACHED(pa) MIPS_PHYS_TO_KSEG1(pa)
197 #define MIPS_DIRECT_TO_PHYS(va) MIPS_KSEG0_TO_PHYS(va)
200 /* CPU dependent mtc0 hazard hook */
201 #if defined(CPU_CNMIPS) || defined(CPU_RMI)
203 #elif defined(CPU_NLM)
204 #define COP0_SYNC .word 0xc0 /* ehb */
205 #elif defined(CPU_SB1)
206 #define COP0_SYNC ssnop; ssnop; ssnop; ssnop; ssnop; ssnop; ssnop; ssnop; ssnop
209 * Pick a reasonable default based on the "typical" spacing described in the
210 * "CP0 Hazards" chapter of MIPS Architecture Book Vol III.
212 #define COP0_SYNC ssnop; ssnop; ssnop; ssnop; ssnop
214 #define COP0_HAZARD_FPUENABLE nop; nop; nop; nop;
217 * The bits in the cause register.
219 * Bits common to r3000 and r4000:
221 * MIPS_CR_BR_DELAY Exception happened in branch delay slot.
222 * MIPS_CR_COP_ERR Coprocessor error.
223 * MIPS_CR_IP Interrupt pending bits defined below.
224 * (same meaning as in CAUSE register).
225 * MIPS_CR_EXC_CODE The exception type (see exception codes below).
228 * r3k has 4 bits of execption type, r4k has 5 bits.
230 #define MIPS_CR_BR_DELAY 0x80000000
231 #define MIPS_CR_COP_ERR 0x30000000
232 #define MIPS_CR_EXC_CODE 0x0000007C /* five bits */
233 #define MIPS_CR_IP 0x0000FF00
234 #define MIPS_CR_EXC_CODE_SHIFT 2
235 #define MIPS_CR_COP_ERR_SHIFT 28
238 * The bits in the status register. All bits are active when set to 1.
240 * R3000 status register fields:
241 * MIPS_SR_COP_USABILITY Control the usability of the four coprocessors.
242 * MIPS_SR_TS TLB shutdown.
244 * MIPS_SR_INT_IE Master (current) interrupt enable bit.
247 * r3k has cache control is via frobbing SR register bits, whereas the
248 * r4k cache control is via explicit instructions.
249 * r3k has a 3-entry stack of kernel/user bits, whereas the
250 * r4k has kernel/supervisor/user.
252 #define MIPS_SR_COP_USABILITY 0xf0000000
253 #define MIPS_SR_COP_0_BIT 0x10000000
254 #define MIPS_SR_COP_1_BIT 0x20000000
255 #define MIPS_SR_COP_2_BIT 0x40000000
257 /* r4k and r3k differences, see below */
259 #define MIPS_SR_MX 0x01000000 /* MIPS64 */
260 #define MIPS_SR_PX 0x00800000 /* MIPS64 */
261 #define MIPS_SR_BEV 0x00400000 /* Use boot exception vector */
262 #define MIPS_SR_TS 0x00200000
263 #define MIPS_SR_DE 0x00010000
265 #define MIPS_SR_INT_IE 0x00000001
266 /*#define MIPS_SR_MBZ 0x0f8000c0*/ /* Never used, true for r3k */
267 #define MIPS_SR_INT_MASK 0x0000ff00
270 * R4000 status register bit definitons,
271 * where different from r2000/r3000.
273 #define MIPS_SR_XX 0x80000000
274 #define MIPS_SR_RP 0x08000000
275 #define MIPS_SR_FR 0x04000000
276 #define MIPS_SR_RE 0x02000000
278 #define MIPS_SR_DIAG_DL 0x01000000 /* QED 52xx */
279 #define MIPS_SR_DIAG_IL 0x00800000 /* QED 52xx */
280 #define MIPS_SR_SR 0x00100000
281 #define MIPS_SR_NMI 0x00080000 /* MIPS32/64 */
282 #define MIPS_SR_DIAG_CH 0x00040000
283 #define MIPS_SR_DIAG_CE 0x00020000
284 #define MIPS_SR_DIAG_PE 0x00010000
285 #define MIPS_SR_EIE 0x00010000 /* TX79/R5900 */
286 #define MIPS_SR_KX 0x00000080
287 #define MIPS_SR_SX 0x00000040
288 #define MIPS_SR_UX 0x00000020
289 #define MIPS_SR_KSU_MASK 0x00000018
290 #define MIPS_SR_KSU_USER 0x00000010
291 #define MIPS_SR_KSU_SUPER 0x00000008
292 #define MIPS_SR_KSU_KERNEL 0x00000000
293 #define MIPS_SR_ERL 0x00000004
294 #define MIPS_SR_EXL 0x00000002
297 * The interrupt masks.
298 * If a bit in the mask is 1 then the interrupt is enabled (or pending).
300 #define MIPS_INT_MASK 0xff00
301 #define MIPS_INT_MASK_5 0x8000
302 #define MIPS_INT_MASK_4 0x4000
303 #define MIPS_INT_MASK_3 0x2000
304 #define MIPS_INT_MASK_2 0x1000
305 #define MIPS_INT_MASK_1 0x0800
306 #define MIPS_INT_MASK_0 0x0400
307 #define MIPS_HARD_INT_MASK 0xfc00
308 #define MIPS_SOFT_INT_MASK_1 0x0200
309 #define MIPS_SOFT_INT_MASK_0 0x0100
312 * The bits in the MIPS3 config register.
314 * bit 0..5: R/W, Bit 6..31: R/O
317 /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
318 #define MIPS_CONFIG_K0_MASK 0x00000007
321 * R/W Update on Store Conditional
322 * 0: Store Conditional uses coherency algorithm specified by TLB
323 * 1: Store Conditional uses cacheable coherent update on write
325 #define MIPS_CONFIG_CU 0x00000008
327 #define MIPS_CONFIG_DB 0x00000010 /* Primary D-cache line size */
328 #define MIPS_CONFIG_IB 0x00000020 /* Primary I-cache line size */
329 #define MIPS_CONFIG_CACHE_L1_LSIZE(config, bit) \
330 (((config) & (bit)) ? 32 : 16)
332 #define MIPS_CONFIG_DC_MASK 0x000001c0 /* Primary D-cache size */
333 #define MIPS_CONFIG_DC_SHIFT 6
334 #define MIPS_CONFIG_IC_MASK 0x00000e00 /* Primary I-cache size */
335 #define MIPS_CONFIG_IC_SHIFT 9
336 #define MIPS_CONFIG_C_DEFBASE 0x1000 /* default base 2^12 */
338 /* Cache size mode indication: available only on Vr41xx CPUs */
339 #define MIPS_CONFIG_CS 0x00001000
340 #define MIPS_CONFIG_C_4100BASE 0x0400 /* base is 2^10 if CS=1 */
341 #define MIPS_CONFIG_CACHE_SIZE(config, mask, base, shift) \
342 ((base) << (((config) & (mask)) >> (shift)))
344 /* External cache enable: Controls L2 for R5000/Rm527x and L3 for Rm7000 */
345 #define MIPS_CONFIG_SE 0x00001000
347 /* Block ordering: 0: sequential, 1: sub-block */
348 #define MIPS_CONFIG_EB 0x00002000
350 /* ECC mode - 0: ECC mode, 1: parity mode */
351 #define MIPS_CONFIG_EM 0x00004000
353 /* BigEndianMem - 0: kernel and memory are little endian, 1: big endian */
354 #define MIPS_CONFIG_BE 0x00008000
356 /* Dirty Shared coherency state - 0: enabled, 1: disabled */
357 #define MIPS_CONFIG_SM 0x00010000
359 /* Secondary Cache - 0: present, 1: not present */
360 #define MIPS_CONFIG_SC 0x00020000
362 /* System Port width - 0: 64-bit, 1: 32-bit (QED RM523x), 2,3: reserved */
363 #define MIPS_CONFIG_EW_MASK 0x000c0000
364 #define MIPS_CONFIG_EW_SHIFT 18
366 /* Secondary Cache port width - 0: 128-bit data path to S-cache, 1: reserved */
367 #define MIPS_CONFIG_SW 0x00100000
369 /* Split Secondary Cache Mode - 0: I/D mixed, 1: I/D separated by SCAddr(17) */
370 #define MIPS_CONFIG_SS 0x00200000
372 /* Secondary Cache line size */
373 #define MIPS_CONFIG_SB_MASK 0x00c00000
374 #define MIPS_CONFIG_SB_SHIFT 22
375 #define MIPS_CONFIG_CACHE_L2_LSIZE(config) \
376 (0x10 << (((config) & MIPS_CONFIG_SB_MASK) >> MIPS_CONFIG_SB_SHIFT))
378 /* Write back data rate */
379 #define MIPS_CONFIG_EP_MASK 0x0f000000
380 #define MIPS_CONFIG_EP_SHIFT 24
382 /* System clock ratio - this value is CPU dependent */
383 #define MIPS_CONFIG_EC_MASK 0x70000000
384 #define MIPS_CONFIG_EC_SHIFT 28
386 /* Master-Checker Mode - 1: enabled */
387 #define MIPS_CONFIG_CM 0x80000000
390 * The bits in the MIPS4 config register.
394 * Location of exception vectors.
396 * Common vectors: reset and UTLB miss.
398 #define MIPS_RESET_EXC_VEC ((intptr_t)(int32_t)0xBFC00000)
399 #define MIPS_UTLB_MISS_EXC_VEC ((intptr_t)(int32_t)0x80000000)
402 * MIPS-III exception vectors
404 #define MIPS_XTLB_MISS_EXC_VEC ((intptr_t)(int32_t)0x80000080)
405 #define MIPS_CACHE_ERR_EXC_VEC ((intptr_t)(int32_t)0x80000100)
406 #define MIPS_GEN_EXC_VEC ((intptr_t)(int32_t)0x80000180)
409 * MIPS32/MIPS64 (and some MIPS3) dedicated interrupt vector.
411 #define MIPS_INTR_EXC_VEC 0x80000200
414 * Coprocessor 0 registers:
416 * v--- width for mips I,III,32,64
417 * (3=32bit, 6=64bit, i=impl dep)
418 * 0 MIPS_COP_0_TLB_INDEX 3333 TLB Index.
419 * 1 MIPS_COP_0_TLB_RANDOM 3333 TLB Random.
420 * 2 MIPS_COP_0_TLB_LO0 .636 r4k TLB entry low.
421 * 3 MIPS_COP_0_TLB_LO1 .636 r4k TLB entry low, extended.
422 * 4 MIPS_COP_0_TLB_CONTEXT 3636 TLB Context.
423 * 5 MIPS_COP_0_TLB_PG_MASK .333 TLB Page Mask register.
424 * 6 MIPS_COP_0_TLB_WIRED .333 Wired TLB number.
425 * 7 MIPS_COP_0_INFO ..33 Info registers
426 * 8 MIPS_COP_0_BAD_VADDR 3636 Bad virtual address.
427 * 9 MIPS_COP_0_COUNT .333 Count register.
428 * 10 MIPS_COP_0_TLB_HI 3636 TLB entry high.
429 * 11 MIPS_COP_0_COMPARE .333 Compare (against Count).
430 * 12 MIPS_COP_0_STATUS 3333 Status register.
431 * 13 MIPS_COP_0_CAUSE 3333 Exception cause register.
432 * 14 MIPS_COP_0_EXC_PC 3636 Exception PC.
433 * 15 MIPS_COP_0_PRID 3333 Processor revision identifier.
434 * 16 MIPS_COP_0_CONFIG 3333 Configuration register.
435 * 16/1 MIPS_COP_0_CONFIG1 ..33 Configuration register 1.
436 * 16/2 MIPS_COP_0_CONFIG2 ..33 Configuration register 2.
437 * 16/3 MIPS_COP_0_CONFIG3 ..33 Configuration register 3.
438 * 16/4 MIPS_COP_0_CONFIG4 ..33 Configuration register 4.
439 * 17 MIPS_COP_0_LLADDR .336 Load Linked Address.
440 * 18 MIPS_COP_0_WATCH_LO .336 WatchLo register.
441 * 19 MIPS_COP_0_WATCH_HI .333 WatchHi register.
442 * 20 MIPS_COP_0_TLB_XCONTEXT .6.6 TLB XContext register.
443 * 23 MIPS_COP_0_DEBUG .... Debug JTAG register.
444 * 24 MIPS_COP_0_DEPC .... DEPC JTAG register.
445 * 25 MIPS_COP_0_PERFCNT ..36 Performance Counter register.
446 * 26 MIPS_COP_0_ECC .3ii ECC / Error Control register.
447 * 27 MIPS_COP_0_CACHE_ERR .3ii Cache Error register.
448 * 28/0 MIPS_COP_0_TAG_LO .3ii Cache TagLo register (instr).
449 * 28/1 MIPS_COP_0_DATA_LO ..ii Cache DataLo register (instr).
450 * 28/2 MIPS_COP_0_TAG_LO ..ii Cache TagLo register (data).
451 * 28/3 MIPS_COP_0_DATA_LO ..ii Cache DataLo register (data).
452 * 29/0 MIPS_COP_0_TAG_HI .3ii Cache TagHi register (instr).
453 * 29/1 MIPS_COP_0_DATA_HI ..ii Cache DataHi register (instr).
454 * 29/2 MIPS_COP_0_TAG_HI ..ii Cache TagHi register (data).
455 * 29/3 MIPS_COP_0_DATA_HI ..ii Cache DataHi register (data).
456 * 30 MIPS_COP_0_ERROR_PC .636 Error EPC register.
457 * 31 MIPS_COP_0_DESAVE .... DESAVE JTAG register.
460 /* Deal with inclusion from an assembly file. */
461 #if defined(_LOCORE) || defined(LOCORE)
468 #define MIPS_COP_0_TLB_INDEX _(0)
469 #define MIPS_COP_0_TLB_RANDOM _(1)
470 /* Name and meaning of TLB bits for $2 differ on r3k and r4k. */
472 #define MIPS_COP_0_TLB_CONTEXT _(4)
473 /* $5 and $6 new with MIPS-III */
474 #define MIPS_COP_0_BAD_VADDR _(8)
475 #define MIPS_COP_0_TLB_HI _(10)
476 #define MIPS_COP_0_STATUS _(12)
477 #define MIPS_COP_0_CAUSE _(13)
478 #define MIPS_COP_0_EXC_PC _(14)
479 #define MIPS_COP_0_PRID _(15)
482 #define MIPS_COP_0_TLB_LO0 _(2)
483 #define MIPS_COP_0_TLB_LO1 _(3)
485 #define MIPS_COP_0_TLB_PG_MASK _(5)
486 #define MIPS_COP_0_TLB_WIRED _(6)
488 #define MIPS_COP_0_COUNT _(9)
489 #define MIPS_COP_0_COMPARE _(11)
491 #define MIPS_COP_0_CONFIG _(16)
492 #define MIPS_COP_0_LLADDR _(17)
493 #define MIPS_COP_0_WATCH_LO _(18)
494 #define MIPS_COP_0_WATCH_HI _(19)
495 #define MIPS_COP_0_TLB_XCONTEXT _(20)
496 #define MIPS_COP_0_ECC _(26)
497 #define MIPS_COP_0_CACHE_ERR _(27)
498 #define MIPS_COP_0_TAG_LO _(28)
499 #define MIPS_COP_0_TAG_HI _(29)
500 #define MIPS_COP_0_ERROR_PC _(30)
503 #define MIPS_COP_0_INFO _(7)
504 #define MIPS_COP_0_DEBUG _(23)
505 #define MIPS_COP_0_DEPC _(24)
506 #define MIPS_COP_0_PERFCNT _(25)
507 #define MIPS_COP_0_DATA_LO _(28)
508 #define MIPS_COP_0_DATA_HI _(29)
509 #define MIPS_COP_0_DESAVE _(31)
511 /* MIPS32 Config register definitions */
512 #define MIPS_MMU_NONE 0x00 /* No MMU present */
513 #define MIPS_MMU_TLB 0x01 /* Standard TLB */
514 #define MIPS_MMU_BAT 0x02 /* Standard BAT */
515 #define MIPS_MMU_FIXED 0x03 /* Standard fixed mapping */
517 #define MIPS_CONFIG0_MT_MASK 0x00000380 /* bits 9..7 MMU Type */
518 #define MIPS_CONFIG0_MT_SHIFT 7
519 #define MIPS_CONFIG0_BE 0x00008000 /* data is big-endian */
520 #define MIPS_CONFIG0_VI 0x00000004 /* instruction cache is virtual */
522 #define MIPS_CONFIG1_TLBSZ_MASK 0x7E000000 /* bits 30..25 # tlb entries minus one */
523 #define MIPS_CONFIG1_TLBSZ_SHIFT 25
524 #define MIPS_MAX_TLB_ENTRIES 128
526 #define MIPS_CONFIG1_IS_MASK 0x01C00000 /* bits 24..22 icache sets per way */
527 #define MIPS_CONFIG1_IS_SHIFT 22
528 #define MIPS_CONFIG1_IL_MASK 0x00380000 /* bits 21..19 icache line size */
529 #define MIPS_CONFIG1_IL_SHIFT 19
530 #define MIPS_CONFIG1_IA_MASK 0x00070000 /* bits 18..16 icache associativity */
531 #define MIPS_CONFIG1_IA_SHIFT 16
532 #define MIPS_CONFIG1_DS_MASK 0x0000E000 /* bits 15..13 dcache sets per way */
533 #define MIPS_CONFIG1_DS_SHIFT 13
534 #define MIPS_CONFIG1_DL_MASK 0x00001C00 /* bits 12..10 dcache line size */
535 #define MIPS_CONFIG1_DL_SHIFT 10
536 #define MIPS_CONFIG1_DA_MASK 0x00000380 /* bits 9.. 7 dcache associativity */
537 #define MIPS_CONFIG1_DA_SHIFT 7
538 #define MIPS_CONFIG1_LOWBITS 0x0000007F
539 #define MIPS_CONFIG1_C2 0x00000040 /* Coprocessor 2 implemented */
540 #define MIPS_CONFIG1_MD 0x00000020 /* MDMX ASE implemented (MIPS64) */
541 #define MIPS_CONFIG1_PC 0x00000010 /* Performance counters implemented */
542 #define MIPS_CONFIG1_WR 0x00000008 /* Watch registers implemented */
543 #define MIPS_CONFIG1_CA 0x00000004 /* MIPS16e ISA implemented */
544 #define MIPS_CONFIG1_EP 0x00000002 /* EJTAG implemented */
545 #define MIPS_CONFIG1_FP 0x00000001 /* FPU implemented */
547 #define MIPS_CONFIG4_MMUSIZEEXT 0x000000FF /* bits 7.. 0 MMU Size Extension */
548 #define MIPS_CONFIG4_MMUEXTDEF 0x0000C000 /* bits 15.14 MMU Extension Definition */
549 #define MIPS_CONFIG4_MMUEXTDEF_MMUSIZEEXT 0x00004000 /* This values denotes CONFIG4 bits */
552 * Values for the code field in a break instruction.
554 #define MIPS_BREAK_INSTR 0x0000000d
555 #define MIPS_BREAK_VAL_MASK 0x03ff0000
556 #define MIPS_BREAK_VAL_SHIFT 16
557 #define MIPS_BREAK_KDB_VAL 512
558 #define MIPS_BREAK_SSTEP_VAL 513
559 #define MIPS_BREAK_BRKPT_VAL 514
560 #define MIPS_BREAK_SOVER_VAL 515
561 #define MIPS_BREAK_DDB_VAL 516
562 #define MIPS_BREAK_KDB (MIPS_BREAK_INSTR | \
563 (MIPS_BREAK_KDB_VAL << MIPS_BREAK_VAL_SHIFT))
564 #define MIPS_BREAK_SSTEP (MIPS_BREAK_INSTR | \
565 (MIPS_BREAK_SSTEP_VAL << MIPS_BREAK_VAL_SHIFT))
566 #define MIPS_BREAK_BRKPT (MIPS_BREAK_INSTR | \
567 (MIPS_BREAK_BRKPT_VAL << MIPS_BREAK_VAL_SHIFT))
568 #define MIPS_BREAK_SOVER (MIPS_BREAK_INSTR | \
569 (MIPS_BREAK_SOVER_VAL << MIPS_BREAK_VAL_SHIFT))
570 #define MIPS_BREAK_DDB (MIPS_BREAK_INSTR | \
571 (MIPS_BREAK_DDB_VAL << MIPS_BREAK_VAL_SHIFT))
574 * Mininum and maximum cache sizes.
576 #define MIPS_MIN_CACHE_SIZE (16 * 1024)
577 #define MIPS_MAX_CACHE_SIZE (256 * 1024)
578 #define MIPS_MAX_PCACHE_SIZE (32 * 1024) /* max. primary cache size */
581 * The floating point version and status registers.
583 #define MIPS_FPU_ID $0
584 #define MIPS_FPU_CSR $31
587 * The floating point coprocessor status register bits.
589 #define MIPS_FPU_ROUNDING_BITS 0x00000003
590 #define MIPS_FPU_ROUND_RN 0x00000000
591 #define MIPS_FPU_ROUND_RZ 0x00000001
592 #define MIPS_FPU_ROUND_RP 0x00000002
593 #define MIPS_FPU_ROUND_RM 0x00000003
594 #define MIPS_FPU_STICKY_BITS 0x0000007c
595 #define MIPS_FPU_STICKY_INEXACT 0x00000004
596 #define MIPS_FPU_STICKY_UNDERFLOW 0x00000008
597 #define MIPS_FPU_STICKY_OVERFLOW 0x00000010
598 #define MIPS_FPU_STICKY_DIV0 0x00000020
599 #define MIPS_FPU_STICKY_INVALID 0x00000040
600 #define MIPS_FPU_ENABLE_BITS 0x00000f80
601 #define MIPS_FPU_ENABLE_INEXACT 0x00000080
602 #define MIPS_FPU_ENABLE_UNDERFLOW 0x00000100
603 #define MIPS_FPU_ENABLE_OVERFLOW 0x00000200
604 #define MIPS_FPU_ENABLE_DIV0 0x00000400
605 #define MIPS_FPU_ENABLE_INVALID 0x00000800
606 #define MIPS_FPU_EXCEPTION_BITS 0x0003f000
607 #define MIPS_FPU_EXCEPTION_INEXACT 0x00001000
608 #define MIPS_FPU_EXCEPTION_UNDERFLOW 0x00002000
609 #define MIPS_FPU_EXCEPTION_OVERFLOW 0x00004000
610 #define MIPS_FPU_EXCEPTION_DIV0 0x00008000
611 #define MIPS_FPU_EXCEPTION_INVALID 0x00010000
612 #define MIPS_FPU_EXCEPTION_UNIMPL 0x00020000
613 #define MIPS_FPU_COND_BIT 0x00800000
614 #define MIPS_FPU_FLUSH_BIT 0x01000000 /* r4k, MBZ on r3k */
615 #define MIPS_FPC_MBZ_BITS 0xfe7c0000
619 * Constants to determine if have a floating point instruction.
621 #define MIPS_OPCODE_SHIFT 26
622 #define MIPS_OPCODE_C1 0x11
624 #endif /* _MIPS_CPUREGS_H_ */